#### SDLS075

- Parallel Inputs and Outputs
- Four Operating Modes: Synchronous Parallel Load Right Shift Left Shift Do Nothing
- Positive Edge-Triggered Clocking
- Direct Overriding Clear

| түре          | TYPICAL<br>MAXIMUM<br>CLOCK<br>FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION |
|---------------|------------------------------------------|---------------------------------|
| <b>'19</b> 4  | 36 MHz                                   | 195 mW                          |
| 'L\$194A      | 36 MHz                                   | 75 mW                           |
| <b>'</b> S194 | 105 MHz                                  | 425 mW                          |

#### description

These bidirectional shift registers are designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely:

Inhibit clock (do nothing) Shift right (in the direction  $Q_A$  toward  $Q_D$ ) Shift left (in the direction  $Q_D$  toward  $Q_A$ ) Parallel (broadside) load

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S1, high. The data are loaded into the associated flip-flops and appear at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.

Shift right is accomplished synchronously with the rising edge of the clock pulse when SO is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When SO is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial input.

Clocking of the shift register is inhibited when both mode control inputs are low. The mode controls of the SN54194/SN74194 should be changed only while the clock input is high.

#### SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS March 1974-REVISED MARCH 1988

MARCH 1974-REVISED MARCH 1988



SN54LS194A, SN54S194 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D. J. N. and W packages.

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications por the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters.



### SN54194, SN54LS194A, SN54S194 SN74194, SN74LS194A, SN74S194 **4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS**

|       |    |    |        |       | FUNCTIO | N T | ABLE |      |   |                 |                 |                            |                 |    |
|-------|----|----|--------|-------|---------|-----|------|------|---|-----------------|-----------------|----------------------------|-----------------|----|
|       |    |    |        | INPUT | S       |     |      |      |   |                 | OUT             | PUTS                       |                 | ]н |
|       | MC | DE | 01.00% | SE    | IAL _   |     | PARA | LLEI | L |                 | ~               |                            | 0-              |    |
| CLEAR | S1 | SO | CLOCK  | LEFT  | RIGHT   | Α   | В    | С    | D | QA              | QB              | αc                         | αD              | ×  |
| L     | x  | X  | x      | X     | х       | X   | х    | х    | Х | L               | L               | L                          | F               | 1  |
| н     | х  | х  | L      | x     | x       | X   | х    | х    | х | Q <sub>A0</sub> | Q <sub>B0</sub> | 0 <sub>C0</sub>            | a <sub>D0</sub> | a. |
| н     | н  | н  | 1      | x     | х       | a   | b    | c    | d | а               | b               | с                          | đ               | 0  |
| н     | L  | н  | †      | х     | H.      | X   | х    | х    | х | н               | Q <sub>An</sub> | Qgn                        | Q <sub>Cn</sub> | -  |
| н     | L  | н  | †      | x     | L       | x   | х    | х    | х | L               | 0 <sub>An</sub> | 0 <sub>Bn</sub>            | Q <sub>Сп</sub> |    |
| н     | н  | L  | †      | н     | х       | x   | х    | х    | х | QBn             | Q <sub>Cn</sub> | a <sub>Dn</sub>            | н               | ٥  |
| н     | н  | L  | 1      | L     | х       | х   | х    | х    | х | QBn             |                 | Q <sub>Dn</sub>            | L               | -  |
| н     | L  | L  | ×      | x     | х       | х   | х    | х    | х | 1               | $\sigma_{B0}$   | $\mathbf{Q}_{\mathbf{CO}}$ | QDO             | 1  |

- high level (steady state)
  - low level (steady state)
- irrelevant (any input, including transitions)
- transition from low to high level
- c, d = the level of steady-state input at inputs A, B, C, or D, respectively.
- $(0, \Omega_{BO}, \Omega_{CO}, \Omega_{DO})$  the level of  $\Omega_A$ ,  $\Omega_B, \Omega_C, \text{ or } \Omega_D$ , respectively, before the indicated steady-state input conditions were established.
- $n, Q_{Bn}, Q_{Cn}, Q_{Dn} =$ the level of  $Q_A$ , QB, QC, respectively, before the mostrecent T transition of the clock.

#### schematics of inputs and outputs







TEXAS INSTRUMENTS POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

## SN54LS194A, SN54S194 SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS



TEXAS INSTRUMENTS

## SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS



typical clear, load, right-shift, left-shift, inhibit, and clear sequences



## SN54194, SN74194 **4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS**

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)  |     |   |  |   |   | <br> |   |   |   |   |   |   |   |   |  |   |     |      | 7 V    |
|-----------------------------------------------|-----|---|--|---|---|------|---|---|---|---|---|---|---|---|--|---|-----|------|--------|
| Input voltage                                 |     |   |  |   |   |      |   |   |   |   |   |   |   |   |  |   |     |      |        |
| Operating free-air temperature range: SN54194 | ŀ.  |   |  |   | 1 | <br> |   |   |   |   |   |   |   |   |  | _ | 55° | C to | 125°C  |
| SN74194                                       | ŀ.  |   |  |   |   |      |   |   |   |   |   |   |   |   |  |   | 0   | °Cı  | o 70°C |
| Storage temperature range                     | · . | , |  | • |   | <br> | • | • | • | • | • | • | • | • |  | _ | 65° | C to | 150°C  |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                                        |                          |     | SN5479 | 4    |      | SN7419 | 4    | UNIT |
|----------------------------------------|--------------------------|-----|--------|------|------|--------|------|------|
|                                        |                          | MIN | NÔM    | MAX  | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>        |                          | 4.5 | 5      | 5,5  | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH         |                          |     |        | -800 |      |        | -800 | μA   |
| Low-level output current, IOL          |                          |     |        | 16   |      |        | 16   | mA   |
| Clock frequency, fclock                |                          | 0   |        | 25   | 0    |        | 25   | MHz  |
| Width of clock or clear pulse, tw      |                          | 20  |        |      | 20   |        |      | ns   |
|                                        | Mode control             | 30  |        |      | 30   |        |      | ns   |
| Setup time, t <sub>su</sub>            | Serial and parallel data | 20  |        |      | 20   |        |      | ns   |
|                                        | Clear inactive-state     | 25  |        |      | 25   |        |      | ns   |
| Hold time at any input, t <sub>h</sub> |                          | 0   |        |      | 0    |        |      | ns   |
| Operating free-air temperature, TA     |                          | -55 |        | 125  | 0    |        | 70   | °C   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| -        |                                        |                                                    | Nortoust                                            |     | SN5419 | 4    |     | SN7419 | 4    |      |
|----------|----------------------------------------|----------------------------------------------------|-----------------------------------------------------|-----|--------|------|-----|--------|------|------|
|          | PARAMETER                              | TESTCO                                             | NDITIONS                                            | MIN | түр‡   | мах  | MIN | TYP‡   | MAX  | UNIT |
| ∀н       | High-level input voltage               |                                                    |                                                     | 2   |        |      | 2   |        |      | V    |
| VIL      | Low-level input voltage                |                                                    |                                                     |     |        | 0.8  |     |        | 0.8  | V    |
| VIK      | Input clamp voltage                    | V <sub>CC</sub> = MIN,                             | lj =12 mA                                           |     |        | -1.5 |     |        | -1.5 | V    |
| vон      | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.4    |      | 2.4 | 3.4    |      | v    |
| Vol      | Low-level output voltage               | V <sub>CC</sub> = MIN,<br>VIL = 0.8 V,             | V <sub>IH</sub> = 2 V,<br>IOL = 16 mA               |     | 0.2    | 0.4  |     | 0.2    | 0.4  | v    |
| <u>η</u> | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                             | V1 = 5.5 V                                          |     |        | 1    |     |        | 1    | mA   |
| ΠН       | High-level input current               | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 2.4 V                              |     |        | 40   |     |        | 40   | μA   |
| 41       | Low-level input current                | VCC = MAX,                                         | Vi = 0.4 V                                          |     |        | -1.6 | _   |        | -1.6 | mA   |
| los      | Short-circuit output current §         | V <sub>CC</sub> = MAX                              |                                                     | -20 |        | -57  | -18 |        | -57  | mA   |
| lcc      | Supply current                         | V <sub>CC</sub> = MAX,                             | See Note 2                                          |     | 39     | 63   |     | 39     | 63   | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ . §Not more than one output should be shorted at a time.

NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applied to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5 V applied to clock.

### switching characteristics, VCC = 5 V, TA = 25 °C

|             | PARAMETER                                                   | TEST CONDITIONS            | MIN | ТҮР | MAX | UNIT |
|-------------|-------------------------------------------------------------|----------------------------|-----|-----|-----|------|
| fmax        | Maximum clock frequency                                     | - C( = 15 pF,              | 25  | 36  |     | MHz  |
| TPHL        | Propagation delay time, high-to-low-level output from clear | $- R_{I} = 400 \Omega_{r}$ |     | 19  | 30  | ns   |
| <b>tPLH</b> | Propagation delay time, low-to-high-level output from clock | - See Figure 1             |     | 14  | 22  | ns   |
| <b>tPHL</b> | Propagation delay time, high-to-low-level output from clock | Jee rigure i               |     | 17  | 26  | ns   |

Texas INSTRUMENTS POST OFFICE BOX 655012 + DALLAS, TEXAS 75265

## SN54LS194A, SN74LS194A 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |            |     |   |   | <br> |   |  |  |   |  |   |            | 7 V   |
|----------------------------------------------|------------|-----|---|---|------|---|--|--|---|--|---|------------|-------|
| Input voltage                                |            |     |   |   | <br> |   |  |  |   |  |   |            | 7 V   |
| Operating free-air temperature range:        | SN54LS194A |     |   |   | <br> |   |  |  |   |  | _ | 55°C to 1  | 125°C |
|                                              | SN74LS194A |     |   | , | <br> |   |  |  |   |  |   | 0°C to     | 70°C  |
| Storage temperature range                    |            | • • | · |   | <br> | • |  |  | • |  | _ | ·65°C to 1 | 150°C |
|                                              |            |     |   |   |      |   |  |  |   |  |   |            |       |

NOTE 1: Voltage values are with respect to network ground terminal,

#### recommended operating conditions

|                                        |                          | SN  | 54LS19 | 4A   | SN   | 74LS19 | 94A  | 1    |
|----------------------------------------|--------------------------|-----|--------|------|------|--------|------|------|
|                                        |                          | MIN | NOM    | MAX  | MIN  | NOM    | MAX  | UNIT |
| Supply voltage, VCC                    |                          | 4.5 | 5      | 5.5  | 4.75 | 5      | 5.25 | V    |
| High-level output current, IOH         | <u> </u>                 |     |        | -400 | ·    |        | -400 | μA   |
| Low-level output current, IOL          |                          | 1   |        | 4    | 1    |        | 8    | mA   |
| Clock frequency, fclock                |                          | 0   |        | 25   | 0    |        | 25   | MHz  |
| Width of clock or clear pulse, tw      |                          | 20  |        |      | 20   |        |      | ns   |
|                                        | Mode control             | 30  |        |      | 30   |        |      | D5   |
| Setup time, t <sub>su</sub>            | Serial and parallel data | 20  |        |      | 20   |        |      | ns   |
|                                        | Clear inactive-state     | 25  |        |      | 25   |        |      | п5   |
| Hold time at any input, <sup>t</sup> h |                          | 0   |        |      | 0    |        |      | ٨s   |
| Operating free-air temperature, TA     |                          | 55  |        | 125  | 0    |        | 70   | °C   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER                                 |                                                                 |                                                    |            | SN  | 54LS19 | 4A   | SN       | 74LS19 | 4A   |            |
|-----|-------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------|------------|-----|--------|------|----------|--------|------|------------|
|     | PARAMETER                                 | 16                                                              | SICUNDIIN                                          | 2012.      | MIN | TYP‡   | MAX  | MIN      | TYP‡   | MAX  | UNIT       |
| VIH | High-level input voltage                  |                                                                 |                                                    |            | 2   |        |      | 2        |        |      | v          |
| VIL | Low-level input voltage                   |                                                                 |                                                    |            |     |        | 0.7  |          |        | 0.8  | V          |
| ٧ı  | Input clamp voltage                       | V <sub>CC</sub> = MIN,                                          | lj ≈ −18 mA                                        | •          | 1   |        | -1.5 |          |        | -1.5 | • <b>V</b> |
| ۷он | High-level output voltage                 | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max | V <sub>IH</sub> = 2 V,<br>, I <sub>OH</sub> = -400 | μA         | 2.5 | 3.5    |      | 2.7      | 3,5    |      | v          |
|     |                                           | V <sub>CC</sub> = MIN,                                          | V <sub>IH</sub> = 2 V,                             | IOL = 4 mA |     | 0.25   | 0.4  | <u> </u> | 0.25   | 0.4  | v          |
| VOL | Low-level output voltage                  | VIL = VIL max                                                   |                                                    | 10L = 8 mA |     |        |      |          | 0.35   | 0.5  | v          |
| 4   | Input current at<br>maximum input voltage | V <sub>CC</sub> = MAX,                                          | V <sub>1</sub> = 7 V                               |            |     |        | 0.1  |          |        | 0.1  | mA         |
| Чн  | High-level input current                  | V <sub>CC</sub> = MAX,                                          | VI = 2.7 V                                         |            |     |        | 20   |          |        | 20   | μA         |
| μL  | Low-level input current                   | V <sub>CC</sub> = MAX,                                          | V <sub>1</sub> = 0.4 V                             |            |     |        | -0,4 |          |        | -0.4 | mΑ         |
| los | Short-circuit output current §            | V <sub>CC</sub> = MAX                                           |                                                    |            | -20 |        | -100 | -20      |        | -100 | mА         |
| lcc | Supply current                            | V <sub>CC</sub> = MAX,                                          | See Note 2                                         |            | 1   | 15     | 23   |          | 15     | 23   | mА         |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

‡All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applied to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5 V, applied to clock.

### switching characteristics, $V_{CC} = 5 V$ , $T_A = 25 °C$

|                  | PARAMETER                                                   | TEST CONDITIONS           | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------|---------------------------|-----|-----|-----|------|
| fmax             | Maximum clock frequency                                     | Ci = 15 pF                | 25  | 36  |     | MHz  |
| <sup>t</sup> PHL | Propagation delay time, high-to-low-level output from clear | CL = 15 pF,<br>Βι = 2 kΩ, |     | 19  | 30  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output from clock | See Figure 1              |     | 14  | 22  | វាន  |
| <b>tPHL</b>      | Propagation delay time, high-to-low level output from clock | See Figure 1              |     | 17  | 26  | ns   |

TEXAS INSTRUMENTS POST OFFICE BOX 655012 • DALLAS, TEXAS 75265

## SN54S194, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |           |   |     | - |   |     |   |   |     |   |   |   |   |   |   | 7V             |
|----------------------------------------------|-----------|---|-----|---|---|-----|---|---|-----|---|---|---|---|---|---|----------------|
| Input voltage                                |           |   |     |   |   |     |   |   |     |   |   |   |   |   |   | • • · . 5.5 V  |
| Operating free-air temperature range:        | SN54S194  |   |     | - | - |     |   |   |     | - | - | - |   |   |   | –55°C to 125°C |
|                                              | SN74S194  | • | • • |   |   |     |   |   |     | • |   |   |   |   |   | . 0°C to 70°C  |
| Storage temperature range                    | • • • • • | • | • • | • | ٠ | • • | - | • | • • | • | • | • | • | • | - | –65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                                        |                          |     | N54519 | 94  | 94       | ],,,,,, |      |     |
|----------------------------------------|--------------------------|-----|--------|-----|----------|---------|------|-----|
|                                        |                          | MIN | NOM    | MAX | MIN      | NOM     | MAX  |     |
| Supply voltage, V <sub>CC</sub>        | <u></u>                  | 4.5 | 5      | 5.5 | 4.75     | 5       | 5.25 | V   |
| High-level output current, IOH         |                          |     |        | -1  | f        |         |      | mA  |
| Low-level output current, IOL          |                          | 1   |        | 20  | <b>—</b> |         | 20   | mA  |
| Clock frequency, fclock                |                          | 0   |        | 70  | 0        |         | 70   | MHz |
| Width of clock pulse, tw(clock)        |                          | 7   |        |     | 7        | •       |      | ns  |
| Width of clear pulse, tw(clear)        |                          | 12  | -      |     | 12       |         |      | ns  |
|                                        | Mode control             | 11  | _      |     | 11       |         |      | ns  |
| Setup time, t <sub>su</sub>            | Serial and parallel data | 5   |        |     | 5        |         |      | пѕ  |
|                                        | Clear inactive-state     | 9   |        |     | 9        |         | ·    | ns  |
| Hold time at any input, t <sub>h</sub> |                          | 3   | -      |     | 3        |         |      | ns  |
| Operating free-air temperature, TA     |                          | -55 |        | 125 | 0        |         | 70   | °C  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| [   | PARAMETER                              | TEST CONDITIONS <sup>†</sup>                                                                      | 5        | SN54S19          | 94   | SN74S194 |      |      |      |
|-----|----------------------------------------|---------------------------------------------------------------------------------------------------|----------|------------------|------|----------|------|------|------|
| i   |                                        | TEST CONDITIONS                                                                                   | MIN      | TYP <sup>‡</sup> | MAX  | MIN      | ΤΥΡ‡ | MAX  | UNIT |
| Ин  | High-level input voltage               |                                                                                                   | 2        |                  |      | 2        |      |      | v    |
| VIL | Low-level input voltage                |                                                                                                   | 1        |                  | 0.8  |          | ·    | 0.8  | V    |
| Viк | Input clamp voltage                    | V <sub>CC</sub> = MIN, I <sub>1</sub> =18 mA                                                      | 1        |                  | -1.2 |          |      | -1.2 | V    |
| ∨он | High-level output voltage              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, V <sub>OH</sub> = -1 mA | 2,5      | 3.4              |      | 2.7      | 3.4  |      | V    |
| Vol | Low-level output voltage               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 20 mA |          |                  | 0.5  |          |      | 0.5  | v    |
| 1   | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5 V                                                     | 1        |                  | 1    |          |      | 1    | mA   |
| Чн  | High-level input current               | V <sub>CC</sub> = MAX, V <sub>1</sub> = 2.7 V                                                     | <u> </u> |                  | 50   | <b></b>  |      | 50   | μA   |
| 1IL | Low-level input current                | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5 V                                                     |          |                  | -2   | -        |      | 2    | mA   |
| los | Short-circuit output current§          | V <sub>CC</sub> = MAX                                                                             | -40      |                  | -100 | -40      |      | -100 | mA   |
|     |                                        | VCC = MAX, See Note 2                                                                             | 1        | 85               | 135  |          | 85   | 135  | -    |
| ICC | Supply current                         | V <sub>CC</sub> = MAX,<br>T <sub>A</sub> = 125°C, W package<br>See Note 2                         |          |                  | 110  |          |      |      | mA   |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>†</sup>All trained values are as  $M_{\rm eff} = 5 M_{\rm eff} = 50^{\circ}$  G

<sup>‡</sup>All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

 $rac{9}{3}$  Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2: With all outputs open, inputs A through D grounded, and 4.5 V applies to S0, S1, clear, and the serial inputs, I<sub>CC</sub> is tested with a momentary GND, then 4.5 V, applied to clock.

### switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25 °C

|                  | PARAMETER                                                   | TEST CONDITIONS       | MIN | TYP  | MAX  | UNIT |
|------------------|-------------------------------------------------------------|-----------------------|-----|------|------|------|
| fmax             | Maximum clock frequency                                     | 0 - 15 -5             | 70  | 106  |      | MHz  |
| <b>TPHL</b>      | Propagation delay time, high-to-low-level output from clear | - CL ≈ 15 pF,         |     | 12.5 | 18.5 | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from clock | $R_{L} = 280 \Omega,$ | 4   | 8    | 12   | nŝ   |
| <b>t</b> PHL     | Propagation delay time, high-to-low-level output from clock | See Figure 1          | 4   | 11   | 16.5 | nS   |



## SN54194, SN54LS194A, SN54S194, SN74194, SN74LS194A, SN74S194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS

#### PARAMETER MEASUREMENT INFORMATION



LOAD FOR OUTPUT UNDER TEST

. TEST TABLE FOR SYNCHRONOUS INPUTS

| DATA INPUT     | S1    | SO    | OUTPUT TESTED                      |  |  |  |
|----------------|-------|-------|------------------------------------|--|--|--|
| FOR TEST       | 51    | 50    | (SEE NOTE E)                       |  |  |  |
| Α              | 4.5 V | 4.5 V | Ω <sub>A</sub> at t <sub>n+1</sub> |  |  |  |
| В              | 4.5 V | 4.5 V | QB at tn+1                         |  |  |  |
| с              | 4.5 V | 4.5 V | QC at tn+1                         |  |  |  |
| D              | 4.5 V | 4.5 V | QD at tn+1                         |  |  |  |
| L Serial Input | 4.5 V | 0 V   | Q <sub>A</sub> att <sub>n+4</sub>  |  |  |  |
| R Serial Input | ٥v    | 4.5 V | QD at tn+4                         |  |  |  |



NOTES: A. The clock pulse generator has the following characteristics:  $Z_{out} \approx 50 \Omega$  and PRR  $\leq$  1 MHz, For '194,  $t_r \leq$  7 ns and  $t_f \leq$  7 ns. For 'LS194A,  $t_r \leq$  15 ns and  $t_f \leq$  6 ns. For 'S194,  $t_r \leq$  2.5 ns and  $t_f \leq$  2.5 ns. When testing f<sub>max</sub>, vary PRR.

- B. C<sub>1</sub> includes probe and jig capacitance.
- C. All diodes are 1N3064 or 1N916.
- D. A clear pulse is applied prior to each test.
- E. For '194 and 'S194,  $V_{ref}$  = 1.5 V; for 'LS194A,  $V_{ref}$  = 1.3 V.
- F. Propagation delay times (tpLH and tpHL) are measured at tn+1. Proper shifting of data is verified at tn+4 with a functional test.
- G.  $t_n = bit time before clocking transition.$ 
  - $t_{n+1}$  = bit time after one clocking transition.  $t_{n+4}$  = bit time after four clocking transitions.

FIGURE 1-SWITCHING TIMES





6-Feb-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking          | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      | (6)              | (3)                |              | (4/5)                   |         |
| 7604001EA        | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001EA<br>SNJ54S194J | Samples |
| 7604001FA        | ACTIVE | CFP          | W       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001FA<br>SNJ54S194W | Samples |
| 7604001FA        | ACTIVE | CFP          | W       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001FA<br>SNJ54S194W | Samples |
| JM38510/07601BEA | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07601BEA    | Samples |
| JM38510/07601BEA | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07601BEA    | Samples |
| JM38510/30601B2A | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601B2A    | Samples |
| JM38510/30601B2A | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601B2A    | Samples |
| JM38510/30601BEA | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BEA    | Samples |
| JM38510/30601BEA | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BEA    | Samples |
| JM38510/30601BFA | ACTIVE | CFP          | W       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BFA    | Samples |
| JM38510/30601BFA | ACTIVE | CFP          | W       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BFA    | Samples |
| M38510/07601BEA  | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07601BEA    | Samples |
| M38510/07601BEA  | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>07601BEA    | Samples |
| M38510/30601B2A  | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601B2A    | Samples |
| M38510/30601B2A  | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601B2A    | Samples |
| M38510/30601BEA  | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BEA    | Samples |
| M38510/30601BEA  | ACTIVE | CDIP         | J       | 16   | 1   | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BEA    | Samples |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking          | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                   |         |
| M38510/30601BFA  | ACTIVE | CFP          | W       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BFA    | Samples |
| M38510/30601BFA  | ACTIVE | CFP          | W       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | JM38510/<br>30601BFA    | Samples |
| SN54LS194AJ      | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS194AJ             | Samples |
| SN54LS194AJ      | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54LS194AJ             | Samples |
| SN54S194J        | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54S194J               | Samples |
| SN54S194J        | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54S194J               | Samples |
| SN74LS194AD      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS194A                  | Samples |
| SN74LS194AD      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LS194A                  | Samples |
| SN74LS194AN      | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS194AN             | Samples |
| SN74LS194AN      | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74LS194AN             | Samples |
| SNJ54LS194AJ     | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS194AJ            | Samples |
| SNJ54LS194AJ     | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54LS194AJ            | Samples |
| SNJ54S194J       | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001EA<br>SNJ54S194J | Samples |
| SNJ54S194J       | ACTIVE | CDIP         | J       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001EA<br>SNJ54S194J | Samples |
| SNJ54S194W       | ACTIVE | CFP          | W       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001FA<br>SNJ54S194W | Samples |
| SNJ54S194W       | ACTIVE | CFP          | W       | 16   | 1       | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 7604001FA<br>SNJ54S194W | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



www.ti.com

6-Feb-2020

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS194A, SN74LS194A :

• Catalog: SN74LS194A

Military: SN54LS194A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated