

Circuit Note CN-0335

# **Circuits** from the Lab<sup>®</sup> Reference Designs

Circuits from the Lab® reference designs are engineered and tested for quick and easy system integration to help solve today's analog, mixed-signal, and RF design challenges. For more information and/or support, visit http://www.analog.com/CN0335.



# **12-Bit, 300 kSPS, Single-Supply, Fully Isolated, Data Acquisition System for ±10 V Inputs**

# **EVALUATION AND DESIGN SUPPORT**

#### **Circuit Evaluation Boards**

**CN0335 [Circuit Evaluation Board \(EVAL-CN0335-PMDZ\)](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf)  SDP/PMD [Interposer Board \(SDP-PMD-IB1Z\)](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf)  [System Demonstration Platform \(EVAL-SDP-CB1Z\)](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf)** 

#### **Design and Integration Files**

**[Schematics, Layout Files, Bill of Materials](http://www.analog.com/CN0335-DesignSupport?doc=CN0335.pdf)**

## **CIRCUIT FUNCTION AND BENEFITS**

The circuit shown i[n Figure 1 i](#page-0-0)s a completely isolated 12-bit, 300 kSPS data acquisition system utilizing only three active devices. The system processes  $\pm 10$  V input signals using a single 3.3 V supply. The total error after room temperature calibration is less than  $\pm 0.1\%$  FSR over a  $\pm 10\degree$ C temperature change, making it ideal for a wide variety of industrial measurements.

The small footprint of the circuit makes this combination an industry-leading solution for data acquisition systems where the accuracy, speed, cost, and size play a critical role. Both data and power are isolated, thereby making the circuit robust to high voltages and also ground-loop interference often encountered in harsh industrial environments.



<span id="page-0-0"></span>Figure 1. ±10 V Single Supply Data Acquisition System with Isolation (All Connections and Decoupling Not Shown)

**Rev. A Circuits fromthe Lab® reference designs from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page)**

# **CIRCUIT DESCRIPTION**

The circuit consists of an input signal conditioning stage, an ADC stage, and an output isolation stage. The  $\pm 10$  V input signal is level shifted and attenuated by the U1A op amp that is one-half of the dua[l AD8606.](http://www.analog.com/AD8606?doc=CN0335.pdf) The output of the op amp is 0.1 V to 2.4 V, which matches the input range of the ADC (0 V to 2.5 V) with 100 mV headroom to maintain linearity. The buffered voltage reference ( $V_{REF}$  =2.5 V) from the ADC is used to generate the required offset. Resistor values can be modified to accommodate other popular input ranges as described later in this circuit note.

The circuit design allows single supply operation. The minimum output voltage specification of th[e AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) is 50 mV for a 2.7 V power supply and 290 mV for 5 V power supply with 10 mA load current, over the temperature range of −40°C to +125°C. A minimum output voltage of 45 mV to 60 mV is a conservative estimate for a 3.3 V power supply, a load current less than 1 mA, and a narrower temperature range.

Considering the tolerances of the parts, the minimum output voltage (low limit of the range) is set to 100 mV to allow a safety margin. The upper limit of the output range is set to 2.4 V in order to give 100 mV headroom for the positive swing at the ADC input. Therefore, the nominal output voltage range of the input op amp is 0.1 V to 2.4 V.

The second half of th[e AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) (U1B) is used to buffer the internal 2.5 V voltage reference of the [AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) (U3) ADC.

Th[e AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) is chosen for this application because of its low offset voltage (65 μV maximum), low bias current (1 pA maximum) and low noise (12 nV/ $\sqrt{Hz}$  maximum). Power dissipation is only 9.2 mW on a 3.3 V supply.

A single-pole RC filter (R3/C9) follows the op amp output stage to reduce the out-of-band noise. The cutoff frequency of the RC filter is set to 664 kHz. An optional second order filter (R4, C10, andR1,R2, C11) can be added to reduce the filter cutoff frequency even further in case of low frequency industrial noise. In such case, the sampling rate of th[e AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) can be reduced because of the lower signal bandwidth.

The [AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) 12-bit 1 MSPS SAR ADC is chosen because of its ultralow power 349 μA at 3.3 V (1.2 mW) which is significantly lower than any competitive ADC currently available in the market. The [AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) also contains an internal 2.5 V reference with  $\pm$ 4.5 ppm/ $\rm{^o}C$  typical drift. The input bandwidth is 7.5 MHz, and the high speed serial interface is SPI compatible. The [AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) is available in a small footprint 10-lead MSOP.

The total power dissipation of the circuit (excluding the [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) isolator) is approximately 10.4 mW when operating on a 3.3 V supply.

Galvanic isolation is provided by the [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) (C-Grade) quad channel digital isolator. In addition to the isolated output data, the [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) also provides isolated 3.3 V for the circuit. The [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) is not required for normal circuit operation unless isolation is needed. The [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) quad-channel, 2.5 kV isolators with integrated dc-to-dc converter, is available in a small 16-lead SOIC. Power dissipation of the [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) with a 7 MHz clock is approximately 140 mW.

The [AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) requires a 50 MHz serial clock (SCLK) to achieve a 1 MSPS sampling rate. However, th[e ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) (C-grade) isolator has a maximum data rate of 25 Mbps that corresponds to a maximum serial clock frequency of 12.5 MHz. In addition, the SPI port requires that the trailing edge of the SCLK clock the output data into the processor, therefore the total round-trip propagation delay through the [ADuM5401 \(](http://www.analog.com/ADuM5401?doc=CN0335.pdf)120 ns maximum) limits the upper clock frequency to 1/120 ns = 8.3 MHz.

Even though th[e AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) is a 12-bit ADC, the serial data is formatted into a 16-bit word to be compatible with the processor serial port requirements. The sampling period,  $T_s$ , therefore consists of the [AD7091R 6](http://www.analog.com/AD7091R?doc=CN0335.pdf)50 ns conversion time plus 58 ns (extra time required from data sheet,  $t_1$  delay +  $t_{\text{QUIET}}$  delay) plus 16 clock cycles for the SPI interface data transfer.

 $T_s = 650$  ns + 58 ns + 16  $\times$  120 ns = 2628 ns

 $f_s = 1/T_s = 1/2628$  ns = 380 kSPS

In order to provide a safety margin, a maximum SCLK of 7 MHz and a maximum sampling rate of 300 kSPS is recommended. The digital SPI interface can be connected to the microprocessor evaluation board using the 12-pin Pmodcompatible connector (Digilent Pmod Specifications).

### <span id="page-1-1"></span>**Circuit Design**

The circuit shown i[n Figure 2 a](#page-1-0)ttenuates and level shifts the −10 V to +10 V input signal to the ADC input range of 0.1 V to 2.4 V.



<span id="page-1-0"></span>Figure 2. Input Voltage Signal Conditioning Circuit

The transfer function is obtained from the superposition principle:

$$
V_{OUT} = V_{IN} \frac{RS \parallel R6}{R4 + R5 \parallel R6} \left( 1 + \frac{R2}{R1} \right) + V_{REF} \frac{R4 \parallel R6}{R5 + R4 \parallel R6} \left( 1 + \frac{R2}{R1} \right) =
$$
  
=  $V_{IN} \frac{R}{R4 + R} k + V_{REF} \frac{R0}{R5 + R0} k = V_{IN} GAMN + OFFSET$  (1)

where:

$$
R = RS \parallel R6 = \frac{RSR6}{RS + R6}, \quad R0 = R4 \parallel R6 = \frac{R4R6}{R4 + R6}
$$
(2)

and 
$$
k = \left(1 + \frac{R2}{R1}\right)
$$
 (3)

### **Calculation of the Gain, Output Offset, and the Resistor Values**

For input voltage range ±10 V, the calculations are as follows.

The gain of the circuit is:

$$
GAN = \frac{\Delta V_{OUT}}{\Delta V_{IN}} = \frac{2.4 \text{ V} - 0.1 \text{ V}}{+10 \text{ V} - (-10 \text{ V})} = \frac{2.3 \text{ V}}{20 \text{ V}} = 0.115
$$
 (4)

and according to the transfer function:

$$
GAN = \frac{RS \parallel R6}{R4 + RS \parallel R6} \left( 1 + \frac{R2}{RI} \right) = \frac{R}{R4 + R}
$$
(5)

The output offset of the circuit is:

*OFFSET* = 
$$
V_{OUT}
$$
 ( $V_{IN}$  = 0 V) = 0.1 V +  $\frac{2.4 V - 0.1 V}{2}$  = 1.25 V (6)

and according to the transfer function:

$$
OFFSET = V_{REF} \frac{R4 \|R6}{R5 + R4 \|R6} \left(1 + \frac{R2}{R1}\right) = V_{REF} \frac{R0}{R5 + R0}k
$$
\n(7)

From Equation 4, for  $k = 1.23$  (this value can vary, depending on the value of the standard value resistors R1 and R2), the ratio R4/R can be calculated:

$$
R4 = 9.696 R \tag{8}
$$

From Equation 7, for  $V_{REF} = 2.5V$  and  $k = 1.23$  the ratio R5/R0 can be calculated:

$$
R5 = 1.46 R0 \tag{9}
$$

Using Equation 2 for the resistors R and R0, and the ratios in Equation 8 and Equation 9, the ratio R4/R6 can be calculated:

$$
R4 = 5.346 R6 \tag{10}
$$

From Equation 8, Equation 9, and Equation 10, the resistors R4, R5, and R6 can be calculated. For example choosing R6 =  $10 \text{ k}\Omega$ leads to R4 = 53.46 kΩ, and R5 = 12.3 kΩ.

In the actual circuit the nearest available standard resistor values were chosen for R4 and R5. The values selected were R4  $= 52.3 \text{ k}\Omega$  and R5 = 12 k $\Omega$ . Note that R1 = R4 and R2 = R5.

If these values are chosen carefully, the overall error due to substituting standard value resistors can be made less than a few percent. However, use Equation 1 to recalculate the U1A op amp output for  $\pm 10$  V inputs to ensure that the required headroom is preserved.

The absolute accuracy in this type of circuit is primarily determined by the resistors, and therefore gain and offset calibration is required to remove the error due to standard value substitution and resistor tolerances.

### **Calculation of Resistor Values for Different Input Ranges**

For input ranges other than ±10 V complete the following calculation steps.

Define the input span, the output span, and the offset:

$$
\Delta V_{IN} = V_{IN\_MAX} - V_{IN\_MIN}
$$
\n(11)

$$
\Delta V_{OUT} = V_{IOUT\_MAX} - V_{OUT\_MIN} \tag{12}
$$

$$
Offset = \frac{\Delta V_{OUT}}{2} + V_{OUT\_MIN}
$$
\n(13)

Calculate the gain:

$$
GAIN = \frac{\Delta V_{OUT}}{\Delta V_{IN}}\tag{14}
$$

Calculate the offset:

$$
Offset = \frac{\Delta V_{OUT}}{2} + V_{OUT\_MIN}
$$
\n(15)

Choose the value for the parameter k:

$$
k = \left(1 + \frac{R2}{R1}\right) \tag{16}
$$

Calculate the ratio R4/R, using:

$$
GAIN = \frac{R}{R4 + R}k\tag{17}
$$

Calculate the ratio R5/R0, using:

$$
Offset = V_{REF} \frac{RO}{RS + RO}k
$$
\n(18)

Replace R and R0 in Equation 17 and Equation 18 with the values defined in Equation 2, and solve both equations find the ratio R4/R6.

Choose a value for the resistor R6. Calculate R4 using the ratio of R4/R6. Knowing the values for R4 and R6, calculate R5 using Equation 2 and the R4/R6 ratio. Calculate R2 and R1 using Equation 16. It is reasonable to choose R1 = R4 and calculate R2.

### **Effect of Resistor Temperature Coefficients on Overall Error**

Equation 1 shows that the output voltage is a function of five resistors: R1, R2, R4, R5, and R6. The sensitivity of the full-scale output voltage at TP1 to small changes in each of the five resistors was calculated using a simulation program. The input voltage to the circuit was +10 V. The individual sensitivities calculated were  $S_{R1} = 0.19$ ,  $S_{R2} = 0.19$ ,  $S_{R4} = 0.39$ ,  $S_{R5} = 0.11$ ,  $S_{R6} =$ 0.50. Assuming the individual temperature coefficients combine in a root-sum-square (rss) manner, then the overall full-scale drift using 100 ppm/°C resistors is approximately:

Full scale drift =

$$
=100\text{ ppm}/^{\circ}\text{C}\sqrt{(S_{R1}^2+S_{R2}^2+S_{R4}^2+S_{R5}^2+S_{R6}^2)}
$$

$$
=100\text{ ppm}/^{\circ}\text{C}\sqrt{(0.19^2+0.19^2+0.39^2+0.11^2+0.50^2)}
$$

 $= 69$  ppm/ $\rm ^{o}C$ 

The full scale drift of 69 ppm/°C corresponds to 0.0069% FSR/°C. Using 25 ppm/°C resistors reduces the drift error to  $0.25 \times 69$  ppm/°C = 17 ppm/°C, or 0.0017% FSR/°C.

### **Effect of Active Component Temperature Coefficients on Overall Error**

The dc offsets of th[e AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) op amps and th[e AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) ADC are eliminated by the calibration procedure.

The offset drift of the AD[C AD7091R](http://www.analog.com/AD7091R?doc=CN0335.pdf) internal reference is 4.5 ppm/°C typical and 25 ppm/°C maximum.

The offset drift of the [AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) op amp is 1μV/°C typical and 4.5μV/°C maximum.

The error due to the U1A inpu[t AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) is referenced to the 2.3 V output range and is therefore 2 ppm/°C. The error due to the U1B reference buffer is referenced to 2.5 V and is also approximately 2 ppm/°C.

The total drift error is summarized i[n Table 1.](#page-3-0) These errors do not include the ±1 LSB integral nonlinearity error of th[e AD7091R.](http://www.analog.com/AD7091R?doc=CN0335.pdf) 

Note that resistor drift is the largest contributor to total drift if 50 ppm/°C or 100 ppm/°C resistors are used, and the drift due to active components can be neglected.

### <span id="page-3-0"></span>**Table 1. Error Due to Temperature Drift**



### **Test Data Before and After Two-Point Calibration**

To perform the two-point calibration, −10 V is first applied to the input, and the ADC output code is recorded as Code\_1. Then +10 V is applied to the input, and the ADC output code is recorded as Code\_2. The gain factor is calculated by

$$
GF = \frac{20 \text{ V}}{\text{Code\_2} - \text{Code\_1}}
$$

The input voltage can now be calculated corresponding to any output code, Code\_x, using the equation:

$$
V_{I\!N} = -10 \text{ V} + GF \text{ (Code\_x - Code\_1)}.
$$

The error before calibration is obtained by comparing the ideal transfer function calculated using the nominal values of the components, and real circuit transfer function without calibration. The tested circuits have been built with resistors having ±1% tolerance. The test results do not include temperature changes.

The graph i[n Figure 3 s](#page-3-1)hows test results for percent error (FSR) before and after calibration at ambient temperature. As it is shown, the maximum error before calibration is about 0.23% FSR. After calibration, the error decreases to ±0.03% FSR, which approximately corresponds to 1 LSB error of the ADC.



<span id="page-3-1"></span>Figure 3. Circuit Test Error Before and After Room Temperature Calibration

### **PCB Layout Considerations**

In any circuit where accuracy is crucial, it is important to consider the power supply and ground return layout on the board. The PCB should isolate the digital and analog sections as much as possible. The PCB for this system was constructed in a simple 2-layer stack up, but a 4-layer stack up gives better EMS. See the [MT-031 Tutorial f](http://www.analog.com/MT-031?doc=CN0335.pdf)or more information on layout and grounding and th[e MT-101 Tutorial](http://www.analog.com/MT-101?doc=CN0335.pdf) for information on decoupling techniques. Decouple the power supply to [AD8606](http://www.analog.com/AD8606?doc=CN0335.pdf) with 10 μF and 0.1 μF capacitors to properly suppress noise and reduce ripple. Place the capacitors as close to the device as possible with the 0.1 μF capacitor having a low ESR value. Ceramic capacitors are advised for all high frequency decoupling. Power supply lines should have as large trace width as possible to provide a low impedance path and to reduce glitch effects on the supply line.

# Circuit Note **CN-0335**

Th[e ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) *iso*Power integrated dc-to-dc converter requires power supply bypassing at the input and output supply pins. Note that low ESR bypass capacitors are required between Pin 1 and Pin 2 and between Pin 15 and Pin 16, as close to the chip pads as possible. To suppress noise and reduce ripple, a parallel combination of at least two capacitors is required. The recommended capacitor values are  $0.1 \mu$ F and  $10 \mu$ F for V<sub>DD1</sub> and V<sub>ISO</sub>. The smaller capacitor must have a low ESR, for example, use of a ceramic capacitor is advised. The total lead length between the ends of the low ESR capacitor and the input power supply pin must not exceed 2 mm. Installing the bypass capacitor with traces more than 2 mm in length may result in data corruption. Consider bypassing between Pin 1 and Pin 8 and between Pin 9 and Pin 16, unless both common ground pins are connected together close to the package. For more information, see the [ADuM5401](http://www.analog.com/ADuM5401?doc=CN0335.pdf) datasheet.

A complete documentation package including schematics, board layout, and bill of materials (BOM) can be found at [www.analog.com/CN0335-DesignSupport.](http://www.analog.com/CN0335-DesignSupport?doc=CN0335.pdf)

### **High Voltage Capability**

This PCB is designed in adherence with 2500 V basic insulation practices. High voltage testing beyond 2500 V is not recommended. Take appropriate care when using this evaluation board at high voltages, and do not rely on the PCB for safety functions because it has not been high potential tested (also known as hipot tested or dielectric withstanding voltage tested) or certified for safety.

# **COMMON VARIATIONS**

The circuit is proven to work with good stability and accuracy with component values shown. Other precision op-amps and other ADCs can be used in this configuration to convert ±10V input voltage range to digital output and for other various applications for this circuit.

The circuit i[n Figure 1 c](#page-0-0)an be designed for other than  $\pm 10$  V input voltage ranges, following the equations given in the [Circuit Design](#page-1-1) section. [Table 2](#page-4-0) shows the resistor calculations for some standard voltage ranges.

| Range (V)    | k   | $R4$ (kΩ) | $R5$ (k $\Omega$ ) | $R6$ (k $\Omega$ ) |
|--------------|-----|-----------|--------------------|--------------------|
| ±5           | 1.2 | 40.87     | 18.8               | 20                 |
| ±2           | 2   | 32.174    | 37                 | 20                 |
| ±1           | 4   | 40.87     | 94                 | 20                 |
| $0$ to $1$   | 4   | 14.435    | 830                | 20                 |
| $0$ to $2$   | 2   | 14.087    | 405                | 20                 |
| $0$ to $2.5$ | 2   | 22.609    | 520                | 20                 |
| $0$ to 5     | 2   | 65.217    | 750                | 20                 |
| 0 to 10      |     | 63.478    | 365                | 20                 |
| 0 to 24      |     | 90.174    | 216                | 10                 |

<span id="page-4-0"></span>**Table 2. Component Values for Standard Voltage Ranges**

In the cases, when the lower range is zero and the upper range is greater than the reference voltage the conversion does not need gain  $(k = 1)$ , and the circuit can be simplified. An example is shown in [Figure 4](#page-4-1) for the input range 0 V to 10 V.



<span id="page-4-1"></span>Figure 4. 0 V to 10 V Single Supply Analog to Digital Conversion with Isolation (All connections and Decoupling Not Shown)

The [AD7091](http://www.analog.com/ad7091?doc=CN0335.pdf) is similar to the [AD7091R,](http://www.analog.com/AD7091R?doc=CN0335.pdf) but without the voltage reference output, and the input range is equal to the power supply voltage. The [AD7091](http://www.analog.com/AD7091?doc=CN0335.pdf) can be used with a 2.5 V [ADR391](http://www.analog.com/ADR391?doc=CN0335.pdf) reference. Th[e ADR391](http://www.analog.com/ADR391?doc=CN0335.pdf) does not require buffering, therefore a singl[e AD8605](http://www.analog.com/ad8605?doc=CN0335.pdf) can be used in the circuit.

The [ADR391](http://www.analog.com/adr391?doc=CN0335.pdf) is a precision 2.5 V band gap voltage reference, featuring low power and high precision (9 ppm/°C of temperature drift) in a tiny TSOT package.

The [AD8608](http://www.analog.com/ad8608?doc=CN0335.pdf) is a quad version of th[e AD8605](http://www.analog.com/AD8605?doc=CN0335.pdf) and can be used as a substitute for th[e AD8606,](http://www.analog.com/AD8606?doc=CN0335.pdf) if additional precision op-amps are needed.

The [AD8601,](http://www.analog.com/ad8601?doc=CN0335.pdf) [AD8602](http://www.analog.com/ad8602?doc=CN0335.pdf) and [AD8604](http://www.analog.com/ad8604?doc=CN0335.pdf) are single, dual, and quad rail-to-rail, input and output, single-supply amplifiers featuring very low offset voltage and wide signal bandwidth, that can be used in place of [AD8605,](http://www.analog.com/ad8605?doc=CN0335.pdf) [AD8606,](http://www.analog.com/AD8606?doc=CN0335.pdf) and [AD8608.](http://www.analog.com/ad8608?doc=CN0335.pdf) 

The [AD7457](http://www.analog.com/ad7457?doc=CN0335.pdf) is a 12-bit, 100 kSPS, low power, SAR ADC, and can be used in combination with the [ADR391](http://www.analog.com/adr391?doc=CN0335.pdf) voltage reference in place o[f AD7091R,](http://www.analog.com/AD7091R?doc=CN0335.pdf) when a 300 kSPS throughput rate is not needed.

# **CIRCUIT EVALUATION AND TEST**

This circuit uses the [EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) circuit board, the [SDP-PMD-IB1Z](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf) and th[e EVAL-SDP-CB1Z s](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf)ystem demonstration platform (SDP) evaluation board. The interposer boar[d SDP-PMD-IB1Z](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf) and the SDP board [EVAL-](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf)[SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf) have 120-pin mating connectors. The interposer board and the [EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) board have 12-pin Pmod matching connectors, allowing quick setup and evaluation of the circuit's performance. Th[e EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) board contains the circuit to be evaluated, as described in this note and the SDP evaluation board is used with the [CN0335](ftp://ftp.analog.com/pub/cftl/CN0335)  [evaluation software](ftp://ftp.analog.com/pub/cftl/CN0335) to capture the data from the [EVAL-](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf)[CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) circuit board.

### **Equipment Needed**

- PC with a USB port Windows® XP or Windows Vista® (32-bit), or Windows® 7/8 (64 or 32-bit)
- [EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) circuit evaluation board
- [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf) SDP evaluation board
- [SDP-PMD-IB1Z i](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf)nterposer board
- [CN0335 evaluation software](ftp://ftp.analog.com/pub/cftl/CN0335)
- Precision voltage source

### **Getting Started**

Load the evaluation software by placing the [CN0335](http://www.analog.com/CN0335?doc=CN0335.pdf) evaluation software disc in the CD drive of the PC. You also can download the most up to date copy of the evaluation software from [CN0335 evaluation software.](ftp://ftp.analog.com/pub/cftl/CN0335) Using "My Computer," locate the drive that contains the evaluation software disc and open the setup.exe. Follow the on-screen prompts to finish the installation. It is recommended to install all software components to the default locations.

### **Functional Block Diagram**

[Figure 5](#page-6-0) shows the functional diagram of the test setup.

### **Setup**

- 1. Connect the [EVAL-CFTL-6V-PWRZ](http://www.analog.com/EVAL-CFTL-6V-PWRZ?doc=CN0335.pdf) (+6 V dc power supply) to [SDP-PMD-IB1Z i](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf)nterposer board via the dc barrel jack.
- 2. Connect the [SDP-PMD-IB1Z \(](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf)interposer board) to [EVAL-](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf)[SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf) SDP board via the 120-pin ConA connector.
- 3. Connect the [EVAL-SDP-CB1Z](http://www.analog.com/EVAL-SDP-CB1Z?doc=CN0335.pdf) (SDP board) to the PC via the USB cable.
- 4. Connect the [EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) evaluation board to the [SDP-PMD-IB1Z i](http://www.analog.com/SDP-PMD-IB1Z?doc=CN0335.pdf)nterposer board via the 12-pin header Pmod connector.
- 5. Connect the voltage source (voltage generator) to the [EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) evaluation board via the terminal block J2.

### **Test**

Launch the evaluation software. The software communicates to the SDP board if the Analog Devices System Development Platform drivers are listed in the Device Manager. After USB communications are established, the SDP board can be used to send, receive, and capture serial data from the [EVAL-CN0335-](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) [PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) board. Data can be saved in the computer for various values of input voltages. Information and details regarding how to use the evaluation software for data capturing can be found a[t CN0335 Software User Guide.](http://www.analog.com/CN0335-UserGuide?doc=CN0335.pdf)

A photo of th[e EVAL-CN0335-PMDZ](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf) board is shown i[n Figure 6.](#page-6-1) 

# Circuit Note **CN-0335**



Figure 5. Test Setup Functional Block Diagram

<span id="page-6-1"></span><span id="page-6-0"></span>

Figure 6. Photo o[f EVAL-CN0335-PMDZ B](http://www.analog.com/EVAL-CN0335-PMDZ?doc=CN0335.pdf)oard

### **LEARN MORE**

[CN0335 Design Support Package:](http://www.analog.com/CN0335-DesignSupport?doc=CN0335.pdf)  [http://www.analog.com/CN0335-DesignSupport](http://www.analog.com/CN0335-DesignSupport?doc=CN0335.pdf) 

[Chen, Baoxing, John Wynne, and Ronn Kliger.](http://www.analog.com/iso_microscale?doc=CN0335.pdf) High Speed [Digital Isolators Using Microscale On-Chip Transformers](http://www.analog.com/iso_microscale?doc=CN0335.pdf), [Analog Devices, 2003](http://www.analog.com/iso_microscale?doc=CN0335.pdf)

Chen, Baoxing. [iCoupler® Products with isoPower™ Technology:](http://www.analog.com/isopower_technology?doc=CN0335.pdf) [Signal and Power Transfer Across Isolation Barrier Using](http://www.analog.com/isopower_technology?doc=CN0335.pdf) Microtransformers[, Analog Devices, 2006](http://www.analog.com/isopower_technology?doc=CN0335.pdf)

[Ghiorse, Rich. Application Note AN-825,](http://www.analog.com/AN-825?doc=CN0335.pdf) Power Supply [Considerations in iCoupler® Isolation Products](http://www.analog.com/AN-825?doc=CN0335.pdf), Analog [Devices](http://www.analog.com/AN-825?doc=CN0335.pdf)

[Krakauer, David. "Digital Isolation Offers Compact,](http://www.analog.com/iso_low-cost_solutions?doc=CN0335.pdf) Low-Cost [Solutions to Challenging Design Problems."Analog Dialogue.](http://www.analog.com/iso_low-cost_solutions?doc=CN0335.pdf)  [Volume 40, December 2006.](http://www.analog.com/iso_low-cost_solutions?doc=CN0335.pdf)

MT-031 Tutorial, [Grounding Data Converters and Solving the](http://www.analog.com/MT-031?doc=CN0335.pdf) [Mystery of "AGND" and "DGND,"](http://www.analog.com/MT-031?doc=CN0335.pdf) Analog Devices

MT-101 Tutorial, [Decoupling Techniques](http://www.analog.com/MT-101?doc=CN0335.pdf), Analog Devices

Wayne, Scott. "iCoupler [Digital Isolators Protect RS-232, RS-](http://www.analog.com/icoupler_analogdialogue?doc=CN0335.pdf)[485, and CAN Buses in Industrial, Instrumentation, and](http://www.analog.com/icoupler_analogdialogue?doc=CN0335.pdf)  [Computer Apps, Analog Dialogue, Volume 39, Number 4,](http://www.analog.com/icoupler_analogdialogue?doc=CN0335.pdf)  [2005.](http://www.analog.com/icoupler_analogdialogue?doc=CN0335.pdf) 

### **Data Sheets and Evaluation Boards**

AD8606 [Data Sheet](http://www.analog.com/ad8606?doc=CN0335.pdf)

[AD7091R Data Sheet](http://www.analog.com/ad7091r?doc=CN0335.pdf) 

[ADuM5401 Data Sheet](http://www.analog.com/adum5401?doc=CN0335.pdf) 

### **REVISION HISTORY**

**3/14—Rev. 0 to Rev. A** 

Change to Circuit Function and Benefits Section ........................ 1

**2/14—Revision 0: Initial Version**

**(Continued from first page) Circuits from the Lab reference designs are intended only for use with Analog Devices products and are the intellectual property of Analog Devices or its licensors. While you may use the Circuits from the Lab reference designs in the design of your product, no other license is granted by implication or otherwise under any patents or other intellectual property by application or use of the Circuits from the Lab reference designs. Information furnished by Analog Devices is believed to be accurate and reliable. However, Circuits from the Lab reference designs are supplied "as is" and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability, noninfringement or fitness for a particular purpose and no responsibility is assumed by Analog Devices for their use, nor for any infringements of patents or other rights of third parties that may result from their use. Analog Devices reserves the right to change any Circuits from the Lab reference designs at any time without notice but is under no obligation to do so.**

**©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. CN11649-0-3/14(A)** 



Rev. A | Page 8 of 8