**Arria V Device Datasheet** 

# Contents

| ia V GX, GT, SX, and ST Device Datasheet                    | <b>1</b> -1 |
|-------------------------------------------------------------|-------------|
| Electrical Characteristics                                  |             |
| Operating Conditions                                        |             |
| Switching Characteristics                                   |             |
| Transceiver Performance Specifications                      |             |
| Core Performance Specifications                             |             |
| Periphery Performance                                       |             |
| HPS Specifications                                          |             |
| Configuration Specifications                                |             |
| POR Specifications                                          |             |
| FPGA JTAG Configuration Timing                              |             |
| FPP Configuration Timing                                    |             |
| AS Configuration Timing                                     |             |
| DCLK Frequency Specification in the AS Configuration Scheme |             |
| PS Configuration Timing                                     |             |
| Initialization                                              |             |
| Configuration Files                                         |             |
| Minimum Configuration Time Estimation                       |             |
| Remote System Upgrades                                      |             |
| User Watchdog Internal Oscillator Frequency Specifications  |             |
| I/O Timing                                                  |             |
| Programmable IOE Delay                                      |             |
| Programmable Output Buffer Delay                            |             |
| Glossary                                                    |             |
| Document Revision History                                   |             |

| Arria V GZ Device Datasheet | 2-1 | Ĺ |
|-----------------------------|-----|---|
| Electrical Characteristics  | 2-1 | l |



| Operating Conditions<br>Switching Characteristics<br>Transceiver Performance Specifications<br>Core Performance Specifications<br>Periphery Performance<br>Configuration Specification<br>POR Specifications<br>JTAG Configuration Specifications<br>Fast Passive Parallel (EPP) Configuration Timing | 2-1  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Switching Characteristics                                                                                                                                                                                                                                                                             |      |
| Transceiver Performance Specifications                                                                                                                                                                                                                                                                |      |
| Core Performance Specifications                                                                                                                                                                                                                                                                       |      |
| Periphery Performance                                                                                                                                                                                                                                                                                 |      |
| Configuration Specification                                                                                                                                                                                                                                                                           |      |
| POR Specifications                                                                                                                                                                                                                                                                                    |      |
| JTAG Configuration Specifications                                                                                                                                                                                                                                                                     |      |
| Fast Passive Parallel (FPP) Configuration Timing                                                                                                                                                                                                                                                      | 2-58 |
| Active Serial Configuration Timing                                                                                                                                                                                                                                                                    |      |
| Active Serial Configuration Timing<br>Passive Serial Configuration Timing                                                                                                                                                                                                                             |      |
| Initialization                                                                                                                                                                                                                                                                                        |      |
| Configuration Files                                                                                                                                                                                                                                                                                   |      |
| Remote System Upgrades Circuitry Timing Specification                                                                                                                                                                                                                                                 |      |
| User Watchdog Internal Oscillator Frequency Specification                                                                                                                                                                                                                                             | 2-73 |
| Initialization<br>Configuration Files<br>Remote System Upgrades Circuitry Timing Specification<br>User Watchdog Internal Oscillator Frequency Specification<br>I/O Timing<br>Programmable IOE Delay                                                                                                   | 2-73 |
| Programmable IOE Delay                                                                                                                                                                                                                                                                                |      |
| Programmable Output Buffer Delay                                                                                                                                                                                                                                                                      | 2-74 |
| Glossary                                                                                                                                                                                                                                                                                              | 2-75 |
| Glossary<br>Document Revision History                                                                                                                                                                                                                                                                 | 2-80 |

# Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria<sup>®</sup> V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

# **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

# **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

#### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

© 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 1-1: Absolute Maximum Ratings for Arria V Devices

| Symbol                    | Description                                                                                                      | Minimum | Maximum | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>           | Core voltage power supply                                                                                        | -0.50   | 1.43    | V    |
| V <sub>CCP</sub>          | Periphery circuitry, PCIe <sup>®</sup> hardIP block, and transceiver physical coding sublayer (PCS) power supply | -0.50   | 1.43    | V    |
| V <sub>CCPGM</sub>        | Configuration pins power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CC_AUX</sub>       | Auxiliary supply                                                                                                 | -0.50   | 3.25    | V    |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                                           | -0.50   | 3.90    | V    |
| V <sub>CCPD</sub>         | I/O pre-driver power supply                                                                                      | -0.50   | 3.90    | V    |
| V <sub>CCIO</sub>         | I/O power supply                                                                                                 | -0.50   | 3.90    | V    |
| V <sub>CCD_FPLL</sub>     | Phase-locked loop (PLL) digital power supply                                                                     | -0.50   | 1.80    | V    |
| V <sub>CCA_FPLL</sub>     | PLL analog power supply                                                                                          | -0.50   | 3.25    | V    |
| V <sub>CCA_GXB</sub>      | Transceiver high voltage power                                                                                   | -0.50   | 3.25    | V    |
| V <sub>CCH_GXB</sub>      | Transmitter output buffer power                                                                                  | -0.50   | 1.80    | V    |
| V <sub>CCR_GXB</sub>      | Receiver power                                                                                                   | -0.50   | 1.50    | V    |
| V <sub>CCT_GXB</sub>      | Transmitter power                                                                                                | -0.50   | 1.50    | V    |
| V <sub>CCL_GXB</sub>      | Transceiver clock network power                                                                                  | -0.50   | 1.50    | V    |
| VI                        | DC input voltage                                                                                                 | -0.50   | 3.80    | V    |
| V <sub>CC_HPS</sub>       | HPS core voltage and periphery circuitry power supply                                                            | -0.50   | 1.43    | V    |
| V <sub>CCPD_HPS</sub>     | HPS I/O pre-driver power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O power supply                                                                                             | -0.50   | 3.90    | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply                                                                      | -0.50   | 3.90    | V    |



| Symbol                     | Description                    | Minimum | Maximum | Unit |
|----------------------------|--------------------------------|---------|---------|------|
| V <sub>CCPLL_HPS</sub>     | HPS PLL analog power supply    | -0.50   | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply     | -0.50   | 3.25    | V    |
| I <sub>OUT</sub>           | DC output current per pin      | -25     | 40      | mA   |
| T <sub>J</sub>             | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>           | Storage temperature (no bias)  | -65     | 150     | °C   |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

1-3



#### 1-4 Recommended Operating Conditions

#### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.8           | 100                                  | %    |
|         |                  | 3.85          | 68                                   | %    |
|         |                  | 3.9           | 45                                   | %    |
|         |                  | 3.95          | 28                                   | %    |
|         |                  | 4             | 15                                   | %    |
|         |                  | 4.05          | 13                                   | %    |
|         |                  | 4.1           | 11                                   | %    |
|         |                  | 4.15          | 9                                    | %    |
| Vi (AC) | AC input voltage | 4.2           | 8                                    | %    |
|         |                  | 4.25          | 7                                    | %    |
|         |                  | 4.3           | 5.4                                  | %    |
|         |                  | 4.35          | 3.2                                  | %    |
|         |                  | 4.4           | 1.9                                  | %    |
|         |                  | 4.45          | 1.1                                  | %    |
|         |                  | 4.5           | 0.6                                  | %    |
|         |                  | 4.55          | 0.4                                  | %    |
|         |                  | 4.6           | 0.2                                  | %    |

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

# **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices.



#### **Recommended Operating Conditions**

#### Table 1-3: Recommended Operating Conditions for Arria V Devices

| This table lists the steady-state voltage va | alues expected from Arria V devic | es. Power supply ramps must | t all be strictly monotonic, without plateaus. |
|----------------------------------------------|-----------------------------------|-----------------------------|------------------------------------------------|
|                                              |                                   |                             |                                                |

| Symbol                                    | Description                                                                   | Condition          | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|-------------------------------------------|-------------------------------------------------------------------------------|--------------------|------------------------|---------|------------------------|------|
| V <sub>CC</sub> Core voltage power supply | -C4, -I5, -C5, -C6                                                            | 1.07               | 1.1                    | 1.13    | V                      |      |
| v CC                                      | Core voltage power supply                                                     | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
| Veen                                      | VPeriphery circuitry, PCIe hard IP block,<br>and transceiver PCS power supply | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| • ССР                                     |                                                                               | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
|                                           | V <sub>CCPGM</sub> Configuration pins power supply                            | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| Variation                                 |                                                                               | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
| CCPGM                                     |                                                                               | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |
|                                           |                                                                               | 1.8 V              | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CC_AUX</sub>                       | Auxiliary supply                                                              | —                  | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCBAT</sub> <sup>(2)</sup>         | Battery back-up power supply                                                  | _                  | 1.2                    | —       | 3.0                    | V    |
|                                           | (For design security volatile key register)                                   |                    |                        |         |                        |      |
|                                           |                                                                               | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD</sub> <sup>(3)</sup>          | I/O pre-driver power supply                                                   | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
|                                           |                                                                               | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |

<sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(2) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up.



<sup>&</sup>lt;sup>(3)</sup> V<sub>CCPD</sub> must be 2.5 V when V<sub>CCIO</sub> is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V. V<sub>CCPD</sub> must be 3.0 V when V<sub>CCIO</sub> is 3.0 V. V<sub>CCPD</sub> must be 3.3 V when V<sub>CCIO</sub> is 3.3 V.

| Symbol                           | Description                                | Condition    | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|----------------------------------|--------------------------------------------|--------------|------------------------|---------|------------------------|------|
|                                  |                                            | 3.3 V        | 3.135                  | 3.3     | 3.465                  | V    |
|                                  |                                            | 3.0 V        | 2.85                   | 3.0     | 3.15                   | V    |
|                                  |                                            | 2.5 V        | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCIO</sub>                | I/O buffers power supply                   | 1.8 V        | 1.71                   | 1.8     | 1.89                   | V    |
| V CCIO                           | i o builers power suppry                   | 1.5 V        | 1.425                  | 1.5     | 1.575                  | V    |
|                                  |                                            | 1.35 V       | 1.283                  | 1.35    | 1.418                  | V    |
|                                  |                                            | 1.25 V       | 1.19                   | 1.25    | 1.31                   | V    |
|                                  |                                            | 1.2 V        | 1.14                   | 1.2     | 1.26                   | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply |              | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply  |              | 2.375                  | 2.5     | 2.625                  | V    |
| VI                               | DC input voltage                           | -            | -0.5                   | _       | 3.6                    | V    |
| V <sub>O</sub>                   | Output voltage                             | _            | 0                      | —       | V <sub>CCIO</sub>      | V    |
| T                                | Operating junction temperature             | Commercial   | 0                      |         | 85                     | °C   |
| TJ                               | Operating junction temperature             | Industrial   | -40                    |         | 100                    | °C   |
| t <sub>RAMP</sub> <sup>(4)</sup> | Power supply ramp time                     | Standard POR | 200 µs                 |         | 100 ms                 |      |
| 'RAMP                            | Power supply ramp time                     | Fast POR     | 200 µs                 |         | 4 ms                   | _    |



<sup>&</sup>lt;sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(4)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.

#### **Transceiver Power Supply Operating Conditions**

#### Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Devices

| Symbol                | Description                                              | Minimum <sup>(5)</sup> | Typical                           | Maximum <sup>(5)</sup> | Unit |
|-----------------------|----------------------------------------------------------|------------------------|-----------------------------------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)               | 2.375                  | 2.500                             | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)              | 2.375 2.300            |                                   | 2.025                  | v    |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)        | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup>           | 1.14/1.18              | V    |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)       | 1.00/1.12              | 1.1/1.13                          | 1.14/1.10              | v    |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)        | 1.17                   | 1.20                              | 1.23                   | V    |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)       | 1.17 1.20              |                                   | 1.23                   | v    |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)     | 1.08/1.12              | 1 1/1 15(6)                       | 1.14/1.18              | V    |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power<br>(right side) | 1.00/1.12              | 1.08/1.12 1.1/1.15 <sup>(6)</sup> |                        | v    |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)     | 1.17                   | 1.20                              | 1.23                   | V    |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power<br>(right side) | 1.17 1.20              |                                   | 1.23                   | v    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)              | 1.425                  | 1.500                             | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)             | 1.423                  | 1.300                             | 1.373                  | v    |

<sup>&</sup>lt;sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

| Symbol                | Description                                                | Minimum <sup>(5)</sup> | Typical          | Maximum <sup>(5)</sup> | Unit |
|-----------------------|------------------------------------------------------------|------------------------|------------------|------------------------|------|
| V <sub>CCL_GXBL</sub> | GX and SX speed grades—clock network power (left side)     | 1.08/1.12              | $1.1/1.15^{(6)}$ | 1.14/1.18              | V    |
| V <sub>CCL_GXBR</sub> | GX and SX speed grades—clock network power<br>(right side) | 1.00/1.12              | 1.1/1.13         | 1.14/1.10              | V    |
| V <sub>CCL_GXBL</sub> | GT and ST speed grades—clock network power (left side)     | 1.17                   | 1.20             | 1.23                   | V    |
| V <sub>CCL_GXBR</sub> | GT and ST speed grades—clock network power<br>(right side) | 1.17                   | 1.20             | 1.23                   | v    |

#### **Related Information**

#### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the power supply connection for different data rates.

#### **HPS Power Supply Operating Conditions**

#### Table 1-5: HPS Power Supply Operating Conditions for Arria V SX and ST Devices

This table lists the steady-state voltage and current values expected from Arria V system-on-a-chip (SoC) devices with ARM<sup>®</sup>-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Refer to Recommended Operating Conditions for Arria V Devices table for the steady-state voltage values expected from the FPGA portion of the Arria V SoC devices.

| Symbol              | Description                                              | Condition          | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|---------------------|----------------------------------------------------------|--------------------|------------------------|---------|------------------------|------|
|                     | HPS core                                                 | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC_HPS</sub> | voltage and<br>periphery<br>circuitry<br>power<br>supply | -I3                | 1.12                   | 1.15    | 1.18                   | V    |

<sup>&</sup>lt;sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

AV-51002 2016.06.20

| 1 | -9 |  |
|---|----|--|
|   | -  |  |

| Symbol                               | Description                                                  | Condition             | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------------------------------------|--------------------------------------------------------------|-----------------------|------------------------|---------|------------------------|------|
|                                      | HPS I/O                                                      | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD_HPS</sub> <sup>(8)</sup> | pre-driver<br>power                                          | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
|                                      | supply                                                       | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
|                                      |                                                              | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
|                                      |                                                              | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
|                                      | HPS I/O                                                      | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCIO_HPS</sub>                | buffers<br>power                                             | 1.8 V                 | 1.71                   | 1.8     | 1.89                   | V    |
|                                      | supply                                                       | 1.5 V                 | 1.425                  | 1.5     | 1.575                  | V    |
|                                      |                                                              | 1.35 V <sup>(9)</sup> | 1.283                  | 1.35    | 1.418                  | V    |
|                                      |                                                              | 1.2 V                 | 1.14                   | 1.2     | 1.26                   | V    |
|                                      | HPS reset                                                    | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
| Υ.                                   | and clock                                                    | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
| V <sub>CCRSTCLK_HPS</sub>            | input pins<br>power                                          | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
|                                      | supply                                                       | 1.8 V                 | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CCPLL_HPS</sub>               | HPS PLL<br>analog<br>voltage<br>regulator<br>power<br>supply | _                     | 2.375                  | 2.5     | 2.625                  | V    |



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(8)</sup> V<sub>CCPD\_HPS</sub> must be 2.5 V when V<sub>CCIO\_HPS</sub> is 2.5, 1.8, 1.5, or 1.2 V. V<sub>CCPD\_HPS</sub> must be 3.0 V when V<sub>CCIO\_HPS</sub> is 3.0 V. V<sub>CCPD\_HPS</sub> must be 3.3 V when V<sub>CCIO\_HPS</sub> is 3.3 V.

<sup>&</sup>lt;sup>(9)</sup>  $V_{CCIO HPS}$  1.35 V is supported for HPS row I/O bank only.

| Symbol                     | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|----------------------------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
| V <sub>CC_AUX_SHARED</sub> | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

Recommended Operating Conditions on page 1-5

Provides the steady-state voltage values for the FPGA portion of the device.

## **DC Characteristics**

#### **Supply Current and Power Consumption**

Altera offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Quartus<sup>®</sup> Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- **PowerPlay Early Power Estimator User Guide** Provides more information about power estimation tools.
- **PowerPlay Power Analysis chapter, Quartus Prime Handbook** Provides more information about power estimation tools.

**Altera Corporation** 



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

#### I/O Pin Leakage Current

#### Table 1-6: I/O Pin Leakage Current for Arria V Devices

| Symbol          | Description        | Condition                      | Min | Тур | Мах | Unit |
|-----------------|--------------------|--------------------------------|-----|-----|-----|------|
| II              | Input pin          | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -30 | —   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -30 |     | 30  | μΑ   |

## **Bus Hold Specifications**

## Table 1-7: Bus Hold Parameters for Arria V Devices

#### The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

|                                             |                   |                                                             |     | V <sub>CCIO</sub> (V) |     |      |     |      |     |      |     |      |     |      |      |
|---------------------------------------------|-------------------|-------------------------------------------------------------|-----|-----------------------|-----|------|-----|------|-----|------|-----|------|-----|------|------|
| Parameter                                   | Symbol            | Condition                                                   | 1   | .2                    | 1   | .5   | 1   | .8   | 2   | .5   | 3   | .0   | 3.  | .3   | Unit |
|                                             |                   |                                                             | Min | Max                   | Min | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max)                  | 8   |                       | 12  | _    | 30  |      | 50  |      | 70  |      | 70  |      | μΑ   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min)                  | -8  |                       | -12 |      | -30 |      | -50 |      | -70 |      | -70 |      | μΑ   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0 \ V < V_{IN} \\ < V_{CCIO} \end{array}$ |     | 125                   | _   | 175  |     | 200  |     | 300  | _   | 500  |     | 500  | μΑ   |
| Bus-hold,<br>high,<br>overdrive<br>current  | I <sub>ODH</sub>  | 0 V <v<sub>IN<br/><v<sub>CCIO</v<sub></v<sub>               | _   | -125                  | _   | -175 | _   | -200 |     | -300 | _   | -500 | _   | -500 | μΑ   |



|                        | Symbol            | bol Condition |     | V <sub>CCIO</sub> (V) |       |       |      |      |     |     |     |     |     |     |      |
|------------------------|-------------------|---------------|-----|-----------------------|-------|-------|------|------|-----|-----|-----|-----|-----|-----|------|
| Parameter              |                   |               | 1.  | .2                    | 1     | .5    | 1.   | .8   | 2   | .5  | 3   | .0  | 3.  | .3  | Unit |
|                        |                   |               | Min | Max                   | Min   | Мах   | Min  | Мах  | Min | Max | Min | Мах | Min | Max |      |
| Bus-hold<br>trip point | V <sub>TRIP</sub> | _             | 0.3 | 0.9                   | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2   | 0.8 | 2   | V    |

### **OCT Calibration Accuracy Specifications**

If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block.

#### Table 1-8: OCT Calibration Accuracy Specifications for Arria V Devices

Calibration accuracy for the calibrated on-chip series termination ( $R_S$  OCT) and on-chip parallel termination ( $R_T$  OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

| Symbol                                                                               | Description                                                                                                                                  | Condition (V)                               | Ca         | libration Accura | су         | Unit |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|------------|------|
| Symbol                                                                               | Description                                                                                                                                  |                                             | –I3, –C4   | –I5, –C5         | -C6        | Onic |
| 25-Ω R <sub>S</sub>                                                                  | Internal series termination with calibration (25- $\Omega$ setting)                                                                          | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15              | ±15        | %    |
| 50-Ω R <sub>S</sub>                                                                  | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15              | ±15        | %    |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                                                  | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCIO</sub> = 1.5, 1.35, 1.25,<br>1.2 | ±15        | ±15              | ±15        | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 80-<br>$\Omega$ R <sub>S</sub>                     | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting)                                        | $V_{CCIO} = 1.2$                            | ±15        | ±15              | ±15        | %    |
| $50-\Omega R_T$                                                                      | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                        | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2      | -10 to +40 | -10 to +40       | -10 to +40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ $R_{T}$ | Internal parallel termination<br>with calibration (20- $\Omega$ , 30- $\Omega$ ,<br>40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25         | -10 to +40 | -10 to +40       | -10 to +40 | %    |



AV-51002 2016.06.20

| Symbol                               | Description                                                                                       | Condition (V)                               | Ca         | Unit       |            |      |
|--------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|------|
| Symbol                               | Description                                                                                       |                                             | –I3, –C4   | –I5, –C5   | -C6        | Onic |
| 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)           | $V_{CCIO} = 1.2$                            | -10 to +40 | -10 to +40 | -10 to +40 | %    |
| $25-\Omega R_{S\_left\_shift}$       | Internal left shift series termination with calibration (25- $\Omega R_{S\_left\_shift}$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15        | ±15        | %    |

## OCT Without Calibration Resistance Tolerance Specifications

## Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices

| Symbol               | Description                                                            | Condition (V)                | Re       | sistanceTolerar | ice | Unit |
|----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|-----|------|
| Symbol               | Description                                                            | Condition (v)                | -I3, -C4 | –I5, –C5        | -C6 | Onit |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2      | ±35      | ±50             | ±50 | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5$             | ±25      | ±40             | ±40 | %    |



$$R_{OCT} = R_{SCAL} \left( 1 + \left( \frac{dR}{dT} \times \Delta T \right) \pm \left( \frac{dR}{dV} \times \Delta V \right) \right)$$

The definitions for the equation are as follows:

- The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>.
- R<sub>SCAL</sub> is the OCT resistance value at power-up.
- $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power up.
- dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

## **OCT Variation after Power-Up Calibration**

## Table 1-10: OCT Variation after Power-Up Calibration for Arria V Devices

This table lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a  $V_{CCIO}$  range of ±5% and a temperature range of 0°C to 85°C.

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|--------------------------------------------------|-----------------------|-------|------|
|        |                                                  | 3.0                   | 0.100 |      |
|        | OCT variation with voltage without recalibration | 2.5                   | 0.100 |      |
|        |                                                  | 1.8                   | 0.100 |      |
| dR/dV  |                                                  | 1.5                   | 0.100 | %/mV |
|        |                                                  | 1.35                  | 0.150 |      |
|        |                                                  | 1.25                  | 0.150 |      |
|        |                                                  | 1.2                   | 0.150 |      |



| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|------------------------------------------------------|-----------------------|-------|------|
|        |                                                      | 3.0                   | 0.189 |      |
|        |                                                      | 2.5                   | 0.208 | -    |
|        | OCT variation with temperature without recalibration | 1.8                   | 0.266 | -    |
| dR/dT  |                                                      | 1.5                   | 0.273 | %/°C |
|        |                                                      | 1.35                  | 0.200 | •    |
|        |                                                      | 1.25                  | 0.200 | -    |
|        |                                                      | 1.2                   | 0.317 |      |

# Pin Capacitance

# Table 1-11: Pin Capacitance for Arria V Devices

| Symbol              | Description                                                  | Maximum | Unit |
|---------------------|--------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>   | Input capacitance on top/bottom I/O pins                     | 6       | pF   |
| C <sub>IOLR</sub>   | Input capacitance on left/right I/O pins                     | 6       | pF   |
| C <sub>OUTFB</sub>  | Input capacitance on dual-purpose clock output/feedback pins | 6       | pF   |
| C <sub>IOVREF</sub> | Input capacitance on V <sub>REF</sub> pins                   | 48      | pF   |

### Hot Socketing

## Table 1-12: Hot Socketing Specifications for Arria V Devices

| Symbol                  | Description            | Maximum | Unit |
|-------------------------|------------------------|---------|------|
| I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300     | μΑ   |
| I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8(10)   | mA   |

<sup>(10)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.



| Symbol                    | Description                                     | Maximum | Unit |
|---------------------------|-------------------------------------------------|---------|------|
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100     | mA   |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin    | 50      | mA   |

#### **Internal Weak Pull-Up Resistor**

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up.

### Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices

| Symbol   | Description                                                                                                                                               | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
|          |                                                                                                                                                           | $V_{CCIO} = 3.3 \pm 5\%$      | 25                    | kΩ   |
|          |                                                                                                                                                           | $V_{CCIO} = 3.0 \pm 5\%$      | 25                    | kΩ   |
|          |                                                                                                                                                           | $V_{CCIO} = 2.5 \pm 5\%$      | 25                    | kΩ   |
| D        | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the programmable pull-up resistor option. | $V_{CCIO} = 1.8 \pm 5\%$      | 25                    | kΩ   |
| $R_{PU}$ |                                                                                                                                                           | $V_{CCIO} = 1.5 \pm 5\%$      | 25                    | kΩ   |
|          |                                                                                                                                                           | $V_{CCIO} = 1.35 \pm 5\%$     | 25                    | kΩ   |
|          |                                                                                                                                                           | $V_{CCIO} = 1.25 \pm 5\%$     | 25                    | kΩ   |
|          |                                                                                                                                                           | $V_{CCIO} = 1.2 \pm 5\%$      | 25                    | kΩ   |

#### **Related Information**

#### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.

# I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices.



<sup>&</sup>lt;sup>(11)</sup> Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

<sup>&</sup>lt;sup>(12)</sup> Valid with  $\pm 10\%$  tolerances to cover changes over PVT.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

#### Single-Ended I/O Standards

#### Table 1-14: Single-Ended I/O Standards for Arria V Devices

| I/O Standard    | V <sub>CCIO</sub> (V) |     |       | V <sub>IL</sub> (V) |                        | V <sub>IH</sub> (V)    |                  | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)      | I <sub>OL</sub> <sup>(13)</sup> | I <sub>OH</sub> <sup>(13)</sup> (mA) |
|-----------------|-----------------------|-----|-------|---------------------|------------------------|------------------------|------------------|------------------------|--------------------------|---------------------------------|--------------------------------------|
| i/O Standard    | Min                   | Тур | Max   | Min                 | Мах                    | Min                    | Мах              | Мах                    | Min                      | (mA)                            | IOH,, (IIIA)                         |
| 3.3-V<br>LVTTL  | 3.135                 | 3.3 | 3.465 | -0.3                | 0.8                    | 1.7                    | 3.6              | 0.45                   | 2.4                      | 4                               | -4                                   |
| 3.3-V<br>LVCMOS | 3.135                 | 3.3 | 3.465 | -0.3                | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 2                               | -2                                   |
| 3.0-V<br>LVTTL  | 2.85                  | 3   | 3.15  | -0.3                | 0.8                    | 1.7                    | 3.6              | 0.4                    | 2.4                      | 2                               | -2                                   |
| 3.0-V<br>LVCMOS | 2.85                  | 3   | 3.15  | -0.3                | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 0.1                             | -0.1                                 |
| 3.0-V PCI       | 2.85                  | 3   | 3.15  | _                   | $0.3 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 3.0-V<br>PCI-X  | 2.85                  | 3   | 3.15  | —                   | $0.35 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 2.5 V           | 2.375                 | 2.5 | 2.625 | -0.3                | 0.7                    | 1.7                    | 3.6              | 0.4                    | 2                        | 1                               | -1                                   |
| 1.8 V           | 1.71                  | 1.8 | 1.89  | -0.3                | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | 0.45                   | V <sub>CCIO</sub> – 0.45 | 2                               | -2                                   |
| 1.5 V           | 1.425                 | 1.5 | 1.575 | -0.3                | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |
| 1.2 V           | 1.14                  | 1.2 | 1.26  | -0.3                | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |



<sup>(13)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

#### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)  |                        | V <sub>TT</sub> (V)     |                       |                         |  |
|-------------------------|-------|-----------------------|-------|------------------------|-----------------------|------------------------|-------------------------|-----------------------|-------------------------|--|
| 1/O Standard            | Min   | Тур                   | Max   | Min                    | Тур                   | Мах                    | Min                     | Тур                   | Max                     |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | V <sub>REF</sub> – 0.04 | V <sub>REF</sub>      | V <sub>REF</sub> + 0.04 |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                   | 0.969                  | V <sub>REF</sub> – 0.04 | V <sub>REF</sub>      | V <sub>REF</sub> + 0.04 |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |  |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                   | 0.9                   | 0.95                   |                         | V <sub>CCIO</sub> /2  | —                       |  |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                   | 0.75                  | 0.9                    |                         | V <sub>CCIO</sub> /2  | _                       |  |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.53 \times V_{CCIO}$ |                         | V <sub>CCIO</sub> /2  | _                       |  |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | —                       |                       | —                       |  |



## Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

| I/O Standard        | V <sub>II</sub> | <sub>L(DC)</sub> (V)     | V <sub>IH(DC)</sub> (V)  |                         | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)      | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-----------------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------|---------------------------------|--------------------------------------|
|                     | Min             | Max                      | Min                      | Мах                     | Max                      | Min                      | Max                     | Min                      | (mA)                            | 10H (1117)                           |
| SSTL-2<br>Class I   | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$        | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608  | 8.1                             | -8.1                                 |
| SSTL-2<br>Class II  | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81  | V <sub>TT</sub> + 0.81   | 16.2                            | -16.2                                |
| SSTL-18<br>Class I  | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$        | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603  | 6.7                             | -6.7                                 |
| SSTL-18<br>Class II | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> – 0.28 | 13.4                            | -13.4                                |
| SSTL-15<br>Class I  | —               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                         | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | 8                               | -8                                   |
| SSTL-15<br>Class II | —               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                         | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | 16                              | -16                                  |
| SSTL-135            |                 | V <sub>REF</sub> - 0.09  | $V_{REF} + 0.09$         |                         | V <sub>REF</sub> – 0.16  | $V_{REF} + 0.16$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    |                                 | _                                    |
| SSTL-125            | —               | V <sub>REF</sub> - 0.85  | $V_{REF} + 0.85$         |                         | V <sub>REF</sub> – 0.15  | $V_{REF} + 0.15$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | _                               | —                                    |
| HSTL-18<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 8                               | -8                                   |
| HSTL-18<br>Class II |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                       | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 16                              | -16                                  |
| HSTL-15<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | —                       | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 8                               | -8                                   |



<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

| I/O Standard        | V <sub>IL(DC)</sub> (V) |                         | V <sub>IH(DC)</sub> (V) |                          | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)     | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-------------------------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------|---------------------------------|--------------------------------------|
| 1/O Stanuaru        | Min                     | Max                     | Min                     | Мах                      | Max                     | Min                     | Мах                    | Min                     | (mA)                            | OH (IIIA)                            |
| HSTL-15<br>Class II | _                       | V <sub>REF</sub> – 0.1  | $V_{REF}$ + 0.1         | _                        | V <sub>REF</sub> – 0.2  | $V_{REF} + 0.2$         | 0.4                    | V <sub>CCIO</sub> – 0.4 | 16                              | -16                                  |
| HSTL-12<br>Class I  | -0.15                   | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 8                               | -8                                   |
| HSTL-12<br>Class II | -0.15                   | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 16                              | -16                                  |
| HSUL-12             |                         | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _                        | V <sub>REF</sub> – 0.22 | $V_{REF} + 0.22$        | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$   | _                               | _                                    |

Differential SSTL I/O Standards

#### Table 1-17: Differential SSTL I/O Standards for Arria V Devices

| I/O Standard           | V <sub>CCIO</sub> (V) |      |       | V <sub>SWING(DC)</sub> (V) |                         | V <sub>X(AC)</sub> (V)          |                      |                              | V <sub>SWING(AC)</sub> (V)                    |                           |
|------------------------|-----------------------|------|-------|----------------------------|-------------------------|---------------------------------|----------------------|------------------------------|-----------------------------------------------|---------------------------|
|                        | Min                   | Тур  | Max   | Min                        | Мах                     | Min                             | Тур                  | Мах                          | Min                                           | Max                       |
| SSTL-2<br>Class I, II  | 2.375                 | 2.5  | 2.625 | 0.3                        | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 –<br>0.2   |                      | V <sub>CCIO</sub> /2 + 0.2   | 0.62                                          | $V_{CCIO} + 0.6$          |
| SSTL-18<br>Class I, II | 1.71                  | 1.8  | 1.89  | 0.25                       | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 –<br>0.175 | _                    | V <sub>CCIO</sub> /2 + 0.175 | 0.5                                           | $V_{CCIO} + 0.6$          |
| SSTL-15<br>Class I, II | 1.425                 | 1.5  | 1.575 | 0.2                        | (15)                    | V <sub>CCIO</sub> /2 –<br>0.15  |                      | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |
| SSTL-135               | 1.283                 | 1.35 | 1.45  | 0.18                       | (15)                    | V <sub>CCIO</sub> /2 –<br>0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |



<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

 $<sup>^{(15)}</sup>$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).

| I/O Standard | V <sub>CCIO</sub> (V) |      |      | V <sub>SWING(DC)</sub> (V) |      | V <sub>X(AC)</sub> (V)         |                      |                                | V <sub>SWING(AC)</sub> (V)                |                           |
|--------------|-----------------------|------|------|----------------------------|------|--------------------------------|----------------------|--------------------------------|-------------------------------------------|---------------------------|
|              | Min                   | Тур  | Max  | Min                        | Мах  | Min                            | Тур                  | Max                            | Min                                       | Max                       |
| SSTL-125     | 1.19                  | 1.25 | 1.31 | 0.18                       | (15) | V <sub>CCIO</sub> /2 –<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 +<br>0.15 | $\frac{2(V_{IH(AC)} - V_{REF})}{V_{REF}}$ | $2(V_{IL(AC)} - V_{REF})$ |

Differential HSTL and HSUL I/O Standards

| Table 1-18: Differential HSTL and HSUL I/C | O Standards for Arria V Devices |
|--------------------------------------------|---------------------------------|
|--------------------------------------------|---------------------------------|

| I/O Standard           |       | V <sub>CCIO</sub> (V) | )     | V <sub>DI</sub> | <sub>F(DC)</sub> (V)    | V <sub>X(AC)</sub> (V)                                                            |                            |                                                                                   | V <sub>CM(DC)</sub> (V)   | V <sub>DIF(AC)</sub> (V)   |                            |      |                          |
|------------------------|-------|-----------------------|-------|-----------------|-------------------------|-----------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------|---------------------------|----------------------------|----------------------------|------|--------------------------|
|                        | Min   | Тур                   | Max   | Min             | Max                     | Min                                                                               | Тур                        | Max                                                                               | Min                       | Тур                        | Max                        | Min  | Max                      |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.2             |                         | 0.78                                                                              | —                          | 1.12                                                                              | 0.78                      | _                          | 1.12                       | 0.4  | _                        |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2             | _                       | 0.68                                                                              | _                          | 0.9                                                                               | 0.68                      | _                          | 0.9                        | 0.4  | _                        |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.16            | V <sub>CCIO</sub> + 0.3 | _                                                                                 | $0.5 \times V_{ m CCIO}$   | _                                                                                 | $0.4 \times V_{ m CCIO}$  | $0.5 \times V_{ m CCIO}$   | $0.6 \times V_{ m CCIO}$   | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | 0.26            | 0.26                    | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} - \\ 0.12 \end{array}$ | 0.5 ×<br>V <sub>CCIO</sub> | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} + \\ 0.12 \end{array}$ | $0.4 \times V_{\rm CCIO}$ | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44                     |



## Differential I/O Standard Specifications

## Table 1-19: Differential I/O Standard Specifications for Arria V Devices

| I/O Standard                       |                                                                                                                                                                                                                                                                                                                                   | V <sub>CCIO</sub> (V) | )     |     | V <sub>ID</sub> (mV) <sup>(16)</sup> | V <sub>ID</sub> (mV) <sup>(16)</sup> |       | V <sub>ICM(DC)</sub> (V)        |       | V <sub>OD</sub> (V) <sup>(17)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(17)(18)</sup> |       |       |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----|--------------------------------------|--------------------------------------|-------|---------------------------------|-------|-------------------------------------|-----|-----|------------------------------------------|-------|-------|
| 1/O Stanuaru                       | Min                                                                                                                                                                                                                                                                                                                               | Тур                   | Max   | Min | Condition                            | Max                                  | Min   | Condition                       | Max   | Min                                 | Тур | Max | Min                                      | Тур   | Max   |
| PCML                               | Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver,<br>and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specifica-<br>tions for Arria V GT and ST Devices tables. |                       |       |     |                                      |                                      |       |                                 |       |                                     |     |     |                                          |       |       |
| 2.5 V                              | 2.375                                                                                                                                                                                                                                                                                                                             | 2.5                   | 2.625 | 100 | V <sub>CM</sub> =                    |                                      | 0.05  | D <sub>MAX</sub> ≤<br>1.25 Gbps | 1.80  | 0.247                               |     | 0.6 | 1.125                                    | 1.25  | 1.375 |
| LVDS <sup>(19)</sup>               | 2.375                                                                                                                                                                                                                                                                                                                             | 2.5                   | 2.023 | 100 | 1.25 V                               |                                      | 1.05  | D <sub>MAX</sub> ><br>1.25 Gbps | 1.55  | 0.217                               |     | 0.0 | 1.125                                    | 1.2.5 | 1.575 |
| RSDS<br>(HIO) <sup>(20)</sup>      | 2.375                                                                                                                                                                                                                                                                                                                             | 2.5                   | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V          |                                      | 0.25  |                                 | 1.45  | 0.1                                 | 0.2 | 0.6 | 0.5                                      | 1.2   | 1.4   |
| Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375                                                                                                                                                                                                                                                                                                                             | 2.5                   | 2.625 | 200 |                                      | 600                                  | 0.300 |                                 | 1.425 | 0.25                                | _   | 0.6 | 1                                        | 1.2   | 1.4   |
| LVPECL <sup>(22)</sup>             |                                                                                                                                                                                                                                                                                                                                   |                       |       | 300 |                                      |                                      | 0.60  | D <sub>MAX</sub> ≤<br>700 Mbps  | 1.80  |                                     |     |     |                                          |       |       |
| LVIECL                             |                                                                                                                                                                                                                                                                                                                                   |                       |       |     | 1.00                                 | D <sub>MAX</sub> ><br>700 Mbps       | 1.60  |                                 |       |                                     |     |     |                                          |       |       |

### Differential inputs are powered by $V_{CCPD}$ which requires 2.5 V.

 $^{(16)}\,$  The minimum  $V_{ID}$  value is applicable over the entire common mode range,  $V_{CM}.$ 

<sup>(17)</sup>  $R_L$  range:  $90 \le R_L \le 110 \Omega$ .

- <sup>(18)</sup> This applies to default pre-emphasis setting only.
- <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps.
- <sup>(20)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(21)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V.
- (22) For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.





#### **Related Information**

- **Transceiver Specifications for Arria V GX and SX Devices** on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin.
- **Transceiver Specifications for Arria V GT and ST Devices** on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# **Switching Characteristics**

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

#### Transceiver Specifications for Arria V GX and SX Devices

#### Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description                        | Condition –                                              | Trans                                                                                                | ceiver Speed Gr | ade 4 | Transc | eiver Speed G | Unit |      |  |
|-------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|-------|--------|---------------|------|------|--|
| Symbol/Description                        | Condition                                                | Min                                                                                                  | Тур             | Max   | Min    | Тур           | Max  | Onic |  |
| Supported I/O standards                   | 1.2 V PCM                                                | 1.2 V PCML, 1.4 V PCML, 1.5 V PCML, 2.5 V PCML, Differential LVPECL <sup>(23)</sup> , HCSL, and LVDS |                 |       |        |               |      |      |  |
| Input frequency from<br>REFCLK input pins |                                                          | 27                                                                                                   | _               | 710   | 27     | _             | 710  | MHz  |  |
| Rise time                                 | Measure at ±60 mV of differential signal <sup>(24)</sup> | —                                                                                                    |                 | 400   |        | _             | 400  | ps   |  |
| Fall time                                 | Measure at ±60 mV of differential signal <sup>(24)</sup> | —                                                                                                    | _               | 400   |        | —             | 400  | ps   |  |
| Duty cycle                                | _                                                        | 45                                                                                                   | _               | 55    | 45     | _             | 55   | %    |  |

<sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
 <sup>(24)</sup> REFCLK performance requires to meet transmitter REFCLK phase noise specification.



| Symbol/Description                               | Condition                                            | Trans | ceiver Speed Gr          | ade 4                         | Transc | eiver Speed G            | irade 6                       | Unit   |
|--------------------------------------------------|------------------------------------------------------|-------|--------------------------|-------------------------------|--------|--------------------------|-------------------------------|--------|
| Symbol/Description                               | Condition                                            | Min   | Тур                      | Max                           | Min    | Тур                      | Max                           | Onit   |
| Peak-to-peak differential input voltage          | _                                                    | 200   | —                        | 300 <sup>(25)</sup> /<br>2000 | 200    | _                        | 300 <sup>(25)</sup> /<br>2000 | mV     |
| Spread-spectrum<br>modulating clock<br>frequency | PCI Express <sup>®</sup> (PCIe)                      | 30    |                          | 33                            | 30     |                          | 33                            | kHz    |
| Spread-spectrum<br>downspread                    | PCIe                                                 |       | 0 to -0.5%               |                               |        | 0 to -0.5%               | —                             |        |
| On-chip termination resistors                    | _                                                    |       | 100                      |                               |        | 100                      | _                             | Ω      |
| V <sub>ICM</sub> (AC coupled)                    | _                                                    | _     | 1.1/1.15 <sup>(26)</sup> | _                             | _      | 1.1/1.15 <sup>(26)</sup> | —                             | V      |
| V <sub>ICM</sub> (DC coupled)                    | HCSL I/O standard for<br>the PCIe reference<br>clock | 250   | _                        | 550                           | 250    | _                        | 550                           | mV     |
|                                                  | 10 Hz                                                | —     | —                        | -50                           | _      | —                        | -50                           | dBc/Hz |
|                                                  | 100 Hz                                               |       |                          | -80                           |        | _                        | -80                           | dBc/Hz |
| Transmitter REFCLK phase                         | 1 KHz                                                | —     | —                        | -110                          | _      | —                        | -110                          | dBc/Hz |
| noise <sup>(27)</sup>                            | 10 KHz                                               |       |                          | -120                          | _      | _                        | -120                          | dBc/Hz |
|                                                  | 100 KHz                                              | —     | _                        | -120                          | _      | —                        | -120                          | dBc/Hz |
|                                                  | ≥1 MHz                                               | _     | _                        | -130                          | _      | —                        | -130                          | dBc/Hz |
| R <sub>REF</sub>                                 |                                                      | —     | 2000 ±1%                 | —                             | —      | 2000 ±1%                 | —                             | Ω      |



<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

<sup>&</sup>lt;sup>(26)</sup> For data rate  $\leq$  3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

<sup>&</sup>lt;sup>(27)</sup> The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER) 10<sup>-12</sup>.

## Table 1-21: Transceiver Clocks Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                | Condition            | Transceiver Speed Grade 4 |     |     | Transceiver Speed Grade 6 |     |     | Unit |
|-----------------------------------------------------------------------------------|----------------------|---------------------------|-----|-----|---------------------------|-----|-----|------|
| Symbol/Description                                                                | Condition            | Min                       | Тур | Max | Min                       | Тур | Max | Ont  |
| fixedclk clock frequency                                                          | PCIe Receiver Detect | _                         | 125 | _   | _                         | 125 | _   | MHz  |
| Transceiver Reconfigura-<br>tion Controller IP (mgmt_<br>clk_clk) clock frequency | _                    | 75                        | _   | 125 | 75                        | _   | 125 | MHz  |

# Table 1-22: Receiver Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                                              | Condition | Transc                                   | eiver Speed G | irade 4 | Transceiver Speed Grade 6 |     |      | Unit |  |  |
|-----------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------|---------------|---------|---------------------------|-----|------|------|--|--|
| Symbol/Description                                                                                              | Condition | Min                                      | Тур           | Max     | Min                       | Тур | Max  | Onic |  |  |
| Supported I/O standards                                                                                         |           | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS |               |         |                           |     |      |      |  |  |
| Data rate <sup>(28)</sup>                                                                                       |           | 611                                      | _             | 6553.6  | 611                       | _   | 3125 | Mbps |  |  |
| Absolute $V_{MAX}$ for a receiver pin <sup>(29)</sup>                                                           | _         |                                          |               | 1.2     | —                         |     | 1.2  | V    |  |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _         | -0.4                                     | _             | —       | -0.4                      | _   | _    | V    |  |  |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _         |                                          | _             | 1.6     | _                         |     | 1.6  | V    |  |  |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after device<br>configuration  | _         | —                                        | _             | 2.2     | —                         |     | 2.2  | V    |  |  |



 <sup>&</sup>lt;sup>(28)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.
 <sup>(29)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

| Symbol/Deceription                                                                       | Condition                 | Transo                                        | eiver Speed G            | irade 4 | Transo | eiver Speed G            | irade 6 | Unit |
|------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------|--------------------------|---------|--------|--------------------------|---------|------|
| Symbol/Description                                                                       | Condition                 | Min                                           | Тур                      | Max     | Min    | Тур                      | Max     | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                         | 100                                           | _                        | _       | 100    | -                        | _       | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                         | _                                             | 650 <sup>(31)</sup> /800 | —       | _      | 650 <sup>(31)</sup> /800 | —       | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | ≤ 3.2Gbps <sup>(32)</sup> | 670                                           | 700                      | 730     | 670    | 700                      | 730     | mV   |
|                                                                                          | 85- $\Omega$ setting      |                                               | 85                       | —       |        | 85                       |         | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting     |                                               | 100                      | _       |        | 100                      | —       | Ω    |
| termination resistors                                                                    | 120-Ω setting             | _                                             | 120                      | —       | _      | 120                      | —       | Ω    |
|                                                                                          | 150-Ω setting             |                                               | 150                      | _       |        | 150                      |         | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                           |                                               | _                        | 10      |        | _                        | 10      | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                         | 4                                             | _                        | —       | 4      | —                        | _       | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  |                           | 4                                             | _                        | —       | 4      | _                        |         | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                           | 15                                            | _                        | _       | 15     | _                        |         | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             |                           | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |                          |         |        |                          |         | ppm  |

<sup>&</sup>lt;sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

- $^{\rm (31)}\,$  The AC coupled  $V_{\rm ICM}$  is 650 mV for PCIe mode only.
- <sup>(32)</sup> For standard protocol compliance, use AC coupling.
- $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- $^{(36)}$  t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- $^{(37)}$  The rate match FIFO supports only up to ±300 parts per million (ppm).



AV-51002 2016.06.20

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4 |                                                               |                                | Transceiver Speed Grade 6  |                           |                       | Unit |  |
|-----------------------------------------------|------------------------------------------------------------------|---------------------------|---------------------------------------------------------------|--------------------------------|----------------------------|---------------------------|-----------------------|------|--|
| Symbol/Description                            |                                                                  |                           |                                                               | Max                            | Min                        | Тур                       | Max                   | onit |  |
| Run length                                    | _                                                                |                           | _                                                             | 200                            |                            |                           | 200                   | UI   |  |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response      | TLE Respons<br>l DC Gain for<br>at Data Rate<br>ain for Arria | : Arria V GX,<br>s ≤ 3.25 Gbps | GT, SX, and<br>across Supp | ST Devices a orted AC Gai | ind CTLE<br>in and DC | dB   |  |

# Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transc | eiver Speed C | Grade 4  | Transc | eiver Speed C | Grade 6 | Unit |  |
|--------------------------------------------------------------------|----------------------------------------------------------|--------|---------------|----------|--------|---------------|---------|------|--|
| Symbol/Description                                                 | Condition                                                | Min    | Тур           | Max      | Min    | Тур           | Max     | Onit |  |
| Supported I/O standards                                            |                                                          |        |               | 1.5 V PC | ML     |               |         |      |  |
| Data rate                                                          | —                                                        | 611    |               | 6553.6   | 611    |               | 3125    | Mbps |  |
| V <sub>OCM</sub> (AC coupled)                                      | _                                                        | _      | 650           |          |        | 650           | _       | mV   |  |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq 3.2 Gbps^{(32)}$                                   | 670    | 700           | 730      | 670    | 700           | 730     | mV   |  |
|                                                                    | 85- $\Omega$ setting                                     | _      | 85            |          |        | 85            | —       | Ω    |  |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —      | 100           |          |        | 100           | _       | Ω    |  |
| termination resistors                                              | 120- $\Omega$ setting                                    | _      | 120           |          |        | 120           | _       | Ω    |  |
|                                                                    | 150-Ω setting                                            | _      | 150           |          |        | 150           | _       | Ω    |  |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps | _      |               | 15       |        |               | 15      | ps   |  |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       |        |               | 180      |        |               | 180     | ps   |  |



<sup>&</sup>lt;sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.

| Symbol/Description                                                                 | Condition -        | Transceiver Speed Grade 4 |     |     | Transc | Unit |     |      |
|------------------------------------------------------------------------------------|--------------------|---------------------------|-----|-----|--------|------|-----|------|
|                                                                                    |                    | Min                       | Тур | Max | Min    | Тур  | Max | Onic |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew <sup>(39)</sup> | ×N PMA bonded mode | _                         | _   | 500 | _      | _    | 500 | ps   |

## Table 1-24: CMU PLL Specifications for Arria V GX and SX Devices

| Symbol/Description        | Transceiver S | peed Grade 4 | Transceiver S | peed Grade 6 | Unit |
|---------------------------|---------------|--------------|---------------|--------------|------|
| Symbol/Description        | Min           | Мах          | Min           | Мах          | Onic |
| Supported data range      | 611           | 6553.6       | 611           | 3125         | Mbps |
| fPLL supported data range | 611           | 3125         | 611           | 3125         | Mbps |

#### Table 1-25: Transceiver-FPGA Fabric Interface Specifications for Arria V GX and SX Devices

| Symbol/Description                  | Transceiver Spee | ed Grade 4 and 6 | Unit |  |
|-------------------------------------|------------------|------------------|------|--|
| Symbol/Description                  | Min              | Мах              | Unit |  |
| Interface speed (single-width mode) | 25               | 187.5            | MHz  |  |
| Interface speed (double-width mode) | 25               | 163.84           | MHz  |  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36
- Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines Provides more information about the power supply connection for different data rates.



<sup>&</sup>lt;sup>(39)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.

### **Transceiver Specifications for Arria V GT and ST Devices**

#### Table 1-26: Reference Clock Specifications for Arria V GT and ST Devices

| Symbol/Description                         | Condition                                                | Condition       |                 |                               | Unit             |
|--------------------------------------------|----------------------------------------------------------|-----------------|-----------------|-------------------------------|------------------|
| Symbol/Description                         | Condition                                                | Min             | Тур             | Мах                           |                  |
| Supported I/O standards                    | 1.2 V PCML, 1.4 VPCML,                                   | 1.5 V PCML, 2.5 | V PCML, Differe | ential LVPECL <sup>(40)</sup> | , HCSL, and LVDS |
| Input frequency from REFCLK input pins     | _                                                        | 27              |                 | 710                           | MHz              |
| Rise time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                 | 400                           | ps               |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> | _               | _               | 400                           | ps               |
| Duty cycle                                 | _                                                        | 45              |                 | 55                            | %                |
| Peak-to-peak differential input<br>voltage | _                                                        | 200             |                 | 300 <sup>(42)</sup> /2000     | mV               |
| Spread-spectrum modulating clock frequency | PCI Express (PCIe)                                       | 30              |                 | 33                            | kHz              |
| Spread-spectrum downspread                 | PCIe                                                     |                 | 0 to -0.5%      |                               | —                |
| On-chip termination resistors              | _                                                        | _               | 100             | —                             | Ω                |
| V <sub>ICM</sub> (AC coupled)              | _                                                        | _               | 1.2             | —                             | V                |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for the PCIe<br>reference clock        | 250             | _               | 550                           | mV               |



<sup>&</sup>lt;sup>(40)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (41)

<sup>&</sup>lt;sup>(42)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Symbol/Description                             | Condition | Transceiver Speed Grade 3 |          |      | Unit   |
|------------------------------------------------|-----------|---------------------------|----------|------|--------|
| Symbol/Description                             |           | Min                       | Тур      | Max  | Onit   |
|                                                | 10 Hz     | —                         | —        | -50  | dBc/Hz |
|                                                | 100 Hz    |                           |          | -80  | dBc/Hz |
| Transmitter REFCLK phase noise <sup>(43)</sup> | 1 KHz     |                           |          | -110 | dBc/Hz |
| Tansinitter REFCLA phase noise                 | 10 KHz    |                           |          | -120 | dBc/Hz |
|                                                | 100 KHz   |                           |          | -120 | dBc/Hz |
|                                                | ≥1 MHz    |                           |          | -130 | dBc/Hz |
| R <sub>REF</sub>                               | _         |                           | 2000 ±1% | —    | Ω      |

# Table 1-27: Transceiver Clocks Specifications for Arria V GT and ST Devices

| Symbol/Description                                                             | Symbol/Description Condition |     | sceiver Speed Gra | Unit |     |
|--------------------------------------------------------------------------------|------------------------------|-----|-------------------|------|-----|
| Symbol/Description                                                             | Condition                    | Min | Тур               | Max  | Ont |
| fixedclk clock frequency                                                       | PCIe Receiver Detect         |     | 125               |      | MHz |
| Transceiver Reconfiguration<br>Controller IP (mgmt_clk_clk) clock<br>frequency | _                            | 75  | _                 | 125  | MHz |

# Table 1-28: Receiver Specifications for Arria V GT and ST Devices

| Symbol/Description                              | Condition                                | Т     | Unit |         |      |
|-------------------------------------------------|------------------------------------------|-------|------|---------|------|
| Symbol/Description                              | Condition                                | Min   | Тур  | Max     | Ont  |
| Supported I/O Standards                         | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS |       |      |         |      |
| Data rate (6-Gbps transceiver) <sup>(44)</sup>  | _                                        | 611   |      | 6553.6  | Mbps |
| Data rate (10-Gbps transceiver) <sup>(44)</sup> | _                                        | 0.611 |      | 10.3125 | Gbps |

<sup>&</sup>lt;sup>(43)</sup> The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma.

<sup>(44)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.



| Symbol/Description                                                                              | Condition                      | Transceiver Speed Grade 3 |                          |     | Unit |
|-------------------------------------------------------------------------------------------------|--------------------------------|---------------------------|--------------------------|-----|------|
| Symbol/Description                                                                              | Condition                      | Min                       | Тур                      | Мах | Onit |
| Absolute $V_{\rm MAX}$ for a receiver $pin^{(45)}$                                              | —                              | —                         | —                        | 1.2 | V    |
| Absolute $V_{MIN}$ for a receiver pin                                                           | _                              | -0.4                      |                          |     | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                              | _                         | _                        | 1.6 | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  |                                | _                         | _                        | 2.2 | V    |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | _                              | 100                       |                          |     | mV   |
| V <sub>ICM</sub> (AC coupled)                                                                   | _                              | —                         | 750 <sup>(47)</sup> /800 |     | mV   |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq$ 3.2Gbps <sup>(48)</sup> | 670                       | 700                      | 730 | mV   |
|                                                                                                 | 85- $\Omega$ setting           |                           | 85                       |     | Ω    |
| Differential on-chip termination                                                                | 100- $\Omega$ setting          |                           | 100                      |     | Ω    |
| resistors                                                                                       | 120-Ω setting                  |                           | Ω                        |     |      |
|                                                                                                 | 150-Ω setting                  |                           | Ω                        |     |      |
| t <sub>LTR</sub> <sup>(49)</sup>                                                                | _                              | _                         |                          | 10  | μs   |
| t <sub>LTD</sub> <sup>(50)</sup>                                                                | _                              | 4                         |                          |     | μs   |
| t <sub>LTD_manual</sub> <sup>(51)</sup>                                                         | _                              | 4                         |                          |     | μs   |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled V<sub>ICM</sub> is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $<sup>^{(50)}</sup>$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

| Symbol/Description                          | vmbol/Description Condition Transceiver Speed Grade 3         |                                                                                                                                                                                                                                                                  |     |     | Unit |
|---------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|
| Symbol/Description                          | Condition                                                     | Min                                                                                                                                                                                                                                                              | Тур | Max | Ont  |
| t <sub>LTR_LTD_manual</sub> <sup>(52)</sup> | —                                                             | 15                                                                                                                                                                                                                                                               | —   | —   | μs   |
| Programmable ppm detector <sup>(53)</sup>   | _                                                             | ±62.5, 100, 125, 200, 250, 300, 500, and 1000                                                                                                                                                                                                                    |     |     | ppm  |
| Run length                                  | —                                                             | _                                                                                                                                                                                                                                                                | _   | 200 | UI   |
| Programmable equalization AC and DC gain    | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC Ga<br>and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response<br>Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria<br>GX, GT, SX, and ST Devices diagrams. |     |     |      |

#### Table 1-29: Transmitter Specifications for Arria V GT and ST Devices

| Symbol/Description              | Condition                       | Transceiver Speed Grade 3 |           |         | Unit |
|---------------------------------|---------------------------------|---------------------------|-----------|---------|------|
| Symbol/Description              | Condition                       | Min                       | Тур       | Max     | Ont  |
| Supported I/O standards         |                                 | 1                         | .5 V PCML |         |      |
| Data rate (6-Gbps transceiver)  | _                               | 611                       |           | 6553.6  | Mbps |
| Data rate (10-Gbps transceiver) | —                               | 0.611                     |           | 10.3125 | Gbps |
| V <sub>OCM</sub> (AC coupled)   | —                               |                           | 650       |         | mV   |
| V <sub>OCM</sub> (DC coupled)   | $\leq$ 3.2 Gbps <sup>(48)</sup> | 670                       | 700       | 730     | mV   |

<sup>(53)</sup> The rate match FIFO supports only up to  $\pm 300$  ppm.

<sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



 $<sup>^{(51)}</sup>$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>&</sup>lt;sup>(52)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| Symbol/Description                                                          | Condition                                                   | Tran | sceiver Speed Gra | Unit |     |
|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|-------------------|------|-----|
| Symbol/Description                                                          |                                                             |      | Тур               | Мах  | Ont |
|                                                                             | 85- $\Omega$ setting                                        | _    | 85                | —    | Ω   |
| Differential on-chip termination                                            | 100-Ω setting                                               |      | 100               | _    | Ω   |
| resistors                                                                   | 120-Ω setting                                               | —    | 120               | _    | Ω   |
|                                                                             | 150-Ω setting                                               |      | 150               | _    | Ω   |
| Intra-differential pair skew                                                | TX $V_{CM}$ = 0.65 V (AC coupled)<br>and slew rate of 15 ps |      |                   | 15   | ps  |
| Intra-transceiver block transmitter channel-to-channel skew                 | ×6 PMA bonded mode                                          |      |                   | 180  | ps  |
| Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | × <i>N</i> PMA bonded mode                                  |      |                   | 500  | ps  |

## Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices

| Symbol/Description        | Transceiver S | peed Grade 3 | Unit |
|---------------------------|---------------|--------------|------|
| Symbol/Description        | Min           | Мах          | Unit |
| Supported data range      | 0.611         | 10.3125      | Gbps |
| fPLL supported data range | 611           | 3125         | Mbps |

<sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.



### Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |  |
|-------------------------------------|---------------|---------------------------------------------|------|--|
| Symbol/Description                  | Min           | Max                                         | Onit |  |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36



<sup>&</sup>lt;sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>&</sup>lt;sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

### CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain

Figure 1-2: Continuous Time-Linear Equalizer (CTLE) Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices



Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



### CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain





**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



### Typical TX V<sub>OD</sub> Setting for Arria V Transceiver Channels with termination of 100 $\Omega$

| Symbol                                               | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|                                                      | 6 <sup>(59)</sup>                       | 120                        | 34                                      | 680                        |
|                                                      | 7 <sup>(59)</sup>                       | 140                        | 35                                      | 700                        |
|                                                      | 8 <sup>(59)</sup>                       | 160                        | 36                                      | 720                        |
|                                                      | 9                                       | 180                        | 37                                      | 740                        |
|                                                      | 10                                      | 200                        | 38                                      | 760                        |
| V <sub>OD</sub> differential peak-to-peak<br>typical | 11                                      | 220                        | 39                                      | 780                        |
|                                                      | 12                                      | 240                        | 40                                      | 800                        |
|                                                      | 13                                      | 260                        | 41                                      | 820                        |
|                                                      | 14                                      | 280                        | 42                                      | 840                        |
|                                                      | 15                                      | 300                        | 43                                      | 860                        |
|                                                      | 16                                      | 320                        | 44                                      | 880                        |
|                                                      | 17                                      | 340                        | 45                                      | 900                        |
|                                                      | 18                                      | 360                        | 46                                      | 920                        |
|                                                      | 19                                      | 380                        | 47                                      | 940                        |
|                                                      | 20                                      | 400                        | 48                                      | 960                        |
|                                                      | 21                                      | 420                        | 49                                      | 980                        |
|                                                      | 22                                      | 440                        | 50                                      | 1000                       |
|                                                      | 23                                      | 460                        | 51                                      | 1020                       |
|                                                      | 24                                      | 480                        | 52                                      | 1040                       |

<sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.



| Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|        | 25                                      | 500                        | 53                                      | 1060                       |
|        | 26                                      | 520                        | 54                                      | 1080                       |
|        | 27                                      | 540                        | 55                                      | 1100                       |
|        | 28                                      | 560                        | 56                                      | 1120                       |
|        | 29                                      | 580                        | 57                                      | 1140                       |
|        | 30                                      | 600                        | 58                                      | 1160                       |
|        | 31                                      | 620                        | 59                                      | 1180                       |
|        | 32                                      | 640                        | 60                                      | 1200                       |
|        | 33                                      | 660                        |                                         |                            |

### **Transmitter Pre-Emphasis Levels**

The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions:

- Low-frequency data pattern—five 1s and five 0s
- Data rate—2.5 Gbps

The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate.

Arria V devices only support 1st post tap pre-emphasis with the following conditions:

- The 1st post tap pre-emphasis settings must satisfy  $|B| + |C| \le 60$  where  $|B| = V_{OD}$  setting with termination value,  $R_{TERM} = 100 \Omega$  and |C| = 1st post tap pre-emphasis setting.
- |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps.
- $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where  $V_{MAX} = |B| + |C|$  and  $V_{MIN} = |B| |C|$ .

Exception for PCIe Gen2 design:  $V_{OD}$  setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores.



<sup>&</sup>lt;sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

<sup>&</sup>lt;sup>(59)</sup> Only valid for data rates  $\leq$  5 Gbps.

For example, when  $V_{OD}$  = 800 mV, the corresponding  $V_{OD}$  value setting is 40. The following conditions show that the 1st post tap pre-emphasis setting = 2 is valid:

- $|B| + |C| \le 60 \Rightarrow 40 + 2 = 42$ ٠
- $|B| |C| > 5 \rightarrow 40 2 = 38$
- $(V_{MAX}/V_{MIN} 1)\% < 600\% \Rightarrow (42/38 1)\% = 10.52\%$

To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Arria V HSSI HSPICE models.

### Table 1-33: Transmitter Pre-Emphasis Levels for Arria V Devices

| Quartus Prime 1st                 |             | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |              |      |
|-----------------------------------|-------------|---------------------------------------|-------------|-------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV)                           | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 0                                 | 0           | 0                                     | 0           | 0           | 0           | 0           | 0            | dB   |
| 1                                 | 1.97        | 0.88                                  | 0.43        | 0.32        | 0.24        | 0.19        | 0.13         | dB   |
| 2                                 | 3.58        | 1.67                                  | 0.95        | 0.76        | 0.61        | 0.5         | 0.41         | dB   |
| 3                                 | 5.35        | 2.48                                  | 1.49        | 1.2         | 1           | 0.83        | 0.69         | dB   |
| 4                                 | 7.27        | 3.31                                  | 2           | 1.63        | 1.36        | 1.14        | 0.96         | dB   |
| 5                                 | _           | 4.19                                  | 2.55        | 2.1         | 1.76        | 1.49        | 1.26         | dB   |
| 6                                 | _           | 5.08                                  | 3.11        | 2.56        | 2.17        | 1.83        | 1.56         | dB   |
| 7                                 | _           | 5.99                                  | 3.71        | 3.06        | 2.58        | 2.18        | 1.87         | dB   |
| 8                                 | _           | 6.92                                  | 4.22        | 3.47        | 2.93        | 2.48        | 2.11         | dB   |
| 9                                 | _           | 7.92                                  | 4.86        | 4           | 3.38        | 2.87        | 2.46         | dB   |
| 10                                | _           | 9.04                                  | 5.46        | 4.51        | 3.79        | 3.23        | 2.77         | dB   |
| 11                                | _           | 10.2                                  | 6.09        | 5.01        | 4.23        | 3.61        | —            | dB   |
| 12                                | _           | 11.56                                 | 6.74        | 5.51        | 4.68        | 3.97        | _            | dB   |
| 13                                | —           | 12.9                                  | 7.44        | 6.1         | 5.12        | 4.36        | _            | dB   |
| 14                                | _           | 14.44                                 | 8.12        | 6.64        | 5.57        | 4.76        | —            | dB   |
| 15                                | —           | —                                     | 8.87        | 7.21        | 6.06        | 5.14        | _            | dB   |

Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



#### 1-40 Transceiver Compliance Specification

| Quartus Prime 1st                 |             |             | Quar        | tus Prime V <sub>OD</sub> Se | etting      |             |              |      |
|-----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV)                  | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 16                                | _           | _           | 9.56        | 7.73                         | 6.49        | _           | _            | dB   |
| 17                                | _           | _           | 10.43       | 8.39                         | 7.02        |             | —            | dB   |
| 18                                | _           |             | 11.23       | 9.03                         | 7.52        |             | _            | dB   |
| 19                                | _           | _           | 12.18       | 9.7                          | 8.02        | _           | _            | dB   |
| 20                                | _           |             | 13.17       | 10.34                        | 8.59        |             | _            | dB   |
| 21                                | _           | _           | 14.2        | 11.1                         | _           | _           | _            | dB   |
| 22                                | _           |             | 15.38       | 11.87                        |             |             | _            | dB   |
| 23                                | _           |             |             | 12.67                        | _           |             | _            | dB   |
| 24                                | _           | _           | _           | 13.48                        | _           |             | _            | dB   |
| 25                                | _           | _           | _           | 14.37                        | _           | _           | _            | dB   |
| 26                                | _           |             |             |                              | _           |             | _            | dB   |
| 27                                | _           | _           | _           | _                            | _           | _           | _            | dB   |
| 28                                | _           |             |             |                              |             |             | _            | dB   |
| 29                                | _           | _           | _           | _                            | _           | _           | _            | dB   |
| 30                                | _           | _           | _           |                              | _           |             | _            | dB   |
| 31                                | _           |             |             |                              |             |             | —            | dB   |

#### **Related Information**

**SPICE Models for Altera Devices** 

Provides the Arria V HSSI HSPICE models.

#### **Transceiver Compliance Specification**

The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative.



### Table 1-34: Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices

| Protocol                           | Sub-protocol | Data Rate (Mbps) |
|------------------------------------|--------------|------------------|
|                                    | PCIe Gen1    | 2,500            |
| PCIe                               | PCIe Gen2    | 5,000            |
|                                    | PCIe Cable   | 2,500            |
| XAUI                               | XAUI 2135    | 3,125            |
|                                    | SRIO 1250 SR | 1,250            |
|                                    | SRIO 1250 LR | 1,250            |
|                                    | SRIO 2500 SR | 2,500            |
|                                    | SRIO 2500 LR | 2,500            |
|                                    | SRIO 3125 SR | 3,125            |
| Serial RapidIO <sup>®</sup> (SRIO) | SRIO 3125 LR | 3,125            |
|                                    | SRIO 5000 SR | 5,000            |
|                                    | SRIO 5000 MR | 5,000            |
| -                                  | SRIO 5000 LR | 5,000            |
|                                    | SRIO_6250_SR | 6,250            |
|                                    | SRIO_6250_MR | 6,250            |
|                                    | SRIO_6250_LR | 6,250            |



| Protocol                             | Sub-protocol                  | Data Rate (Mbps) |
|--------------------------------------|-------------------------------|------------------|
|                                      | CPRI E6LV                     | 614.4            |
|                                      | CPRI E6HV                     | 614.4            |
|                                      | CPRI E6LVII                   | 614.4            |
|                                      | CPRI E12LV                    | 1,228.8          |
|                                      | CPRI E12HV                    | 1,228.8          |
|                                      | CPRI E12LVII                  | 1,228.8          |
| Common Public Radio Interface (CPRI) | CPRI E24LV                    | 2,457.6          |
|                                      | CPRI E24LVII                  | 2,457.6          |
|                                      | CPRI E30LV                    | 3,072            |
|                                      | CPRI E30LVII                  | 3,072            |
|                                      | CPRI E48LVII                  | 4,915.2          |
|                                      | CPRI E60LVII                  | 6,144            |
|                                      | CPRI E96LVIII <sup>(60)</sup> | 9,830.4          |
| Gbps Ethernet (GbE)                  | GbE 1250                      | 1,250            |
|                                      | OBSAI 768                     | 768              |
| OPSAL                                | OBSAI 1536                    | 1,536            |
| OBSAI                                | OBSAI 3072                    | 3,072            |
|                                      | OBSAI 6144                    | 6,144            |
|                                      | SDI 270 SD                    | 270              |
| Serial digital interface (SDI)       | SDI 1485 HD                   | 1,485            |
|                                      | SDI 2970 3G                   | 2,970            |



<sup>&</sup>lt;sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.

| Protocol                                       | Sub-protocol | Data Rate (Mbps) |
|------------------------------------------------|--------------|------------------|
|                                                | SONET 155    | 155.52           |
| SONET                                          | SONET 622    | 622.08           |
|                                                | SONET 2488   | 2,488.32         |
|                                                | GPON 155     | 155.52           |
| Gigabit-capable passive optical network (GPON) | GPON 622     | 622.08           |
| Organit-capable passive optical network (OFON) | GPON 1244    | 1,244.16         |
|                                                | GPON 2488    | 2,488.32         |
| QSGMII                                         | QSGMII 5000  | 5,000            |

# **Core Performance Specifications**

## **Clock Tree Specifications**

### Table 1-35: Clock Tree Specifications for Arria V Devices

| Parameter                       |          | Performance |     | Unit |
|---------------------------------|----------|-------------|-----|------|
| Farameter                       | –I3, –C4 | –I5, –C5    | -C6 | Unit |
| Global clock and Regional clock | 625      | 625         | 525 | MHz  |
| Peripheral clock                | 450      | 400         | 350 | MHz  |



### **PLL Specifications**

### Table 1-36: PLL Specifications for Arria V Devices

This table lists the Arria V PLL block specifications. Arria V PLL block does not include HPS PLL.

| Symbol                           | Parameter                                                           | Condition      | Min | Тур | Max                 | Unit |
|----------------------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                                  |                                                                     | -3 speed grade | 5   |     | 800 <sup>(61)</sup> | MHz  |
| f                                | Input clock frequency                                               | -4 speed grade | 5   |     | 800(61)             | MHz  |
| $f_{IN}$                         | input clock nequency                                                | -5 speed grade | 5   |     | 750 <sup>(61)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | 5   |     | 625 <sup>(61)</sup> | MHz  |
| f <sub>INPFD</sub>               | Integer input clock frequency to the phase frequency detector (PFD) | _              | 5   | _   | 325                 | MHz  |
| f <sub>finpfd</sub>              | Fractional input clock frequency to the PFD                         | _              | 50  |     | 160                 | MHz  |
|                                  |                                                                     | -3 speed grade | 600 |     | 1600                | MHz  |
| f <sub>VCO</sub> <sup>(62)</sup> | PLL voltage-controlled oscillator                                   | -4 speed grade | 600 |     | 1600                | MHz  |
| IVCO                             | (VCO) operating range                                               | -5 speed grade | 600 |     | 1600                | MHz  |
|                                  |                                                                     | -6 speed grade | 600 |     | 1300                | MHz  |
| t <sub>EINDUTY</sub>             | Input clock or external feedback clock input duty cycle             | _              | 40  | _   | 60                  | %    |





<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter  $\kappa$  value. Therefore, if the counter  $\kappa$  has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

| Symbol                   | Parameter                                                                                                      | Condition            | Min | Тур | Max                 | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------------|----------------------|-----|-----|---------------------|------|
|                          |                                                                                                                | -3 speed grade       | _   | _   | 500 <sup>(63)</sup> | MHz  |
|                          | Output frequency for internal global or                                                                        | -4 speed grade       | _   |     | 500 <sup>(63)</sup> | MHz  |
|                          | regional clock                                                                                                 | –5 speed grade       | _   |     | 500 <sup>(63)</sup> | MHz  |
|                          | -                                                                                                              | -6 speed grade       | _   | _   | 400 <sup>(63)</sup> | MHz  |
|                          |                                                                                                                | -3 speed grade       | _   |     | 670 <sup>(63)</sup> | MHz  |
| £                        | Output frequency for external clock                                                                            | -4 speed grade       | _   |     | 670 <sup>(63)</sup> | MHz  |
| f <sub>OUT_EXT</sub>     | output                                                                                                         | –5 speed grade       | _   | _   | 622 <sup>(63)</sup> | MHz  |
|                          | -                                                                                                              | -6 speed grade       | _   |     | 500 <sup>(63)</sup> | MHz  |
| t <sub>OUTDUTY</sub>     | Duty cycle for external clock output<br>(when set to 50%)                                                      | _                    | 45  | 50  | 55                  | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                      | _                    | _   | _   | 10                  | ns   |
| t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_<br>clk and scanclk                                                       | _                    |     | _   | 100                 | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset                         | _                    | _   |     | 1                   | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically<br>(after switchover or reconfiguring any<br>non-post-scale counters/delays) | _                    | _   |     | 1                   | ms   |
|                          |                                                                                                                | Low                  | _   | 0.3 | _                   | MHz  |
| $f_{CLBW}$               | PLL closed-loop bandwidth                                                                                      | Medium               | _   | 1.5 |                     | MHz  |
|                          |                                                                                                                | High <sup>(64)</sup> | _   | 4   | _                   | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                                    | _                    | _   |     | ±50                 | ps   |

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL. <sup>(64)</sup> High bandwidth PLL settings are not supported in external feedback mode.



| Symbol                                         | Parameter                                 | Condition                     | Min | Тур | Мах                                       | Unit      |
|------------------------------------------------|-------------------------------------------|-------------------------------|-----|-----|-------------------------------------------|-----------|
| t <sub>ARESET</sub>                            | Minimum pulse width on the areset signal  | _                             | 10  | _   | _                                         | ns        |
| t <sub>INCCJ</sub> <sup>(65)(66)</sup>         | Input clock cycle-to-cycle jitter         | $F_{REF} \ge 100 \text{ MHz}$ | —   | —   | 0.15                                      | UI (p-p)  |
| 'INCCJ                                         | input clock cycle-to-cycle jitter         | $F_{REF} < 100 \text{ MHz}$   | —   | _   | ±750                                      | ps (p-p)  |
| <b>t</b> (67)                                  | Period jitter for dedicated clock output  | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 175                                       | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> <sup>(67)</sup>          | in integer PLL                            | $F_{OUT} < 100 \text{ MHz}$   | —   | _   | 17.5                                      | mUI (p-p) |
| + (67)                                         | Period jitter for dedicated clock output  | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 250 <sup>(68)</sup> , 175 <sup>(69)</sup> | ps (p-p)  |
| t <sub>foutpj_dc</sub> <sup>(67)</sup>         | in fractional PLL                         | F <sub>OUT</sub> < 100 MHz    | _   |     | 25 <sup>(68)</sup> , 17.5 <sup>(69)</sup> | mUI (p-p) |
| <b>t</b> (67)                                  | Cycle-to-cycle jitter for dedicated clock | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 175                                       | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub> <sup>(67)</sup>         | output in integer PLL                     | $F_{OUT} < 100 \text{ MHz}$   | _   | _   | 17.5                                      | mUI (p-p) |
| <b>t</b> (67)                                  | Cycle-to-cycle jitter for dedicated clock | $F_{OUT} \ge 100 \text{ MHz}$ | —   |     | 250 <sup>(68)</sup> , 175 <sup>(69)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> <sup>(67)</sup>        | output in fractional PLL                  | $F_{OUT} < 100 \text{ MHz}$   | _   |     | 25 <sup>(68)</sup> , 17.5 <sup>(69)</sup> | mUI (p-p) |
| <b>•</b> (67)(70)                              | Period jitter for clock output on a       | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | 600                                       | ps (p-p)  |
| t <sub>OUTPJ_IO</sub> <sup>(67)(70)</sup>      | regular I/O in integer PLL                | $F_{OUT} < 100 \text{ MHz}$   | _   | _   | 60                                        | mUI (p-p) |
| <b>t</b> (67)(68)(70)                          | Period jitter for clock output on a       | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 600                                       | ps (p-p)  |
| t <sub>FOUTPJ_IO</sub> <sup>(67)(68)(70)</sup> | regular I/O in fractional PLL             | $F_{OUT} < 100 MHz$           | —   | _   | 60                                        | mUI (p-p) |

(65) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.</p>

<sup>(66)</sup>  $F_{\text{REF}}$  is  $f_{\text{IN}}/N$ , specification applies when N = 1.

(67) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Memory Output Clock Jitter Specification for Arria V Devices table.

<sup>(68)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(69)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.20–0.80 must be  $\geq$  1200 MHz.

<sup>(70)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Arria V Devices table.



AV-51002 2016.06.20

| Symbol                                          | Parameter                                                              | Condition                     | Min    | Тур     | Мах        | Unit      |
|-------------------------------------------------|------------------------------------------------------------------------|-------------------------------|--------|---------|------------|-----------|
| t <sub>OUTCCJ_IO</sub> <sup>(67)(70)</sup>      | Cycle-to-cycle jitter for clock output on                              | $F_{OUT} \ge 100 \text{ MHz}$ | _      | _       | 600        | ps (p-p)  |
| OUTCCJ_IO                                       | a regular I/O in integer PLL                                           | $F_{OUT} < 100 \text{ MHz}$   |        |         | 60         | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(67)(68)(70)</sup> | Cycle-to-cycle jitter for clock output on                              | $F_{OUT} \ge 100 \text{ MHz}$ |        |         | 600        | ps (p-p)  |
| FOUTCCJ_IO                                      | a regular I/O in fractional PLL                                        | $F_{OUT} < 100 \text{ MHz}$   | _      |         | 60         | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(67)(71)</sup>  | Period jitter for dedicated clock output                               | $F_{OUT} \ge 100 \text{ MHz}$ |        |         | 175        | ps (p-p)  |
| CASC_OUTPJ_DC                                   | in cascaded PLLs                                                       | $F_{OUT} < 100 \text{ MHz}$   |        |         | 17.5       | mUI (p-p) |
| t <sub>DRIFT</sub>                              | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _                             | _      | _       | ±10        | %         |
| dK <sub>BIT</sub>                               | Bit number of Delta Sigma Modulator<br>(DSM)                           | _                             | 8      | 24      | 32         | bits      |
| k <sub>VALUE</sub>                              | Numerator of fraction                                                  | _                             | 128    | 8388608 | 2147483648 | _         |
| f <sub>RES</sub>                                | Resolution of VCO frequency                                            | $f_{INPFD} = 100 \text{ MHz}$ | 390625 | 5.96    | 0.023      | Hz        |

### **Related Information**

Memory Output Clock Jitter Specifications on page 1-57

Provides more information about the external memory interface clock output jitter specifications.

<sup>(71)</sup> The cascaded PLL specification is only applicable with the following conditions:

- Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz
- Downstream PLL: Downstream PLL BW > 2 MHz



### **DSP Block Performance Specifications**

#### Table 1-37: DSP Block Performance Specifications for Arria V Devices

|                               | Mode –                                                   |     | Performance |     | Unit |
|-------------------------------|----------------------------------------------------------|-----|-------------|-----|------|
|                               |                                                          |     | –I5, –C5    | -C6 | Onit |
|                               | Independent $9 \times 9$ multiplication                  | 370 | 310         | 220 | MHz  |
|                               | Independent 18 × 19 multiplication                       | 370 | 310         | 220 | MHz  |
|                               | Independent 18 × 25 multiplication                       | 370 | 310         | 220 | MHz  |
| Modes using One               | Independent 20 × 24 multiplication                       | 370 | 310         | 220 | MHz  |
| DSP Block                     | Independent $27 \times 27$ multiplication                | 310 | 250         | 200 | MHz  |
|                               | Two $18 \times 19$ multiplier adder mode                 | 370 | 310         | 220 | MHz  |
|                               | $18 \times 18$ multiplier added summed with 36-bit input | 370 | 310         | 220 | MHz  |
| Modes using Two<br>DSP Blocks | Complex 18 × 19 multiplication                           | 370 | 310         | 220 | MHz  |

### Memory Block Performance Specifications

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .



#### Table 1-38: Memory Block Performance Specifications for Arria V Devices

| Mamani        | Mode                                                                                                    | Resourc | es Used |          | Performance | Unit |      |
|---------------|---------------------------------------------------------------------------------------------------------|---------|---------|----------|-------------|------|------|
| Memory        | Mode                                                                                                    | ALUTs   | Memory  | -I3, -C4 | –I5, –C5    | -C6  | Onit |
|               | Single port, all supported widths                                                                       | 0       | 1       | 500      | 450         | 400  | MHz  |
|               | Simple dual-port, all supported widths                                                                  | 0       | 1       | 500      | 450         | 400  | MHz  |
| MLAB          | Simple dual-port with read and write at the same address                                                | 0       | 1       | 400      | 350         | 300  | MHz  |
|               | ROM, all supported width                                                                                | —       |         | 500      | 450         | 400  | MHz  |
|               | Single-port, all supported widths                                                                       | 0       | 1       | 400      | 350         | 285  | MHz  |
|               | Simple dual-port, all supported widths                                                                  | 0       | 1       | 400      | 350         | 285  | MHz  |
| M10K<br>Block | Simple dual-port with the read-during-<br>write option set to <b>Old Data</b> , all supported<br>widths | 0       | 1       | 315      | 275         | 240  | MHz  |
|               | True dual port, all supported widths                                                                    | 0       | 1       | 400      | 350         | 285  | MHz  |
|               | ROM, all supported widths                                                                               | 0       | 1       | 400      | 350         | 285  | MHz  |

## Internal Temperature Sensing Diode Specifications

### Table 1-39: Internal Temperature Sensing Diode Specifications for Arria V Devices

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum Resolution with no<br>Missing Codes |
|-------------------|----------|-----------------------------|---------------|--------------------|------------|---------------------------------------------|
| -40 to 100°C      | ±8°C     | No                          | 1 MHz         | < 100 ms           | 8 bits     | 8 bits                                      |

## **Periphery Performance**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/ IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.



### **High-Speed I/O Specifications**

### Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

|                                               | Symbol                                                                |                                            | -I3, -C4 |     | –I5, –C5 |      |     | -C6     |      |     | Unit                |      |
|-----------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|----------|-----|----------|------|-----|---------|------|-----|---------------------|------|
|                                               |                                                                       |                                            | Min      | Тур | Max      | Min  | Тур | Мах     | Min  | Тур | Max                 | Onic |
| f <sub>HSCLK_in</sub> (inp<br>Differential I/ | out clock frequency) True<br>O Standards                              | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | -   | 800      | 5    |     | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended    | out clock frequency)<br>I/O Standards <sup>(73)</sup>                 | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 625      | 5    |     | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended    | out clock frequency)<br>I/O Standards <sup>(74)</sup>                 | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 420      | 5    |     | 420     | 5    |     | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (a                     | output clock frequency)                                               |                                            | 5        | _   | 625(75)  | 5    | _   | 625(75) | 5    | _   | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                   | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J =3 to $10^{(76)}$          | (77)     | _   | 1250     | (77) |     | 1250    | (77) |     | 1050                | Mbps |



<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(73)</sup> This applies to DPA and soft-CDR modes only.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>(^{76})</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

AV-51002 2016.06.20

| Symbol                                                                                                                                       | Condition                                                           |      | -I3, -C4 |      |      | –I5, –C5 |      |      | -C6 |      | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|------|
| Symbol                                                                                                                                       | Condition                                                           | Min  | Тур      | Max  | Min  | Тур      | Max  | Min  | Тур | Max  | Onit |
|                                                                                                                                              | SERDES factor J ≥<br>8 <sup>(76)(78)</sup> , LVDS TX with<br>RX DPA | (77) |          | 1600 | (77) |          | 1500 | (77) | _   | 1250 | Mbps |
|                                                                                                                                              | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers                  | (77) |          | (79) | (77) |          | (79) | (77) | _   | (79) | Mbps |
| Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 945  | (77) |          | 945  | (77) | _   | 945  | Mbps |
| Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup>   | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 200  | (77) |          | 200  | (77) |     | 200  | Mbps |
| t <sub>x Jitter</sub> -True Differential<br>I/O Standards                                                                                    | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps               |      |          | 160  |      |          | 160  |      |     | 160  | ps   |
|                                                                                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                            | _    |          | 0.1  |      | _        | 0.1  | _    | _   | 0.1  | UI   |



 $<sup>^{(78)}</sup>$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface.

<sup>&</sup>lt;sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean.

<sup>&</sup>lt;sup>(80)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

<sup>&</sup>lt;sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

| Symbol                                                                                                           | Condition                                                                                    |     | -I3, -C4 |      |     | –I5, –C5 |      |     | -C6 |      | Unit |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------|------|-----|----------|------|-----|-----|------|------|
| Symbol                                                                                                           | Condition                                                                                    | Min | Тур      | Max  | Min | Тур      | Max  | Min | Тур | Max  | Onit |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with Three                                      | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps                                        | _   |          | 260  |     | _        | 300  | _   | _   | 350  | ps   |
| External Output Resistor<br>Network                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                                                     | _   |          | 0.16 | _   | _        | 0.18 |     | _   | 0.21 | UI   |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network | _                                                                                            |     |          | 0.15 |     |          | 0.15 |     |     | 0.15 | UI   |
| t <sub>DUTY</sub>                                                                                                | TX output clock duty<br>cycle for both True<br>and Emulated<br>Differential I/O<br>Standards | 45  | 50       | 55   | 45  | 50       | 55   | 45  | 50  | 55   | %    |
|                                                                                                                  | True Differential I/O<br>Standards <sup>(82)</sup>                                           | —   | _        | 160  |     |          | 180  |     | _   | 200  | ps   |
| t <sub>RISE</sub> and t <sub>FALL</sub>                                                                          | Emulated Differential<br>I/O Standards with<br>Three External<br>Output Resistor<br>Network  | _   | _        | 250  |     |          | 250  |     | _   | 300  | ps   |
|                                                                                                                  | Emulated Differential<br>I/O Standards with<br>One External Output<br>Resistor Network       | _   |          | 500  |     |          | 500  |     |     | 500  | ps   |



 $<sup>^{(82)}\,</sup>$  This applies to default pre-emphasis and  $V_{OD}$  settings only.

|                  | Symbol                                                    | Condition                                               |      | -I3, -C4 |       |      | –I5, –C5 |       |      | -C6 |       | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------|------|----------|-------|------|----------|-------|------|-----|-------|------|
|                  | Symbol                                                    | Condition                                               | Min  | Тур      | Max   | Min  | Тур      | Мах   | Min  | Тур | Max   | Onit |
|                  | TCCS                                                      | True Differential I/O<br>Standards                      | _    | _        | 150   | —    | _        | 150   | _    | _   | 150   | ps   |
|                  | 1005                                                      | Emulated Differential<br>I/O Standards                  | —    |          | 300   | —    | _        | 300   |      |     | 300   | ps   |
|                  | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor J =3 to $10^{(76)}$                       | 150  |          | 1250  | 150  |          | 1250  | 150  |     | 1050  | Mbps |
|                  | (data rate)                                               | SERDES factor $J \ge 8$<br>with DPA <sup>(76)(78)</sup> | 150  |          | 1600  | 150  |          | 1500  | 150  | _   | 1250  | Mbps |
| Receiver         |                                                           | SERDES factor J = 3<br>to 10                            | (77) |          | (83)  | (77) | _        | (83)  | (77) | _   | (83)  | Mbps |
|                  | f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 1<br>to 2, uses DDR<br>registers      | (77) |          | (79)  | (77) |          | (79)  | (77) |     | (79)  | Mbps |
| DPA Mode         | DPA run length                                            | _                                                       | —    | —        | 10000 | —    | _        | 10000 | _    | _   | 10000 | UI   |
| Soft-CDR<br>Mode | Soft-CDR ppm tolerance                                    | —                                                       | —    | _        | 300   |      | _        | 300   | _    | _   | 300   | ±ppm |
| Non-DPA<br>Mode  | Sampling Window                                           | —                                                       | _    | —        | 300   | —    | —        | 300   | —    | —   | 300   | ps   |



<sup>&</sup>lt;sup>(83)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

### **DPA Lock Time Specifications**

### Figure 1-4: Dynamic Phase Alignment (DPA) Lock Time Specifications with DPA PLL Calibration Enabled



### Table 1-41: DPA Lock Time Specifications for Arria V Devices

The specifications are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition.

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the Training<br>Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(84)</sup> | Maximum Data Transition |
|--------------------|----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                               | 640                     |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                               | 640                     |
|                    | 10010000             | 4                                                                             | 64                                                                | 640                     |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                | 640                     |
| wiscenaricous      | 01010101             | 8                                                                             | 32                                                                | 640                     |

<sup>(84)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.



### LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications





### Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps

| Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) |
|-------------|------------|------------------------|
| F1          | 10,000     | 25.000                 |
| F2          | 17,565     | 25.000                 |
| F3          | 1,493,000  | 0.350                  |
| F4          | 50,000,000 | 0.350                  |



### Figure 1-6: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Less than 1.25 Gbps



### **DLL Frequency Range Specifications**

### Table 1-43: DLL Frequency Range Specifications for Arria V Devices

| Parameter                     | -I3, -C4  | -I5, -C5  | -C6       | Unit |
|-------------------------------|-----------|-----------|-----------|------|
| DLL operating frequency range | 200 - 667 | 200 - 667 | 200 - 667 | MHz  |

## **DQS Logic Block Specifications**

## Table 1-44: DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Arria V Devices

This error specification is the absolute maximum and minimum error.

| Number of DQS Delay Buffer | –I3, –C4 | –I5, –C5 | -C6 | Unit |
|----------------------------|----------|----------|-----|------|
| 2                          | 40       | 80       | 80  | ps   |



### **Memory Output Clock Jitter Specifications**

#### Table 1-45: Memory Output Clock Jitter Specifications for Arria V Devices

The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard. The memory output clock jitter is applicable when an input jitter of 30 ps (p-p) is applied with bit error rate (BER)  $10^{-12}$ , equivalent to 14 sigma. Altera recommends using the UniPHY intellectual property (IP) with PHYCLK connections for better jitter performance.

| Parameter                    | Clock Network | Symbol                | -13, | -C4 | -15, | -C5 | -0  | 26  | Unit |
|------------------------------|---------------|-----------------------|------|-----|------|-----|-----|-----|------|
| Falalletei                   |               | Symbol                | Min  | Max | Min  | Max | Min | Max | Onic |
| Clock period jitter          | PHYCLK        | t <sub>JIT(per)</sub> | -41  | 41  | -50  | 50  | -55 | 55  | ps   |
| Cycle-to-cycle period jitter | PHYCLK        | t <sub>JIT(cc)</sub>  | 6    | 3   | 9    | 0   | 9   | 4   | ps   |

### **OCT Calibration Block Specifications**

### Table 1-46: OCT Calibration Block Specifications for Arria V Devices

| Symbol                | Description                                                                                                                                             | Min | Тур  | Мах | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                |     |      | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of <code>OCTUSRCLK</code> clock cycles required for $R_S$ OCT/ $R_T$ OCT calibration                                                             |     | 1000 |     | Cycles |
| T <sub>OCTSHIFT</sub> | Number of <code>octusrclk</code> clock cycles required for <code>oct</code> code to shift out                                                           |     | 32   |     | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S\ OCT$ and $R_T\ OCT$ | _   | 2.5  | _   | ns     |



### Figure 1-7: Timing Diagram for oe and dyn\_term\_ctrl Signals



## **Duty Cycle Distortion (DCD) Specifications**

### Table 1-47: Worst-Case DCD on Arria V I/O Pins

The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD.

| Symbol            | -13, | -C4 | -C5 | , –15 | -C6 |     | Unit |  |
|-------------------|------|-----|-----|-------|-----|-----|------|--|
|                   | Min  | Мах | Min | Мах   | Min | Max | Onit |  |
| Output Duty Cycle | 45   | 55  | 45  | 55    | 45  | 55  | %    |  |

## **HPS Specifications**

This section provides HPS specifications and timing for Arria V devices.

For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1.



AV-51002 2016.06.20

### **HPS Clock Performance**

#### Table 1-48: HPS Clock Performance for Arria V Devices

| Symbol/Description                       | -13  | -C4 | –C5, –I5 | -C6 | Unit |
|------------------------------------------|------|-----|----------|-----|------|
| mpu_base_clk (microprocessor unit clock) | 1050 | 925 | 800      | 700 | MHz  |
| main_base_clk (L3/L4 interconnect clock) | 400  | 400 | 400      | 350 | MHz  |
| h2f_user0_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user1_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user2_clk                            | 200  | 200 | 200      | 160 | MHz  |

### **HPS PLL Specifications**

#### **HPS PLL VCO Frequency Range**

### Table 1-49: HPS PLL VCO Frequency Range for Arria V Devices

| Description | Speed Grade   | Minimum | Maximum | Unit |
|-------------|---------------|---------|---------|------|
|             | -C5, -I5, -C6 | 320     | 1,600   | MHz  |
| VCO range   | -C4           | 320     | 1,850   | MHz  |
|             | -I3           | 320     | 2,100   | MHz  |

#### **HPS PLL Input Clock Range**

The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS\_CLK1 and HPS\_CLK2 inputs.

#### **Related Information**

**Clock Select, Booting and Configuration chapter** 

Provides more information about the clock range for different values of clock select (CSEL).



#### **HPS PLL Input Jitter**

Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64.

Maximum input jitter = Input clock period × Divide value (N) × 0.02

### Table 1-50: Examples of Maximum Input Jitter

| Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit |
|------------------------------|------------------|----------------|------|
| 40 ns                        | 1                | 0.8            | ns   |
| 40 ns                        | 2                | 1.6            | ns   |
| 40 ns                        | 4                | 3.2            | ns   |

### Quad SPI Flash Timing Characteristics

### Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices

| Symbol                 | Description                                        | Min                                                  | Тур                      | Max                                                  | Unit |
|------------------------|----------------------------------------------------|------------------------------------------------------|--------------------------|------------------------------------------------------|------|
| F <sub>clk</sub>       | SCLK_OUT clock frequency (External clock)          | —                                                    | _                        | 108                                                  | MHz  |
| T <sub>qspi_clk</sub>  | QSPI_CLK clock period (Internal reference clock)   | 2.32                                                 |                          |                                                      | ns   |
| T <sub>dutycycle</sub> | SCLK_OUT duty cycle                                | 45                                                   |                          | 55                                                   | %    |
| T <sub>dssfrst</sub>   | Output delay QSPI_SS valid before first clock edge |                                                      | 1/2 cycle of<br>SCLK_OUT |                                                      | ns   |
| T <sub>dsslst</sub>    | Output delay QSPI_SS valid after last clock edge   | -1                                                   |                          | 1                                                    | ns   |
| T <sub>dio</sub>       | I/O data output delay                              | -1                                                   |                          | 1                                                    | ns   |
| T <sub>din_start</sub> | Input data valid start                             |                                                      |                          | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns   |
| T <sub>din_end</sub>   | Input data valid end                               | $(2 + R_{delay}) \times T_{qspi\_clk} - 1.21^{(85)}$ |                          |                                                      | ns   |



#### Figure 1-8: Quad SPI Flash Timing Diagram





#### **Related Information**

#### Quad SPI Flash Controller Chapter, Arria V Hard Processor System Technical Reference Manual

Provides more information about Rdelay.

### **SPI Timing Characteristics**

#### Table 1-52: SPI Master Timing Requirements for Arria V Devices

| The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor M | licrowire mode. |
|--------------------------------------------------------------------------------------------------|-----------------|
|--------------------------------------------------------------------------------------------------|-----------------|

| Symbol           | Description                               | Min       | Max | Unit |
|------------------|-------------------------------------------|-----------|-----|------|
| T <sub>clk</sub> | CLK clock period                          | 16.67     | _   | ns   |
| T <sub>su</sub>  | SPI Master-in slave-out (MISO) setup time | 8.35 (86) |     | ns   |
| T <sub>h</sub>   | SPI MISO hold time                        | 1         |     | ns   |

(85) R<sub>delay</sub> is set by programming the register gspiregs.rddatacap. For the SoC EDS software version 13.1 and later, Altera provides automatic Quad SPI calibration in the preloader. For more information about R<sub>delay</sub>, refer to the Quad SPI Flash Controller chapter in the Arria V Hard Processor System Technical Reference Manual.

(86) This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.



#### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                       | Min | Мах | Unit |
|------------------------|---------------------------------------------------|-----|-----|------|
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>dsslst</sub>    | Output delay SPI_SS valid after last clock edge   | 8   |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay           | -1  | 1   | ns   |

### Figure 1-9: SPI Master Timing Diagram



### Table 1-53: SPI Slave Timing Requirements for Arria V Devices

### The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol           | Description      | Min | Max | Unit |
|------------------|------------------|-----|-----|------|
| T <sub>clk</sub> | CLK clock period | 20  | _   | ns   |



| Symbol            | Description                                     | Min | Max | Unit |
|-------------------|-------------------------------------------------|-----|-----|------|
| T <sub>s</sub>    | MOSI Setup time                                 | 5   | —   | ns   |
| T <sub>h</sub>    | MOSI Hold time                                  | 5   |     | ns   |
| T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>hss</sub>  | Hold time SPI_SS valid after last clock edge    | 8   |     | ns   |
| T <sub>d</sub>    | MISO output delay                               |     | 6   | ns   |

### Figure 1-10: SPI Slave Timing Diagram



Arria V GX, GT, SX, and ST Device Datasheet



#### **Related Information**

### SPI Controller, Arria V Hard Processor System Technical Reference Manual

Provides more information about rx\_sample\_delay.

## **SD/MMC Timing Characteristics**

### Table 1-54: Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices

After power up or cold reset, the Boot ROM uses drvsel = 3 and smplsel = 0 to execute the code. At the same time, the SD/MMC controller enters the Identification Phase followed by the Data Phase. During this time, the value of interface output clock SDMMC\_CLK\_OUT changes from a maximum of 400 kHz (Identification Phase) up to a maximum of 12.5 MHz (Data Phase), depending on the internal reference clock SDMMC\_CLK and the CSEL setting. The value of SDMMC\_CLK is based on the external oscillator frequency and has a maximum value of 50 MHz.

After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively.

| The SD/MINC interface canoration support will be available in a future release of the preloader through the SoC EDS software update. |                                                     |                                                 |                                                          |      |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|----------------------------------------------------------|------|--|--|
| Symbol                                                                                                                               | Description                                         | Min                                             | Max                                                      | Unit |  |  |
|                                                                                                                                      | SDMMC_CLK clock period (Identification mode)        | 20                                              | _                                                        | ns   |  |  |
| T <sub>sdmmc_clk</sub> (internal reference clock)                                                                                    | SDMMC_CLK clock period<br>(Default speed mode)      | 5                                               | _                                                        | ns   |  |  |
|                                                                                                                                      | SDMMC_CLK clock period<br>(High speed mode)         | 5                                               | _                                                        | ns   |  |  |
|                                                                                                                                      | SDMMC_CLK_OUT clock<br>period (Identification mode) | 2500                                            | _                                                        | ns   |  |  |
| T <sub>sdmmc_clk_out</sub> (interface output clock)                                                                                  | SDMMC_CLK_OUT clock<br>period (Default speed mode)  | 40                                              | _                                                        | ns   |  |  |
|                                                                                                                                      | SDMMC_CLK_OUT clock<br>period (High speed mode)     | 20                                              | _                                                        | ns   |  |  |
| T <sub>dutycycle</sub>                                                                                                               | SDMMC_CLK_OUT duty cycle                            | 45                                              | 55                                                       | %    |  |  |
| T <sub>d</sub>                                                                                                                       | SDMMC_CMD/SDMMC_D<br>output delay                   | $(T_{sdmmc_clk} \times drvsel)/2 - 1.23^{(87)}$ | $\frac{(T_{sdmmc\_clk} \times drvsel)/2}{+ 1.69^{(87)}}$ | ns   |  |  |

The SD/MMC interface calibration support will be available in a future release of the preloader through the SoC EDS software update.



| Symbol          | Description      | Min                                             | Мах | Unit |
|-----------------|------------------|-------------------------------------------------|-----|------|
| T <sub>su</sub> | Input setup time | $1.05 - (T_{sdmmc_clk} \times mplsel)/2^{(88)}$ | _   | ns   |
| T <sub>h</sub>  | Input hold time  | $(T_{sdmmc_clk} \times smplsel)/2^{(88)}$       | _   | ns   |

### Figure 1-11: SD/MMC Timing Diagram



#### **Related Information**

#### Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual

Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table.

#### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

### Table 1-55: USB Timing Requirements for Arria V Devices

| Symbol           | Description          | Min | Тур   | Max | Unit |
|------------------|----------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period |     | 16.67 |     | ns   |

<sup>(87)</sup> drvsel is the drive clock phase shift select value.

<sup>(88)</sup> smplsel is the sample clock phase shift select value.

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



| Symbol          | Description                                  | Min | Тур | Мах | Unit |
|-----------------|----------------------------------------------|-----|-----|-----|------|
| T <sub>d</sub>  | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | —   | 11  | ns   |
| T <sub>su</sub> | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   | _   | _   | ns   |
| T <sub>h</sub>  | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | _   | _   | ns   |

### Figure 1-12: USB Timing Diagram



### Ethernet Media Access Controller (EMAC) Timing Characteristics

#### Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Мах  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    |       | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    |       | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    | _   | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 | _   | 0.15 | ns   |



### Figure 1-13: RGMII TX Timing Diagram



### Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   | —   | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   |     | ns   |

### Figure 1-14: RGMII RX Timing Diagram



### Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Unit |
|------------------|-------------------------------|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              |     | 400 | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | ns   |

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



#### 1-68 I2C Timing Characteristics

| Symbol         | Description              | Min | Тур | Unit |
|----------------|--------------------------|-----|-----|------|
| T <sub>s</sub> | Setup time for MDIO data | 10  | _   | ns   |
| T <sub>h</sub> | Hold time for MDIO data  | 0   | —   | ns   |

### Figure 1-15: MDIO Timing Diagram



## I<sup>2</sup>C Timing Characteristics

## Table 1-59: I<sup>2</sup>C Timing Requirements for Arria V Devices

| Symbol                | Description                                       | Standard Mode |      | Fast Mode |     | Unit |
|-----------------------|---------------------------------------------------|---------------|------|-----------|-----|------|
| Symbol                | Description                                       | Min           | Мах  | Min       | Мах | Onic |
| T <sub>clk</sub>      | Serial clock (SCL) clock period                   | 10            | _    | 2.5       | _   | μs   |
| T <sub>clkhigh</sub>  | SCL high time                                     | 4.7           | —    | 0.6       | _   | μs   |
| T <sub>clklow</sub>   | SCL low time                                      | 4             | _    | 1.3       | _   | μs   |
| T <sub>s</sub>        | Setup time for serial data line (SDA) data to SCL | 0.25          | —    | 0.1       | _   | μs   |
| T <sub>h</sub>        | Hold time for SCL to SDA data                     | 0             | 3.45 | 0         | 0.9 | μs   |
| T <sub>d</sub>        | SCL to SDA output data delay                      | _             | 0.2  | _         | 0.2 | μs   |
| T <sub>su_start</sub> | Setup time for a repeated start condition         | 4.7           | _    | 0.6       | _   | μs   |
| T <sub>hd_start</sub> | Hold time for a repeated start condition          | 4             | —    | 0.6       | _   | μs   |
| T <sub>su_stop</sub>  | Setup time for a stop condition                   | 4             |      | 0.6       | —   | μs   |



### Figure 1-16: I<sup>2</sup>C Timing Diagram



### NAND Timing Characteristics

#### Table 1-60: NAND ONFI 1.0 Timing Requirements for Arria V Devices

The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the C4 output of the main HPS PLL and timing registers provided in the NAND controller.

| Symbol                             | Description                                     | Min | Max | Unit |
|------------------------------------|-------------------------------------------------|-----|-----|------|
| T <sub>wp</sub> <sup>(89)</sup>    | Write enable pulse width                        | 10  |     | ns   |
| T <sub>wh</sub> <sup>(89)</sup>    | Write enable hold time                          | 7   |     | ns   |
| T <sub>rp</sub> <sup>(89)</sup>    | Read enable pulse width                         | 10  |     | ns   |
| T <sub>reh</sub> <sup>(89)</sup>   | Read enable hold time                           | 7   |     | ns   |
| T <sub>clesu</sub> <sup>(89)</sup> | Command latch enable to write enable setup time | 10  |     | ns   |
| T <sub>cleh</sub> <sup>(89)</sup>  | Command latch enable to write enable hold time  | 5   |     | ns   |
| $T_{cesu}^{(89)}$                  | Chip enable to write enable setup time          | 15  |     | ns   |
| $T_{ceh}^{(89)}$                   | Chip enable to write enable hold time           | 5   | —   | ns   |
| T <sub>alesu</sub> <sup>(89)</sup> | Address latch enable to write enable setup time | 10  |     | ns   |
| T <sub>aleh</sub> <sup>(89)</sup>  | Address latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>dsu</sub> <sup>(89)</sup>   | Data to write enable setup time                 | 10  | _   | ns   |

<sup>(89)</sup> Timing of the NAND interface is controlled through the NAND configuration registers.



### 1-70 NAND Timing Characteristics

| Symbol                          | Description                        | Min | Max | Unit |
|---------------------------------|------------------------------------|-----|-----|------|
| T <sub>dh</sub> <sup>(89)</sup> | Data to write enable hold time     | 5   | —   | ns   |
| T <sub>cea</sub>                | Chip enable to data access time    |     | 25  | ns   |
| T <sub>rea</sub>                | Read enable to data access time    |     | 16  | ns   |
| T <sub>rhz</sub>                | Read enable to data high impedance |     | 100 | ns   |
| T <sub>rr</sub>                 | Ready to read enable low           | 20  | _   | ns   |

### Figure 1-17: NAND Command Latch Timing Diagram



Arria V GX, GT, SX, and ST Device Datasheet



### Figure 1-18: NAND Address Latch Timing Diagram





### Figure 1-19: NAND Data Write Timing Diagram





#### Figure 1-20: NAND Data Read Timing Diagram



### **ARM Trace Timing Characteristics**

#### Table 1-61: ARM Trace Timing Requirements for Arria V Devices

Most debugging tools have a mechanism to adjust the capture point of trace data.

| Description                     | Min  | Max | Unit |
|---------------------------------|------|-----|------|
| CLK clock period                | 12.5 | _   | ns   |
| CLK maximum duty cycle          | 45   | 55  | %    |
| CLK to D0 –D7 output data delay | -1   | 1   | ns   |

### **UART Interface**

The maximum UART baud rate is 6.25 megasymbols per second.

### **GPIO Interface**

The minimum detectable general-purpose I/O (GPIO) pulse width is 2 µs. The pulse width is based on a debounce clock frequency of 1 MHz.



### **HPS JTAG Timing Specifications**

### Table 1-62: HPS JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min | Мах                | Unit |
|-------------------------|------------------------------------------|-----|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |     | 12 <sup>(90)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |     | 14 <sup>(90)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 <sup>(90)</sup> | ns   |

## **Configuration Specifications**

This section provides configuration specifications and timing for Arria V devices.

## **POR Specifications**

### Table 1-63: Fast and Standard POR Delay Specification for Arria V Devices

| POR Delay | Minimum | Maximum            | Unit |
|-----------|---------|--------------------|------|
| Fast      | 4       | 12 <sup>(91)</sup> | ms   |
| Standard  | 100     | 300                | ms   |

<sup>&</sup>lt;sup>(90)</sup> A 1-ns adder is required for each  $V_{CCIO\_HPS}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$ = 13 ns if  $V_{CCIO\_HPS}$  of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

Send Feedback



<sup>&</sup>lt;sup>(91)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

### **Related Information**

#### MSEL Pin Settings

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

### **FPGA JTAG Configuration Timing**

### Table 1-64: FPGA JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min                            | Max                | Unit |
|-------------------------|------------------------------------------|--------------------------------|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | <b>30,</b> 167 <sup>(92)</sup> | _                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14                             |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14                             |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |                                | 12 <sup>(93)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14 <sup>(93)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | —                              | 14 <sup>(93)</sup> | ns   |

### **FPP Configuration Timing**

### DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is *r* times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP ×16 where the *r* is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.



<sup>&</sup>lt;sup>(92)</sup> The minimum TCK clock period is 167 ns if  $V_{CCBAT}$  is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

<sup>&</sup>lt;sup>(93)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

### Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| EDD (9 hit wide)     | On         | Off         | 1                        |
| FPP (8-bit wide)     | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
|                      | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

### FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

### Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol                             | Parameter                                 | Minimum | Maximum              | Unit |
|------------------------------------|-------------------------------------------|---------|----------------------|------|
| t <sub>CF2CD</sub>                 | nconfig low to conf_done low              | —       | 600                  | ns   |
| t <sub>CF2ST0</sub>                | nconfig low to nstatus low                | _       | 600                  | ns   |
| t <sub>CFG</sub>                   | nCONFIG low pulse width                   | 2       | _                    | μs   |
| t <sub>STATUS</sub>                | nSTATUS low pulse width                   | 268     | 1506 <sup>(94)</sup> | μs   |
| t <sub>CF2ST1</sub>                | nCONFIG high to nSTATUS high              | _       | 1506 <sup>(95)</sup> | μs   |
| t <sub>CF2CK</sub> <sup>(96)</sup> | nCONFIG high to first rising edge on DCLK | 1506    | _                    | μs   |

<sup>&</sup>lt;sup>(94)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or the nSTATUS low pulse width.



<sup>&</sup>lt;sup>(95)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(96)</sup> If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

| Symbol                             | Parameter                                                 | Minimum                                             | Maximum | Unit   |
|------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|---------|--------|
| t <sub>ST2CK</sub> <sup>(96)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                   | _       | μs     |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK              | 5.5                                                 | —       | ns     |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK                | 0                                                   |         | ns     |
| t <sub>CH</sub>                    | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                             | —       | S      |
| t <sub>CL</sub>                    | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                             | _       | S      |
| t <sub>CLK</sub>                   | DCLK period                                               | 1/f <sub>MAX</sub>                                  |         | S      |
| $f_{MAX}$                          | DCLK frequency (FPP ×8/ ×16)                              | _                                                   | 125     | MHz    |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode <sup>(97)</sup>               | 175                                                 | 437     | μs     |
| t <sub>CD2CU</sub>                 | CONF_DONE high to CLKUSR enabled                          | 4× maximum DCLK period                              | _       | _      |
| t <sub>CD2UMC</sub>                | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init} \times CLKUSR$<br>period) | _       | _      |
| T <sub>init</sub>                  | Number of clock cycles required for device initialization | 17,408                                              |         | Cycles |

### **Related Information**

#### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

### FPP Configuration Timing when DCLK-to-DATA[] >1

### Table 1-67: FPP Timing Parameters When DCLK-to-DATA[] Ratio is >1 for Arria V Devices

Use these timing parameters when you use the decompression and design security features.

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low   | _       | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       |         | μs   |

<sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.



| Symbol                              | Parameter                                                 | Minimum                                       | Maximum              | Unit   |
|-------------------------------------|-----------------------------------------------------------|-----------------------------------------------|----------------------|--------|
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                                   | 268                                           | 1506 <sup>(98)</sup> | μs     |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                              | -                                             | 1506 <sup>(99)</sup> | μs     |
| t <sub>CF2CK</sub> <sup>(100)</sup> | nCONFIG high to first rising edge on DCLK                 | 1506                                          | _                    | μs     |
| t <sub>ST2CK</sub> <sup>(100)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                             |                      | μs     |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK              | 5.5                                           |                      | ns     |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK                | $N - 1/f_{\rm DCLK}^{(101)}$                  |                      | S      |
| t <sub>CH</sub>                     | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                       | _                    | S      |
| t <sub>CL</sub>                     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                       |                      | S      |
| t <sub>CLK</sub>                    | DCLK period                                               | 1/f <sub>MAX</sub>                            | _                    | S      |
| f <sub>MAX</sub>                    | DCLK frequency (FPP ×8/ ×16)                              | -                                             | 125                  | MHz    |
| t <sub>R</sub>                      | Input rise time                                           | -                                             | 40                   | ns     |
| t <sub>F</sub>                      | Input fall time                                           | _                                             | 40                   | ns     |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(102)</sup>              | 175                                           | 437                  | μs     |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                       | _                    | _      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | —                    | _      |
| T <sub>init</sub>                   | Number of clock cycles required for device initialization | 17,408                                        |                      | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.



<sup>&</sup>lt;sup>(98)</sup> This value can be obtained if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>&</sup>lt;sup>(99)</sup> This value can be obtained if you do not delay configuration by externally holding nSTATUS low.

 $<sup>^{(100)}</sup>$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>(101)</sup> N is the DCLK-to-DATA[] ratio and  $f_{DCLK}$  is the DCLK frequency of the system.

<sup>&</sup>lt;sup>(102)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

### **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS $\times$ 1 and $\times$ 4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                          | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|--------------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             | _                                                | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                              |         | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                                | _       | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                              | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$            |         | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init} \times CLKUSR$ period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                           | —       | Cycles |

#### **Related Information**

- **PS Configuration Timing** on page 1-80
- AS Configuration Timing

Provides the AS configuration timing waveform.



### DCLK Frequency Specification in the AS Configuration Scheme

### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Delik frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

### **PS Configuration Timing**

### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol                              | Parameter                                    | Minimum | Maximum               | Unit |
|-------------------------------------|----------------------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>                  | nCONFIG low to CONF_DONE low                 | —       | 600                   | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | _       | 600                   | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2       | _                     | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | _       | 1506 <sup>(104)</sup> | μs   |
| t <sub>CF2CK</sub> <sup>(105)</sup> | nCONFIG high to first rising edge on DCLK    | 1506    | —                     | μs   |
| t <sub>ST2CK</sub> <sup>(105)</sup> | nSTATUS high to first rising edge of DCLK    | 2       | —                     | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5     | —                     | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | 0       |                       | ns   |

<sup>&</sup>lt;sup>(103)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

<sup>&</sup>lt;sup>(105)</sup> If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

| Symbol              | Parameter                                                 | Minimum                                          | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|--------------------------------------------------|---------|--------|
| t <sub>CH</sub>     | DCLK high time                                            | $0.45 	imes 1/f_{ m MAX}$                        | —       | S      |
| t <sub>CL</sub>     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                          |         | S      |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                               |         | S      |
| $f_{MAX}$           | DCLK frequency                                            | _                                                | 125     | MHz    |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode <sup>(106)</sup>              | 175                                              | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$            |         | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init} \times CLKUSR$ period) |         |        |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                           |         | Cycles |

#### **Related Information**

### **PS Configuration Timing**

Provides the PS configuration timing waveform.

### Initialization

### Table 1-71: Initialization Clock Source Option and the Maximum Frequency for Arria V Devices

| Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|-----------------------------|----------------------|-------------------------|--------------------------------|
| Internal Oscillator         | AS, PS, and FPP      | 12.5                    |                                |
| CLKUSR <sup>(107)</sup>     | PS and FPP           | 125                     | Т                              |
| CLKUSK                      | AS                   | 100                     | 1 <sub>init</sub>              |
| DCLK                        | PS and FPP           | 125                     |                                |



<sup>&</sup>lt;sup>(106)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(107)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box.

### **Configuration Files**

### Table 1-72: Uncompressed .rbf Sizes for Arria V Devices

Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus Prime software. However, for a specific version of the Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size.

The IOCSR raw binary file (.rbf) size is specifically for the Configuration via Protocol (CvP) feature.

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V GX | A7          | 101,740,800                    | 446,360                |
| Anna v GA  | B1          | 137,785,088                    | 457,368                |
|            | B3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V GT | C7          | 101,740,800                    | 446,360                |
| Allia v GI | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SX | B3          | 185,903,680                    | 450,968                |
|            | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
|            | D5          | 185,903,680                    | 450,968                |



### **Minimum Configuration Time Estimation**

### Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration **.rbf** sizes in Uncompressed .rbf Sizes for Arria V Devices table.

|            |             |       | Active Seria | <b>I</b> (108)                       |       |            | ve Parallel <sup>(109)</sup>       |
|------------|-------------|-------|--------------|--------------------------------------|-------|------------|------------------------------------|
| Variant    | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width | DCLK (MHz) | Minimum Configuration Time<br>(ms) |
|            | A1          | 4     | 100          | 178                                  | 16    | 125        | 36                                 |
|            | A3          | 4     | 100          | 178                                  | 16    | 125        | 36                                 |
|            | A5          | 4     | 100          | 255                                  | 16    | 125        | 51                                 |
| Arria V GX | A7          | 4     | 100          | 255                                  | 16    | 125        | 51                                 |
| Allia v GA | B1          | 4     | 100          | 344                                  | 16    | 125        | 69                                 |
|            | B3          | 4     | 100          | 344                                  | 16    | 125        | 69                                 |
|            | B5          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |
|            | B7          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |
|            | C3          | 4     | 100          | 178                                  | 16    | 125        | 36                                 |
| Arria V GT | C7          | 4     | 100          | 255                                  | 16    | 125        | 51                                 |
| Allia v Gi | D3          | 4     | 100          | 344                                  | 16    | 125        | 69                                 |
|            | D7          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |
| Arria V SX | B3          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |
| Allia V SA | B5          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16    |            |                                    |
|            | D5          | 4     | 100          | 465                                  | 16    | 125        | 93                                 |

 $^{(108)}\,$  DCLK frequency of 100 MHz using external CLKUSR.

<sup>(109)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



**Configuration Files** on page 1-82

### **Remote System Upgrades**

**Related Information** 

### Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |
|-------------------------------------------|---------|------|
| $t_{RU_nCONFIG}^{(110)}$                  | 250     | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |

### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

### User Watchdog Internal Oscillator Frequency Specifications

### Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.



<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

AV-51002 2016.06.20

The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

### **Related Information**

### Arria V I/O Timing Spreadsheet

Provides the Arria V Excel-based I/O timing spreadsheet.

### **Programmable IOE Delay**

| Parameter <sup>(112</sup> | Available | Minimum                 | Fast I     | Model      |       |       | Slow Model |       |       | Unit |
|---------------------------|-----------|-------------------------|------------|------------|-------|-------|------------|-------|-------|------|
| )                         | Settings  | Offset <sup>(113)</sup> | Industrial | Commercial | -C4   | -C5   | -C6        | -13   | -15   | Onic |
| D1                        | 32        | 0                       | 0.508      | 0.517      | 0.870 | 1.063 | 1.063      | 0.872 | 1.057 | ns   |
| D3                        | 8         | 0                       | 1.763      | 1.795      | 2.999 | 3.496 | 3.571      | 3.031 | 3.643 | ns   |
| D4                        | 32        | 0                       | 0.508      | 0.518      | 0.869 | 1.063 | 1.063      | 1.063 | 1.057 | ns   |
| D5                        | 32        | 0                       | 0.508      | 0.517      | 0.870 | 1.063 | 1.063      | 0.872 | 1.057 | ns   |



<sup>&</sup>lt;sup>(112)</sup> You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(113)</sup> Minimum offset does not include the intrinsic delay.

### **Programmable Output Buffer Delay**

### Table 1-77: Programmable Output Buffer Delay for Arria V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
| D                   | Rising and/or falling edge delay | 50          | ps   |
| D <sub>OUTBUF</sub> | Kising and/or failing edge delay | 100         | ps   |
|                     |                                  | 150         | ps   |

## Glossary

### Table 1-78: Glossary

| Term                       | Definition               |
|----------------------------|--------------------------|
| Differential I/O standards | Receiver Input Waveforms |







| Term    | Definition                                                                                                                                |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
|         | Single-Ended Waveform       Positive Channel (p) = V <sub>0H</sub> $V_{0D}$ Negative Channel (n) = V <sub>0L</sub> V <sub>CM</sub> Ground |
|         | Differential Waveform<br>$v_{0D}$<br>$v_{0D}$<br>$v_{0D}$<br>p - n = 0 V                                                                  |
| ISCLK   | Left/right PLL input clock frequency.                                                                                                     |
| ISDR    | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> =1/TUI), non-DPA.                                         |
| HSDRDPA | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> =1/TUI), DPA.                                          |
|         | High-speed I/O block—Deserialization factor (width of parallel data bus).                                                                 |

1-88

Glossary



AV-51002 2016.06.20









| Такта                                           |                                                                                                                                                   | Definition                                                                                                                                                                                                                                                                      |                                                                                                                                       |
|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Term                                            |                                                                                                                                                   | Definition                                                                                                                                                                                                                                                                      |                                                                                                                                       |
| Single-ended voltage referenced I/O<br>standard | AC values indicate the voltage le<br>values indicate the voltage levels<br>After the receiver input has cross<br>The new logic state is then main | "L and HSTL I/O defines both the AC<br>vels at which the receiver must meet it<br>at which the final logic state of the rec<br>sed the AC value, the receiver changes<br>tained as long as the input stays beyon<br>the receiver timing in the presence of in<br>d I/O Standard | ts timing specifications. The DC<br>ceiver is unambiguously defined.<br>to the new logic state.<br>Id the DC threshold. This approach |
|                                                 |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 | V <sub>CCI0</sub>                                                                                                                     |
|                                                 |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 |                                                                                                                                       |
|                                                 | V <sub>0H</sub>                                                                                                                                   |                                                                                                                                                                                                                                                                                 | V <sub>IH(AC)</sub>                                                                                                                   |
|                                                 |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 | VIH(DC)                                                                                                                               |
|                                                 |                                                                                                                                                   | V <sub>REF</sub>                                                                                                                                                                                                                                                                | V <sub>IL(DC)</sub>                                                                                                                   |
|                                                 |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 | V IL(AC )                                                                                                                             |
|                                                 | V <sub>0L</sub>                                                                                                                                   |                                                                                                                                                                                                                                                                                 |                                                                                                                                       |
|                                                 |                                                                                                                                                   |                                                                                                                                                                                                                                                                                 | V <sub>SS</sub>                                                                                                                       |
| t <sub>C</sub>                                  | High-speed receiver/transmitter                                                                                                                   | input and output clock period.                                                                                                                                                                                                                                                  |                                                                                                                                       |
| TCCS (channel-to-channel-skew)                  |                                                                                                                                                   | ne fastest and slowest output edges, ind<br>the same PLL. The clock is included in<br>er SW in this table).                                                                                                                                                                     |                                                                                                                                       |
| t <sub>DUTY</sub>                               | High-speed I/O block—Duty cyc                                                                                                                     | cle on high-speed transmitter output c                                                                                                                                                                                                                                          | lock.                                                                                                                                 |



| Term                       | Definition                                                                                                                                                            |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>FALL</sub>          | Signal high-to-low transition time (80–20%)                                                                                                                           |
| t <sub>INCCJ</sub>         | Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                |
| t <sub>outpj_io</sub>      | Period jitter on the GPIO driven by a PLL                                                                                                                             |
| t <sub>outpj_dc</sub>      | Period jitter on the dedicated clock output driven by a PLL                                                                                                           |
| t <sub>RISE</sub>          | Signal low-to-high transition time (20–80%)                                                                                                                           |
| Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/$ (Receiver Input Clock Frequency Multiplication Factor) = $t_C/w$ )  |
| V <sub>CM(DC)</sub>        | DC common mode input voltage.                                                                                                                                         |
| V <sub>ICM</sub>           | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                 |
| V <sub>ID</sub>            | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.          |
| V <sub>DIF(AC)</sub>       | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                           |
| V <sub>DIF(DC)</sub>       | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                          |
| V <sub>IH</sub>            | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                 |
| V <sub>IH(AC)</sub>        | High-level AC input voltage                                                                                                                                           |
| V <sub>IH(DC)</sub>        | High-level DC input voltage                                                                                                                                           |
| V <sub>IL</sub>            | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                   |
| V <sub>IL(AC)</sub>        | Low-level AC input voltage                                                                                                                                            |
| V <sub>IL(DC)</sub>        | Low-level DC input voltage                                                                                                                                            |
| V <sub>OCM</sub>           | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                             |
| V <sub>OD</sub>            | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. |
| V <sub>SWING</sub>         | Differential input voltage                                                                                                                                            |
| V <sub>X</sub>             | Input differential cross point voltage                                                                                                                                |



| Term            | Definition                              |
|-----------------|-----------------------------------------|
| V <sub>OX</sub> | Output differential cross point voltage |
| W               | High-speed I/O block—Clock boost factor |

## **Document Revision History**

| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2016 | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul> |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015 | 2015.12.16 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table.</li> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_starb</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the minimum specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.</li> <li>Updated T <sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T <sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk</sub>, T<sub>su</sub>, and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams:</li> <li>Quad SPI Flash Timing Diagram</li> <li>SD/MMC Timing Diagram</li> <li>Updated configuration .rbf sizes for Arria V devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> |



| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                        |
|-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.16 | • Added the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Arria V Devices table:                                                                                                                                        |
|           |            | • True RSDS output standard: data rates of up to 360 Mbps                                                                                                                                                                                                                                                      |
|           |            | True mini-LVDS output standard: data rates of up to 400 Mbps                                                                                                                                                                                                                                                   |
|           |            | • Added note in the condition for Transmitter—Emulated Differential I/O Standards f <sub>HSDR</sub> data rate parameter in the High-Speed I/O Specifications for Arria V Devices table. Note: When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. |
|           |            | Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.                                                                                                                                                                                                             |
|           |            | Updated T <sub>h</sub> location in I <sup>2</sup> C Timing Diagram.                                                                                                                                                                                                                                            |
|           |            | Updared T <sub>wp</sub> location in NAND Address Latch Timing Diagram.                                                                                                                                                                                                                                         |
|           |            | <ul> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for<br/>Arria V Devices table.</li> </ul>                                                                                                                                              |
|           |            | • Updated the maximum value for $t_{CO}$ from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices table.                                                                                                                                                                   |
|           |            | • Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.                                                                                                                                                                            |
|           |            | FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1                                                                                                                                                                                                                                               |
|           |            | <ul> <li>FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is &gt;1</li> </ul>                                                                                                                                                                                                                       |
|           |            | AS Configuration Timing Waveform                                                                                                                                                                                                                                                                               |
|           |            | PS Configuration Timing Waveform                                                                                                                                                                                                                                                                               |



#### 1-96 **Document Revision History**

| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.30 | • Updated the description for V <sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply" in the following tables:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |            | <ul> <li>Absolute Maximum Ratings for Arria V Devices</li> <li>HPS Power Supply Operating Conditions for Arria V SX and ST Devices</li> <li>Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> <li>Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.</li> <li>Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.</li> <li>Updated HPS Clock Performance main_base_clk specifications from 525 MHz (for -I3 speed grade) and 462 MHz (for -C4 speed grade) to 400 MHz.</li> <li>Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C5, -I5, and -C6 speed grades), 1,850 MHz (for -C4 speed grade), and 2,100 MHz (for -I3 speed grade).</li> </ul>                                                                                                                           |
|              |            | <ul> <li>Changed the symbol for HPS PLL input jitter divide value from NR to N.</li> <li>Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables: <ul> <li>SPI Master Timing Requirements for Arria V Devices</li> <li>SPI Slave Timing Requirements for Arria V Devices</li> </ul> </li> <li>Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.</li> <li>Added HPS JTAG timing specifications.</li> <li>Updated FPGA JTAG timing specifications note as follows: A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 13 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.</li> <li>Updated the value in the V<sub>ICM</sub> (AC Coupled) row and in note 6 from 650 mV to 750 mV in the Transceiver Specifications for Arria V GT and ST Devices table.</li> </ul> |



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated T<sub>d</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>d</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> |
| February 2014 | 3.7     | <ul> <li>Updated V<sub>CCRSTCLK_HPS</sub> maximum specification in Table 1.</li> <li>Added V<sub>CC_AUX_SHARED</sub> specification in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| December 2013 | 3.6     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| 1-98 | Document Revision History |
|------|---------------------------|
|------|---------------------------|

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, and Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                                    |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                                        |



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated $V_{CCR_GXBL/R}$ , $V_{CCT_GXBL/R}$ , and $V_{CCL_GXBL/R}$ values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Arria V GX, GT, SX, and ST Device Datasheet

### 1-100 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2012     | 2.0     | <ul> <li>Updated for the Quartus II software v12.0 release:</li> <li>Restructured document.</li> <li>Updated "Supply Current and Power Consumption" section.</li> <li>Updated Table 20, Table 21, Table 24, Table 25, Table 26, Table 35, Table 39, Table 43, and Table 52.</li> <li>Added Table 22, Table 23, and Table 33.</li> <li>Added Figure 1–1 and Figure 1–2.</li> <li>Added "Initialization" and "Configuration Files" sections.</li> </ul> |
| February 2012 | 1.3     | <ul> <li>Updated Table 2-1.</li> <li>Updated Transceiver-FPGA Fabric Interface rows in Table 2–20.</li> <li>Updated V<sub>CCP</sub> description.</li> </ul>                                                                                                                                                                                                                                                                                           |
| December 2011 | 1.2     | Updated Table 2–1 and Table 2–3.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November 2011 | 1.1     | <ul> <li>Updated Table 2–1, Table 2–19, Table 2–26, and Table 2–36.</li> <li>Added Table 2–5.</li> <li>Added Figure 2–4.</li> </ul>                                                                                                                                                                                                                                                                                                                   |
| August 2011   | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                      |





This document covers the electrical and switching characteristics for Arria V GZ devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This document also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.

#### **Related Information**

#### Arria V Device Overview

For information regarding the densities and packages of devices in the Arria V GZ family.

## **Electrical Characteristics**

### **Operating Conditions**

When you use Arria V GZ devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Arria V GZ devices, you must consider the operating requirements described in this datasheet.

Arria V GZ devices are offered in commercial and industrial temperature grades.

Commercial devices are offered in -3 (fastest) and -4 core speed grades. Industrial devices are offered in -3L and -4 core speed grades. Arria V GZ devices are offered in -2 and -3 transceiver speed grades.

© 2016 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





#### 2-2 Absolute Maximum Ratings

### Table 2-1: Commercial and Industrial Speed Grade Offering for Arria V GZ Devices

C = Commercial temperature grade; I = Industrial temperature grade.

Lower number refers to faster speed grade.

L = Low power devices.

| Transceiver Speed Grade | Core Speed Grade |     |     |     |  |  |
|-------------------------|------------------|-----|-----|-----|--|--|
|                         | С3               | C4  | I3L | 14  |  |  |
| 2                       | Yes              | —   | Yes | —   |  |  |
| 3                       |                  | Yes | —   | Yes |  |  |

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Arria V GZ devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

**Caution:** Conditions other than those listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 2-2: Absolute Maximum Ratings for Arria V GZ Devices

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |



| Symbol                | Description                    | Minimum | Maximum | Unit |
|-----------------------|--------------------------------|---------|---------|------|
| V <sub>CCD_FPLL</sub> | PLL digital power supply       | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply        | -0.5    | 3.4     | V    |
| VI                    | DC input voltage               | -0.5    | 3.8     | V    |
| TJ                    | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>      | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub>      | DC output current per pin      | -25     | 40      | mA   |

### Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    |         | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

### Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



#### 2-4 Recommended Operating Conditions

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle.

For example, a signal that overshoots to 3.95 V can be at 3.95 V for only  $\sim 21\%$  over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to  $\sim 2$  years.

### Table 2-4: Maximum Allowed Overshoot During Transitions for Arria V GZ Devices

| Symbol  | Description      | Condition (V) Overshoot Duration as % @ T」= 100°C |     | Unit |
|---------|------------------|---------------------------------------------------|-----|------|
|         |                  | 3.8                                               | 100 | %    |
|         |                  | 3.85                                              | 64  | %    |
|         |                  | 3.9                                               | 36  | %    |
|         |                  | 3.95                                              | 21  | %    |
| Vi (AC) | AC input voltage | 4                                                 | 12  | %    |
|         |                  | 4.05                                              | 7   | %    |
|         |                  | 4.1                                               | 4   | %    |
|         |                  | 4.15                                              | 2   | %    |
|         |                  | 4.2                                               | 1   | %    |

### **Recommended Operating Conditions**

### Table 2-5: Recommended Operating Conditions for Arria V GZ Devices

Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol          | Description                                             | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------|---------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CC</sub> | Core voltage and periphery circuitry power supply (115) | _         | 0.82                     | 0.85    | 0.88                     | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(115)</sup> The V<sub>CC</sub> core supply must be set to 0.9 V if the Partial Reconfiguration (PR) feature is used.

| Symbol                            | Description                                                                           | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------------------------|---------------------------------------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CCPT</sub>                 | Power supply for programmable power technology                                        | _         | 1.45                     | 1.50    | 1.55                     | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply for the programmable power technology                                | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCPD</sub> <sup>(116</sup> | I/O pre-driver (3.0 V) power supply                                                   |           | 2.85                     | 3.0     | 3.15                     | V    |
| )                                 | I/O pre-driver (2.5 V) power supply                                                   |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (3.0 V) power supply                                                      |           | 2.85                     | 3.0     | 3.15                     | V    |
|                                   | I/O buffers (2.5 V) power supply                                                      |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (1.8 V) power supply                                                      |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCIO</sub>                 | I/O buffers (1.5 V) power supply                                                      |           | 1.425                    | 1.5     | 1.575                    | V    |
|                                   | I/O buffers (1.35 V) power supply                                                     |           | 1.283                    | 1.35    | 1.45                     | V    |
|                                   | I/O buffers (1.25 V) power supply                                                     | _         | 1.19                     | 1.25    | 1.31                     | V    |
|                                   | I/O buffers (1.2 V) power supply                                                      |           | 1.14                     | 1.2     | 1.26                     | V    |
|                                   | Configuration pins (3.0 V) power supply                                               |           | 2.85                     | 3.0     | 3.15                     | V    |
| V <sub>CCPGM</sub>                | Configuration pins (2.5 V) power supply                                               |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | Configuration pins (1.8 V) power supply                                               |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCA</sub> _<br>FPLL        | PLL analog voltage regulator power supply                                             | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCD</sub><br>FPLL          | PLL digital voltage regulator power supply                                            |           | 1.45                     | 1.5     | 1.55                     | V    |
| V <sub>CCBAT</sub> (117           | <sup>9</sup> Battery back-up power supply (For design security volatile key register) | _         | 1.2                      | _       | 3.0                      | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements.
Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(116)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(117)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

| Symbol            | Description                    | Condition    | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-------------------|--------------------------------|--------------|--------------------------|---------|--------------------------|------|
| VI                | DC input voltage               |              | -0.5                     | _       | 3.6                      | V    |
| Vo                | Output voltage                 |              | 0                        |         | V <sub>CCIO</sub>        | V    |
| TI                | Operating junction temperature | Commercial   | 0                        |         | 85                       | °C   |
| Ij                |                                | Industrial   | -40                      | _       | 100                      | °C   |
| t                 | Power supply ramp time         | Standard POR | 200 µs                   | _       | 100 ms                   | _    |
| t <sub>RAMP</sub> |                                | Fast POR     | 200 µs                   | —       | 4 ms                     | —    |

#### **Recommended Transceiver Power Supply Operating Conditions**

## Table 2-6: Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices

| Symbol                                     | Description                                       | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |  |
|--------------------------------------------|---------------------------------------------------|--------------------------|---------|--------------------------|------|--|
| V <sub>CCA_GXBL</sub>                      | Transceiver channel PLL power supply (left side)  | 2.85                     | 3.0     | 3.15                     | V    |  |
| (119), (120)                               | Transcerver channel FLL power supply (left side)  | 2.375                    | 2.5     | 2.625                    | v    |  |
| V <sub>CCA_</sub>                          | Transcoiver channel DLL never supply (right side) | 2.85                     | 3.0     | 3.15                     | V    |  |
| $V_{\text{CCA}}_{(\overline{119})}, (120)$ | Transceiver channel PLL power supply (right side) | 2.375                    | 2.5     | 2.625                    |      |  |
| V <sub>CCHIP_L</sub>                       | Transceiver hard IP power supply (left side)      | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_L</sub>                      | Transceiver PCS power supply (left side)          | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_R</sub>                      | Transceiver PCS power supply (right side)         | 0.82                     | 0.85    | 0.88                     | V    |  |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(119) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(120)</sup> When using ATX PLLs, the supply must be 3.0 V.



| Symbol                                 | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |
|----------------------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBL</sub> <sup>(121)</sup> | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBR</sub> <sup>(121)</sup> | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        | Transmitter analog power supply (left side)         | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBL</sub> <sup>(121)</sup> |                                                     | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBR</sub> <sup>(121)</sup> | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
| V <sub>CCH_GXBL</sub>                  | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |
| V <sub>CCH_GXBR</sub>                  | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |



<sup>&</sup>lt;sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

#### **Transceiver Power Supply Requirements**

## Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

# **DC Characteristics**

#### Supply Current

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

Send Feedback



<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide For more information about the EPE tool.
- **PowerPlay Power Analysis** ٠ For more information about PowerPlay power analysis.

#### **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus II PowerPlay Power Analyzer feature.

Note: You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide For more information about the EPE tool.
- PowerPlay Power Analysis For more information about PowerPlay power analysis.

#### I/O Pin Leakage Current

#### Table 2-8: I/O Pin Leakage Current for Arria V GZ Devices

## If $V_O = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu$ A of leakage current per I/O is expected.

| Symbol          | Description           | Conditions                     | Min | Тур | Max | Unit |
|-----------------|-----------------------|--------------------------------|-----|-----|-----|------|
| $I_{I}$         | Input pin             | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O<br>pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -30 |     | 30  | μΑ   |



**Bus Hold Specifications** 

# Table 2-9: Bus Hold Parameters for Arria V GZ Devices

|                               |                   |                                                |       |      |       |      | V <sub>C</sub> | CIO  |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|----------------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2   | 2 V  | 1.5   | 5 V  | 1.8            | 8 V  | 2.5   | 5 V  | 3.(   | V V  | Unit |
|                               |                   |                                                | Min   | Max  | Min   | Max  | Min            | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  |      | 25.0  | _    | 30.0           |      | 50.0  |      | 70.0  |      | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 |      | -25.0 | _    | -30.0          | _    | -50.0 | _    | -70.0 | _    | μΑ   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | $0V < V_{IN} < V_{CCIO}$                       |       | 120  | _     | 160  | _              | 200  | _     | 300  | _     | 500  | μΑ   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | $0V < V_{IN} < V_{CCIO}$                       |       | -120 | _     | -160 | _              | -200 | _     | -300 | _     | -500 | μΑ   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68           | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

## **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block.



### Table 2-10: OCT Calibration Accuracy Specifications for Arria V GZ Devices

OCT calibration accuracy is valid at the time of calibration only.

| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | Calibration Ac | Unit          |      |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|------|
| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | C3, I3L        | C4, I4        | Onit |
| 25-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (25- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 50-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                                                       | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15            | ±15           | %    |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                             | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | $V_{CCIO} = 1.2 V$                            | ±15            | ±15           | %    |
| $50-\Omega R_T$                                                                           | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                  | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40     | -10 to<br>+40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ $R_{\rm T}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40     | -10 to<br>+40 | %    |
| 60- $\Omega$ and 120- $\Omega$ $R_{T}$                                                    | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | $V_{CCIO} = 1.2$                              | -10 to +40     | -10 to<br>+40 | %    |
| 25- $\Omega$ R <sub>S_left_shift</sub>                                                    | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |



| Symbol                      | Description                                                            | Conditions                        | Resistance | Unit   |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Onit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V        | ±40        | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$                | ±50        | ±50    | %    |
| 50-Ω R <sub>S</sub>         | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V        | ±40        | ±40    | %    |
| 50-Ω R <sub>S</sub>         | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$                | ±50        | ±50    | %    |
| 100-Ω R <sub>D</sub>        | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$                | ±25        | ±25    | %    |

Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\mathsf{OCT}} = \mathbf{R}_{\mathsf{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The R<sub>oct</sub> value shows the range of OCT resistance with the variation of temperature and V<sub>ccio</sub>.

2.  $R_{SCAL}$  is the OCT resistance value at power-up.

3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.

4.  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.

5. dR/dT is the percentage change of  $R_{SCAL}$  with temperature.

6. dR/dV is the percentage change of  $R_{scal}$  with voltage.





### Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

| Symbol | Description                                           | V <sub>CCIO</sub> (V) | Typical | Unit |  |
|--------|-------------------------------------------------------|-----------------------|---------|------|--|
|        |                                                       | 3.0                   | 0.0297  |      |  |
|        |                                                       | 2.5                   | 0.0344  |      |  |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |  |
|        |                                                       | 1.5                   | 0.0744  |      |  |
|        |                                                       | 1.2                   | 0.1241  |      |  |
|        |                                                       | 3.0                   | 0.189   |      |  |
|        |                                                       | 2.5                   | 0.208   |      |  |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |  |
|        |                                                       | 1.5                   | 0.273   |      |  |
|        |                                                       | 1.2                   | 0.317   |      |  |

Valid for a  $V_{CCIO}$  range of ±5% and a temperature range of 0° to 85°C.

# **Pin Capacitance**

## Table 2-13: Pin Capacitance for Arria V GZ Devices

| Symbol             | Description                                                                         | Maximum | Unit |  |
|--------------------|-------------------------------------------------------------------------------------|---------|------|--|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                                    | 6       | pF   |  |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                                    | 6       | pF   |  |
| C <sub>OUTFB</sub> | C <sub>OUTFB</sub> Input capacitance on dual-purpose clock output and feedback pins |         |      |  |



#### Hot Socketing

#### Table 2-14: Hot Socketing Specifications for Arria V GZ Devices

| Symbol                    | Description                                | Maximum               |
|---------------------------|--------------------------------------------|-----------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 µA                |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(124)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA                |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA                 |

#### **Internal Weak Pull-Up Resistor**

## Table 2-15: Internal Weak Pull-Up Resistor for Arria V GZ Devices

All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

| Symbol          | Description                           | V <sub>CCIO</sub> Conditions (V) <sup>(125)</sup> | Value <sup>(126)</sup> | Unit |
|-----------------|---------------------------------------|---------------------------------------------------|------------------------|------|
|                 |                                       | 3.0 ±5%                                           | 25                     | kΩ   |
|                 |                                       | 2.5 ±5%                                           | 25                     | kΩ   |
|                 | Value of the I/O pin pull-up resistor | 1.8 ±5%                                           | 25                     | kΩ   |
| R <sub>PU</sub> | as user mode if you enable the        | 1.5 ±5%                                           | 25                     | kΩ   |
|                 |                                       | 1.35 ±5%                                          | 25                     | kΩ   |
|                 |                                       | 1.25 ±5%                                          | 25                     | kΩ   |
|                 |                                       | 1.2 ±5%                                           | 25                     | kΩ   |

<sup>(124)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.





 $<sup>^{(125)}</sup>$  The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}.$ 

<sup>&</sup>lt;sup>(126)</sup> These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

# I/O Standard Specifications

The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

| Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| I/O Standard |       | V <sub>CCIO</sub> (V) |       | VI   | <sub>L</sub> (V)          | VIH                         | (V)                     | V <sub>OL</sub> (V)       | V <sub>OH</sub> (V)      | l <sub>OL</sub> (mA) | l <sub>OH</sub> (mA) |
|--------------|-------|-----------------------|-------|------|---------------------------|-----------------------------|-------------------------|---------------------------|--------------------------|----------------------|----------------------|
|              | Min   | Тур                   | Max   | Min  | Max                       | Min                         | Max                     | Max                       | Min                      | 10L (IIIA)           | 10H (1117)           |
| LVTTL        | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                     | 0.4                       | 2.4                      | 2                    | -2                   |
| LVCMOS       | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                     | 0.2                       | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                 |
| 2.5 V        | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                       | 1.7                         | 3.6                     | 0.4                       | 2                        | 1                    | -1                   |
| 1.8 V        | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                      | V <sub>CCIO</sub> – 0.45 | 2                    | -2                   |
| 1.5 V        | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{CCIO}$   | 2                    | -2                   |
| 1.2 V        | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{CCIO}$   | 2                    | -2                   |

# Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)    |                           |                            | V                | <sub>Π</sub> (V)        |
|------------------------|-------|-----------------------|-------|------------------------|-------------------------|---------------------------|----------------------------|------------------|-------------------------|
| 1/O Standard           | Min   | Тур                   | Мах   | Min                    | Тур                     | Мах                       | Min                        | Тур              | Мах                     |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 	imes V_{ m CCIO}$  | V <sub>REF</sub> - 0.04    | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                     | 0.969                     | V <sub>REF</sub> - 0.04    | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | $0.49 \times V_{\rm CCIO}$ | 0.5 ×<br>VCCIO   | $0.51 \times V_{CCIO}$  |



| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)     |                            |                             | V <sub>T</sub>        | <sub>T</sub> (V)       |
|-------------------------|-------|-----------------------|-------|------------------------|--------------------------|----------------------------|-----------------------------|-----------------------|------------------------|
|                         | Min   | Тур                   | Max   | Min                    | Тур                      | Max                        | Min                         | Тур                   | Мах                    |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.51 \times V_{ m CCIO}$  | 0.49 ×<br>V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{ m CCIO}$ | $0.51 \times V_{\rm CCIO}$ | $0.49 \times V_{\rm CCIO}$  | 0.5 ×<br>VCCIO        | $0.51 \times V_{CCIO}$ |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.51 \times V_{ m CCIO}$  | $0.49 \times V_{ m CCIO}$   | 0.5 ×<br>VCCIO        | $0.51 \times V_{CCIO}$ |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                   | 0.9                      | 0.95                       |                             | V <sub>CCIO</sub> /2  | _                      |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                   | 0.75                     | 0.9                        |                             | V <sub>CCIO</sub> /2  | _                      |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.53 \times V_{ m CCIO}$  |                             | V <sub>CCIO</sub> /2  | _                      |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.51 \times V_{ m CCIO}$  | —                           | —                     | _                      |

# Table 2-18: Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V GZ Devices

| I/O Standard       | V <sub>IL(D</sub> | <sub>C)</sub> (V)           | V <sub>IH(D</sub>        | <sub>_)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)     | l <sub>ol</sub> (mA)   | l <sub>oh</sub> (mA)   |
|--------------------|-------------------|-----------------------------|--------------------------|-------------------|-------------------------|-------------------------|----------------------------|-------------------------|------------------------|------------------------|
|                    | Min               | Max                         | Min                      | Max               | Мах                     | Min                     | Max                        | Min                     | י <sub>סן</sub> (וווא) | י <sub>oh</sub> (יויה) |
| SSTL-2 Class<br>I  | -0.3              | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> + 0.608 | 8.1                    | -8.1                   |
| SSTL-2 Class<br>II | -0.3              | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81  | 16.2                   | -16.2                  |
| SSTL-18<br>Class I | -0.3              | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> –<br>0.603 | V <sub>TT</sub> + 0.603 | 6.7                    | -6.7                   |



AV-51002 2016.06.20

| I/O Standard            | V <sub>IL(D</sub> | <sub>C)</sub> (V)           | V <sub>IH(D</sub>        | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)       | V <sub>OH</sub> (V)         | L (m A)              | I (m A)              |
|-------------------------|-------------------|-----------------------------|--------------------------|--------------------------|--------------------------|--------------------------|---------------------------|-----------------------------|----------------------|----------------------|
| I/O Standard            | Min               | Мах                         | Min                      | Max                      | Мах                      | Min                      | Max                       | Min                         | l <sub>ol</sub> (mA) | l <sub>oh</sub> (mA) |
| SSTL-18<br>Class II     | -0.3              | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                      | V <sub>CCIO</sub> –<br>0.28 | 13.4                 | -13.4                |
| SSTL-15<br>Class I      |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | —                        | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{ m CCIO}$  | $0.8 \times V_{ m CCIO}$    | 8                    | -8                   |
| SSTL-15<br>Class II     |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{ m CCIO}$  | $0.8 \times V_{ m CCIO}$    | 16                   | -16                  |
| SSTL-135<br>Class I, II |                   | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> – 0.16  | V <sub>REF</sub> + 0.16  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | _                    | —                    |
| SSTL-125<br>Class I, II |                   | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85  | —                        | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | _                    | —                    |
| SSTL-12<br>Class I, II  | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | —                    | _                    |
| HSTL-18<br>Class I      | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 8                    | -8                   |
| HSTL-18<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 16                   | -16                  |
| HSTL-15<br>Class I      | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 8                    | -8                   |
| HSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 16                   | -16                  |
| HSTL-12<br>Class I      | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{ m CCIO}$   | 8                    | -8                   |
| HSTL-12<br>Class II     | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{ m CCIO}$   | 16                   | -16                  |
| HSUL-12                 |                   | V <sub>REF</sub> –<br>0.13  | V <sub>REF</sub> + 0.13  | _                        | V <sub>REF</sub> – 0.22  | V <sub>REF</sub> + 0.22  | $0.1 \times V_{CCIO}$     | $0.9 \times V_{CCIO}$       | _                    | _                    |

Arria V GZ Device Datasheet

Altera Corporation



Table 2-19: Differential SSTL I/O Standards for Arria V GZ Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       | V <sub>SWIN</sub> | <sub>G(DC)</sub> (V)    |                                 | $V_{X(AC)}(V)$       |                              |                                               | V <sub>SWING(AC)</sub> (V) |
|-------------------------|-------|-----------------------|-------|-------------------|-------------------------|---------------------------------|----------------------|------------------------------|-----------------------------------------------|----------------------------|
|                         | Min   | Тур                   | Max   | Min               | Max                     | Min                             | Тур                  | Max                          | Min                                           | Мах                        |
| SSTL-2 Class I,<br>II   | 2.375 | 2.5                   | 2.625 | 0.3               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.2   |                      | $V_{CCIO}/2 + 0.2$           | 0.62                                          | $V_{CCIO} + 0.6$           |
| SSTL-18 Class I,<br>II  | 1.71  | 1.8                   | 1.89  | 0.25              | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.175 |                      | V <sub>CCIO</sub> /2 + 0.175 | 0.5                                           | V <sub>CCIO</sub> + 0.6    |
| SSTL-15 Class I,<br>II  | 1.425 | 1.5                   | 1.575 | 0.2               | (127)                   | V <sub>CCIO</sub> /2<br>- 0.15  |                      | V <sub>CCIO</sub> /2 + 0.15  | 0.35                                          | _                          |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2               | (127)                   | V <sub>CCIO</sub> /2<br>- 0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | 0.18              | (127)                   | V <sub>CCIO</sub> /2<br>- 0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | _                          |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.18              |                         | V <sub>REF</sub><br>-0.15       | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15      | -0.30                                         | 0.30                       |

# Table 2-20: Differential HSTL and HSUL I/O Standards for Arria V GZ Devices

| I/O Standard           |       | V <sub>CCIO</sub> (\ | /)    | V <sub>DIF</sub> | <sub>(DC)</sub> (V) |      | V <sub>X(AC)</sub> (V) |      | V <sub>CN</sub> | <sub>A(DC)</sub> (V | )    | V   | <sub>DIF(AC)</sub> (V) |
|------------------------|-------|----------------------|-------|------------------|---------------------|------|------------------------|------|-----------------|---------------------|------|-----|------------------------|
|                        | Min   | Тур                  | Max   | Min              | Max                 | Min  | Тур                    | Max  | Min             | Тур                 | Max  | Min | Max                    |
| HSTL-18 Class<br>I, II | 1.71  | 1.8                  | 1.89  | 0.2              | _                   | 0.78 |                        | 1.12 | 0.78            | _                   | 1.12 | 0.4 | _                      |
| HSTL-15 Class<br>I, II | 1.425 | 1.5                  | 1.575 | 0.2              |                     | 0.68 | —                      | 0.9  | 0.68            | _                   | 0.9  | 0.4 | _                      |

Send Feedback



 $<sup>^{(127)}</sup>$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).

| I/O Standard           |      | V <sub>CCIO</sub> (\ | /)   | V <sub>DIF</sub> | -(DC) <b>(V)</b>        |                                      | V <sub>X(AC)</sub> (V) |                              | V <sub>CI</sub>           | <sub>M(DC)</sub> (V               | )                     | V    | <sub>DIF(AC)</sub> (V)   |
|------------------------|------|----------------------|------|------------------|-------------------------|--------------------------------------|------------------------|------------------------------|---------------------------|-----------------------------------|-----------------------|------|--------------------------|
|                        | Min  | Тур                  | Max  | Min              | Max                     | Min                                  | Тур                    | Max                          | Min                       | Тур                               | Max                   | Min  | Max                      |
| HSTL-12 Class<br>I, II | 1.14 | 1.2                  | 1.26 | 0.16             | V <sub>CCIO</sub> + 0.3 |                                      | $0.5 \times V_{CCIO}$  |                              | $0.4 \times V_{\rm CCIO}$ | 0.5<br>×<br>V <sub>CC</sub><br>IO | $0.6 \times V_{CCIO}$ | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14 | 1.2                  | 1.3  | 0.26             | 0.26                    | 0.5 ×<br>V <sub>CCIO</sub> –<br>0.12 | $0.5 \times V_{CCIO}$  | $0.5 \times V_{CCIO} + 0.12$ | $0.4 \times V_{\rm CCIO}$ | 0.5<br>×<br>V <sub>CC</sub><br>IO | $0.6 \times V_{CCIO}$ | 0.44 | 0.44                     |

## Table 2-21: Differential I/O Standard Specifications for Arria V GZ Devices

| I/O Standard   | Vc    | .cio (V) ( | 128)  |     | V <sub>ID</sub> (mV) <sup>(129)</sup> |     |      | V <sub>ICM(DC)</sub> (V)         |      | Vo    | <sub>D</sub> (V) <sup>(13</sup> | 0)  | V     | <sub>осм</sub> (V) <sup>(13</sup> | 0)    |
|----------------|-------|------------|-------|-----|---------------------------------------|-----|------|----------------------------------|------|-------|---------------------------------|-----|-------|-----------------------------------|-------|
|                | Min   | Тур        | Max   | Min | Condition                             | Max | Min  | Condition                        | Max  | Min   | Тур                             | Max | Min   | Тур                               | Max   |
| PCML           |       |            |       |     |                                       |     |      | -speed transce<br>Transceiver Po |      |       |                                 |     |       | mitter,                           |       |
| 2.5 V<br>LVDS  | 2.375 | 2.5        | 2.625 | 100 | V <sub>CM</sub> =                     |     | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps   | 1.8  | 0.247 |                                 | 0.6 | 1.125 | 1.25                              | 1.375 |
| (131)          | 2.373 | 2.5        | 2.025 | 100 | 1.25 V                                | _   | 1.05 | D <sub>MAX</sub> ><br>700 Mbps   | 1.55 | 0.247 | _                               | 0.6 | 1.125 | 1.25                              | 1.375 |
| BLVDS<br>(132) | 2.375 | 2.5        | 2.625 | 100 | _                                     |     |      |                                  |      |       | —                               |     |       |                                   | _     |

<sup>&</sup>lt;sup>(128)</sup> Differential inputs are powered by VCCPD which requires 2.5 V.



<sup>&</sup>lt;sup>(129)</sup> The minimum VID value is applicable over the entire common mode range, VCM.

<sup>&</sup>lt;sup>(130)</sup> RL range:  $90 \le \text{RL} \le 110 \Omega$ .

<sup>&</sup>lt;sup>(131)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

<sup>&</sup>lt;sup>(132)</sup> There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.

| I/O Standard                    | Vc    | <sub>:CIO</sub> (V) <sup>(</sup> | 128)  |     | V <sub>ID</sub> (mV) <sup>(129)</sup> |     |     | V <sub>ICM(DC)</sub> (V)       |       | Vo   | <sub>D</sub> (V) <sup>(13</sup> | 0)  | V   | ′ <sub>осм</sub> (V) <sup>(13</sup> | 30) |
|---------------------------------|-------|----------------------------------|-------|-----|---------------------------------------|-----|-----|--------------------------------|-------|------|---------------------------------|-----|-----|-------------------------------------|-----|
|                                 | Min   | Тур                              | Max   | Min | Condition                             | Max | Min | Condition                      | Max   | Min  | Тур                             | Max | Min | Тур                                 | Max |
| RSDS<br>(HIO)<br>(133)          | 2.375 | 2.5                              | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V           |     | 0.3 |                                | 1.4   | 0.1  | 0.2                             | 0.6 | 0.5 | 1.2                                 | 1.4 |
| Mini-<br>LVDS<br>(HIO)<br>(134) | 2.375 | 2.5                              | 2.625 | 200 | _                                     | 600 | 0.4 | _                              | 1.325 | 0.25 |                                 | 0.6 | 1   | 1.2                                 | 1.4 |
| LVPECL                          |       |                                  | _     | 300 |                                       |     | 0.6 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | _    |                                 |     | _   | _                                   | _   |
| (135), (136)                    |       |                                  | _     | 300 |                                       |     | 1   | D <sub>MAX</sub> ><br>700 Mbps | 1.6   | _    |                                 |     | _   | _                                   | _   |

## **Related Information**

Glossary on page 2-75



<sup>&</sup>lt;sup>(128)</sup> Differential inputs are powered by VCCPD which requires 2.5 V.

<sup>&</sup>lt;sup>(129)</sup> The minimum VID value is applicable over the entire common mode range, VCM.

<sup>(130)</sup> RL range:  $90 \le RL \le 110 \Omega$ .

<sup>&</sup>lt;sup>(133)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

<sup>&</sup>lt;sup>(134)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

<sup>&</sup>lt;sup>(135)</sup> LVPECL is only supported on dedicated clock input pins.

<sup>(136)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.

# **Switching Characteristics**

# **Transceiver Performance Specifications**

# **Reference Clock**

## Table 2-22: Reference Clock Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                                               | Conditions                                                | Transco               | eiver Speed  | Grade 2      | Transce     | eiver Speed | Grade 3       | Unit        |
|------------------------------------------------------------------|-----------------------------------------------------------|-----------------------|--------------|--------------|-------------|-------------|---------------|-------------|
| Symbol/Description                                               | Conditions                                                | Min                   | Тур          | Max          | Min         | Тур         | Мах           | Unit        |
| Reference Clock                                                  |                                                           |                       |              |              |             |             |               |             |
| Supported I/O Standards                                          | Dedicated reference clock<br>pin                          | 1.2-V PCM<br>and HCSL | IL, 1.4-V PC | CML, 1.5-V F | PCML, 2.5-V | 7 PCML, Di  | fferential LV | PECL, LVDS, |
|                                                                  | RX reference clock pin                                    | 1.4-V PCM             | IL, 1.5-V PC | CML, 2.5-V F | PCML, LVPI  | ECL, and LV | /DS           |             |
| Input Reference Clock<br>Frequency<br>(CMU PLL) <sup>(137)</sup> | _                                                         | 40                    | _            | 710          | 40          | _           | 710           | MHz         |
| Input Reference Clock<br>Frequency<br>(ATX PLL) <sup>(137)</sup> |                                                           | 100                   |              | 710          | 100         |             | 710           | MHz         |
| Rise time                                                        | Measure at ±60 mV of differential signal <sup>(138)</sup> | _                     |              | 400          |             |             | 400           | DS          |
| Fall time                                                        | Measure at ±60 mV of differential signal <sup>(138)</sup> | _                     |              | 400          |             |             | 400           | ps          |

<sup>(137)</sup> The input reference clock frequency options depend on the data rate and the device speed grade.

<sup>(138)</sup> REFCLK performance requires to meet transmitter REFCLK phase noise specification.



| Symbol/Description                         | Conditions                                    | Transc             | eiver Speed | Grade 2                       | Transce | eiver Speed | Grade 3 | Unit |
|--------------------------------------------|-----------------------------------------------|--------------------|-------------|-------------------------------|---------|-------------|---------|------|
| Symbol/Description                         | Conditions                                    | Min                | Тур         | Max                           | Min     | Тур         | Max     | Onic |
| Duty cycle                                 | —                                             | 45                 | —           | 55                            | 45      |             | 55      | %    |
| Spread-spectrum modulating clock frequency | PCI Express <sup>®</sup> (PCIe)               | 30                 |             | 33                            | 30      |             | 33      | kHz  |
| Spread-spectrum downspread                 | PCIe                                          |                    | 0 to        |                               |         | 0 to        | _       | %    |
|                                            |                                               |                    | -0.5        |                               |         | -0.5        |         |      |
| On-chip termination resistors              | —                                             |                    | 100         |                               | _       | 100         | —       | Ω    |
| Absolute V <sub>MAX</sub>                  | Dedicated reference clock pin                 | _                  | _           | 1.6                           |         |             | 1.6     | V    |
|                                            | RX reference clock pin                        |                    | _           | 1.2                           | _       |             | 1.2     |      |
| Absolute V <sub>MIN</sub>                  | —                                             | -0.4               | _           |                               | -0.4    |             | _       | V    |
| Peak-to-peak differential input<br>voltage | —                                             | 200                | _           | 1600                          | 200     |             | 1600    | mV   |
| V <sub>ICM</sub> (AC coupled)              | Dedicated reference clock pin                 | 10                 | 00/900/850  | (139)                         | 100     | 00/900/850  | (139)   | mV   |
| -                                          | RX reference clock pin                        | 1.0/0.9/0.85 (140) |             | 1.0/0.9/0.85 <sup>(140)</sup> |         |             | mV      |      |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for<br>PCIe reference clock | 250                |             | 550                           | 250     |             | 550     | mV   |

<sup>(139)</sup> The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level. <sup>(140)</sup> This supply follows VCCR\_GXB



AV-51002 2016.06.20

| Symbol/Description                                            | Conditions                  | Transco | eiver Speed ( | Grade 2 | Transce | eiver Speed ( | Grade 3 | Unit     |  |
|---------------------------------------------------------------|-----------------------------|---------|---------------|---------|---------|---------------|---------|----------|--|
| Symbol/Description                                            | Conditions                  | Min     | Тур           | Max     | Min     | Тур           | Max     | Onic     |  |
|                                                               | 100 Hz                      |         | —             | -70     | _       | —             | -70     | dBc/Hz   |  |
|                                                               | 1 kHz                       |         | —             | -90     | _       | _             | -90     | dBc/Hz   |  |
| Transmitter REFCLK Phase<br>Noise (622 MHz) <sup>(141)</sup>  | 10 kHz                      |         | —             | -100    |         | —             | -100    | dBc/Hz   |  |
|                                                               | 100 kHz                     |         | —             | -110    | _       | —             | -110    | dBc/Hz   |  |
|                                                               | ≥1 MHz                      |         | —             | -120    |         |               | -120    | dBc/Hz   |  |
| Transmitter REFCLK Phase<br>Jitter (100 MHz) <sup>(142)</sup> | 10 kHz to 1.5 MHz<br>(PCIe) |         | _             | 3       |         | _             | 3       | ps (rms) |  |
| R <sub>REF</sub>                                              | —                           |         | 1800 ±1%      | _       |         | 1800 ±1%      |         | Ω        |  |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

Arria V GZ Device Datasheet



<sup>(141)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).

 $<sup>^{(142)}</sup>$  To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.

# **Transceiver Clocks**

## Table 2-23: Transceiver Clocks Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                                 | Conditions              | Trans | ceiver Spee   | d Grade 2 | Transc | Unit          |     |      |
|----------------------------------------------------|-------------------------|-------|---------------|-----------|--------|---------------|-----|------|
| Symbol/Description                                 | Conditions              | Min   | Тур           | Max       | Min    | Тур           | Max | Onit |
| fixedclk clock frequency                           | PCIe<br>Receiver Detect | _     | 100 or<br>125 |           | _      | 100 or<br>125 | —   | MHz  |
| Reconfiguration clock (mgmt_clk_<br>clk) frequency | _                       | 100   |               | 125       | 100    | _             | 125 | MHz  |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

## Receiver

## Table 2-24: Receiver Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                    | Conditions                  | Trans    | ceiver Spee | d Grade 2 | Transc | Unit |      |      |
|---------------------------------------|-----------------------------|----------|-------------|-----------|--------|------|------|------|
| Symbol/Description                    | Conditions                  | Min      | Тур         | Мах       | Min    | Тур  | Max  | Onit |
| Supported I/O Standards               | 1.4-V PCML, 1.5-V PCML, 2.5 | -V PCML, | LVPECL,     | and LVDS  |        |      |      |      |
| Data rate (Standard PCS) (143), (144) | _                           | 600      |             | 9900      | 600    | —    | 8800 | Mbps |

<sup>&</sup>lt;sup>(143)</sup> The line data rate may be limited by PCS-FPGA interface speed grade.

<sup>(144)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.





AV-51002 2016.06.20

| Symbol/Description                                                                                  | Conditions                                                                       | Trans | ceiver Spee  | d Grade 2 | Transc | eiver Spe    | ed Grade 3 | – Unit |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|--------------|-----------|--------|--------------|------------|--------|
| Symbol/Description                                                                                  | Conditions                                                                       | Min   | Тур          | Max       | Min    | Тур          | Max        | Unit   |
| Data rate (10G PCS) <sup>(143)</sup> , <sup>(144)</sup>                                             | _                                                                                | 600   | _            | 12500     | 600    | _            | 10312.5    | Mbps   |
| Absolute $V_{MAX}$ for a receiver pin <sup>(145)</sup>                                              | —                                                                                | —     | —            | 1.2       | —      | _            | 1.2        | V      |
| Absolute $V_{MIN}$ for a receiver pin                                                               | _                                                                                | -0.4  | _            | _         | -0.4   | _            |            | V      |
| Maximum peak-to-peak differential input voltage $V_{\rm ID}$ (diff p-p) before device configuration |                                                                                  | _     | _            | 1.6       | _      | _            | 1.6        | V      |
| Maximum peak-to-peak differential<br>input voltage V <sub>ID</sub> (diff p-p) after                 | $V_{CCR\_GXB} = 1.0 V$ $(V_{ICM} = 0.75 V)$                                      | _     | _            | 1.8       | _      | _            | 1.8        | V      |
| device configuration <sup>(146)</sup>                                                               | $V_{\text{CCR}\_\text{GXB}} = 0.85 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | _     | _            | 2.4       |        | _            | 2.4        | V      |
| Minimum differential eye opening at receiver serial input pins <sup>(147)(148)</sup>                |                                                                                  | 85    | _            | _         | 85     | _            |            | mV     |
|                                                                                                     | 85– $\Omega$ setting                                                             | _     | 85 ± 30%     |           |        | 85 ±<br>30%  |            | Ω      |
| Differential on-chip termination                                                                    | 100– $\Omega$ setting                                                            | _     | 100 ±<br>30% | _         | _      | 100 ±<br>30% | _          | Ω      |
| resistors                                                                                           | 120– $\Omega$ setting                                                            | -     | 120 ±<br>30% | —         | —      | 120 ±<br>30% | —          | Ω      |
|                                                                                                     | 150– $\Omega$ setting                                                            | _     | 150 ±<br>30% |           | —      | 150 ±<br>30% |            | Ω      |

<sup>(145)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>(146)</sup> The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin -  $V_{ICM}$ ).

<sup>(147)</sup> The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

<sup>&</sup>lt;sup>(148)</sup> Minimum eye opening of 85 mV is only for the unstressed input eye condition.

| Symbol/Description                           | Conditions                                              | Trans | ceiver Spee | d Grade 2 | Transc | eiver Spe | ed Grade 3 | — Unit |
|----------------------------------------------|---------------------------------------------------------|-------|-------------|-----------|--------|-----------|------------|--------|
| Symbol/Description                           | Conditions                                              | Min   | Тур         | Мах       | Min    | Тур       | Мах        |        |
|                                              | $V_{CCR\_GXB} = 0.85 V$<br>full bandwidth               | _     | 600         | _         | _      | 600       | _          | mV     |
| V <sub>ICM</sub> (AC and DC coupled)         | $V_{CCR_{GXB}} = 0.85 V$<br>half bandwidth              |       | 600         |           |        | 600       | _          | mV     |
| V <sub>ICM</sub> (AC and DC coupled)         | $V_{CCR_{GXB}} = 1.0 V$<br>full bandwidth               | _     | 700         | _         | _      | 700       | _          | mV     |
|                                              | $V_{CCR_{GXB}} = 1.0 V$<br>half bandwidth               | _     | 700         |           | _      | 700       |            | mV     |
| t <sub>LTR</sub> <sup>(149)</sup>            | _                                                       |       |             | 10        | —      | _         | 10         | μs     |
| t <sub>LTD</sub> <sup>(150)</sup>            | —                                                       | 4     |             |           | 4      | _         |            | μs     |
| t <sub>LTD_manual</sub> <sup>(151)</sup>     | —                                                       | 4     | _           |           | 4      | _         |            | μs     |
| t <sub>LTR_LTD_manual</sub> <sup>(152)</sup> | _                                                       | 15    |             |           | 15     | _         |            | μs     |
| Programmable equalization (AC Gain)          | Full bandwidth (6.25 GHz)<br>Half bandwidth (3.125 GHz) |       |             | 16        |        |           | 16         | dB     |



 $<sup>^{(149)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $<sup>^{(150)}</sup>$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

<sup>(151)</sup>  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| Symbol/Description   | Conditions -        | Trans | ceiver Spee | d Grade 2 | Transc | Unit |     |      |
|----------------------|---------------------|-------|-------------|-----------|--------|------|-----|------|
| Symbol/Description   |                     | Min   | Тур         | Max       | Min    | Тур  | Мах | Onic |
|                      | DC gain setting = 0 |       | 0           | _         | _      | 0    | _   | dB   |
|                      | DC gain setting = 1 |       | 2           | _         | _      | 2    | —   | dB   |
| Programmable DC gain | DC gain setting = 2 |       | 4           |           |        | 4    |     | dB   |
|                      | DC gain setting = 3 |       | 6           |           |        | 6    | —   | dB   |
|                      | DC gain setting = 4 | —     | 8           | —         | —      | 8    | —   | dB   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

# Transmitter

#### Table 2-25: Transmitter Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description       | Conditions           | Trans | ceiver Spee | d Grade 2 | Transc | Unit |         |      |
|--------------------------|----------------------|-------|-------------|-----------|--------|------|---------|------|
| Symbol/Description       | Conditions           | Min   | Тур         | Мах       | Min    | Тур  | Max     | Onit |
| Supported I/O Standards  | 1.4-V and 1.5-V PCML |       |             |           |        |      |         |      |
| Data rate (Standard PCS) | —                    | 600   |             | 9900      | 600    | _    | 8800    | Mbps |
| Data rate (10G PCS)      | _                    | 600   |             | 12500     | 600    | _    | 10312.5 | Mbps |



| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Sumbol/Decorintion                                          | Conditions                                        | Trans | ceiver Spee  | d Grade 2 | Transo | eiver Spee   | ed Grade 3 | Unit |
|-------------------------------------------------------------|---------------------------------------------------|-------|--------------|-----------|--------|--------------|------------|------|
| Symbol/Description                                          | Conditions                                        | Min   | Тур          | Мах       | Min    | Тур          | Max        | Onic |
|                                                             | 85- $\Omega$ setting                              | _     | 85 ± 20%     | _         | _      | 85 ±<br>20%  | _          | Ω    |
| Differential on-chip termination                            | 100-Ω setting                                     | _     | 100 ±<br>20% |           | _      | 100 ±<br>20% | _          | Ω    |
| resistors                                                   | 120-Ω setting                                     | _     | 120 ±<br>20% |           | _      | 120 ±<br>20% | _          | Ω    |
|                                                             | 150-Ω setting                                     | _     | 150 ±<br>20% |           | _      | 150 ±<br>20% | _          | Ω    |
| V <sub>OCM</sub> (AC coupled)                               | 0.65-V setting                                    | —     | 650          |           | _      | 650          | —          | mV   |
| V <sub>OCM</sub> (DC coupled)                               | —                                                 |       | 650          |           | _      | 650          |            | mV   |
| Intra-differential pair skew                                | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _     |              | 15        | _      | _            | 15         | ps   |
| Intra-transceiver block transmitter channel-to-channel skew | x6 PMA bonded mode                                | _     | _            | 120       | _      | _            | 120        | ps   |
| Inter-transceiver block transmitter channel-to-channel skew | xN PMA bonded mode                                | —     | —            | 500       | _      | _            | 500        | ps   |

## **Related Information**

## Arria V Device Overview

For more information about device ordering codes.



# CMU PLL

### Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                     | Conditions | Trans | ceiver Spee | d Grade 2 | Transc | Unit |         |      |
|----------------------------------------|------------|-------|-------------|-----------|--------|------|---------|------|
| Symbol/Description                     | Conditions | Min   | Тур         | Max       | Min    | Тур  | Мах     | Onit |
| Supported data range                   | -          | 600   | _           | 12500     | 600    | _    | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> (153)       | _          | 1     |             |           | 1      |      |         | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup> | —          |       | —           | 10        | _      | _    | 10      | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $t_{\mbox{pll\_powerdown}}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

# ATX PLL

## Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                          | Conditions                | Transceiver Speed Grade 2 |     |       | Transc | - Unit |         |      |
|---------------------------------------------|---------------------------|---------------------------|-----|-------|--------|--------|---------|------|
| Symbol/Description                          | Conditions                | Min                       | Тур | Max   | Min    | Тур    | Max     | Onit |
|                                             | VCO post-divider<br>L = 2 | 8000                      |     | 12500 | 8000   | _      | 10312.5 | Mbps |
| Supported data rate range                   | L = 4                     | 4000                      | _   | 6600  | 4000   | —      | 6600    | Mbps |
|                                             | $L = 8^{(155)}$           | 2000                      |     | 3300  | 2000   | _      | 3300    | Mbps |
| t <sub>pll_powerdown</sub> <sup>(156)</sup> | —                         | 1                         |     |       | 1      | _      |         | μs   |
| t <sub>pll_lock</sub> <sup>(157)</sup>      | _                         |                           |     | 10    |        |        | 10      | μs   |

#### **Related Information**

- Arria V Device Overview For more information about device ordering codes.
- Transceiver Clocking in Arria V Devices For more information about clocking ATX PLLs.
- **Dynamic Reconfiguration in Arria V Devices** For more information about reconfiguring ATX PLLs.





<sup>(155)</sup> This clock can be further divided by central or local clock dividers making it possible to use ATX PLL for data rates < 1 Gbps. For more information about ATX PLLs, refer to the Transceiver Clocking in Arria V Devices chapter and the Dynamic Reconfiguration in Arria V Devices chapter.

 $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.

<sup>&</sup>lt;sup>(157)</sup> t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

# **Fractional PLL**

#### Table 2-28: Fractional PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |                                | Transceiver Speed Grade 3 |     |                                | Unit |
|---------------------------------------------|------------|---------------------------|-----|--------------------------------|---------------------------|-----|--------------------------------|------|
| Symbol/Description                          | Conditions | Min                       | Тур | Max                            | Min                       | Тур | Max                            | Onic |
| Supported data range                        | _          | 600                       | _   | 3250/<br>3125 <sup>(158)</sup> | 600                       | _   | 3250/<br>3125 <sup>(158)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(159)</sup> | _          | 1                         |     |                                | 1                         | _   |                                | μs   |
| t <sub>pll_lock</sub> (160)                 | —          | _                         | —   | 10                             |                           | _   | 10                             | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(158)</sup> When you use fPLL as a TXPLL of the transceiver.

 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (159)

 $t_{pll lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset. (160)

# **Clock Network Data Rate**

## Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications

Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

|                       | ATX PLL                   |                       | CMU PLL <sup>(161)</sup>                            |                           |                       | fPLL                               |                           |                       |                              |
|-----------------------|---------------------------|-----------------------|-----------------------------------------------------|---------------------------|-----------------------|------------------------------------|---------------------------|-----------------------|------------------------------|
| Clock Network         | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                     | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span              |
| x1 <sup>(162)</sup>   | 12.5                      | _                     | 6                                                   | 12.5                      | _                     | 6                                  | 3.125                     | _                     | 3                            |
| x6 <sup>(162)</sup>   | _                         | 12.5                  | 6                                                   | _                         | 12.5                  | 6                                  | _                         | 3.125                 | 6                            |
| x6 PLL Feedback (163) | _                         | 12.5                  | Side-wide                                           | _                         | 12.5                  | Side-wide                          | _                         | —                     | _                            |
| xN (PCIe)             | _                         | 8.0                   | 8                                                   | _                         | 5.0                   | 8                                  | _                         | _                     | _                            |
|                       | 8.0                       | 8.0                   | Up to 13<br>channels<br>above and<br>below PLL      |                           |                       | Up to 13                           |                           |                       | Up to 13<br>channels         |
| xN (Native PHY IP)    |                           | 8.01 to<br>9.8304     | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | channels<br>above and<br>below PLL | 3.125                     | 3.125                 | above<br>and<br>below<br>PLL |





<sup>&</sup>lt;sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>&</sup>lt;sup>(162)</sup> Channel span is within a transceiver bank.

<sup>&</sup>lt;sup>(163)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

AV-51002 2016.06.20

# **Standard PCS Data Rate**

# Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode (164) Transceiver | PMA Width   | 20                          | 20  | 16  | 16   | 10   | 10  | 8    | 8    |      |
|------------------------|-------------|-----------------------------|-----|-----|------|------|-----|------|------|------|
| Mode                   | Speed Grade | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10   | 16   | 8    |
| FIFO                   | 2           | C3, I3L core speed grade    | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7  | 4.24 | 3.76 |
| FIFO                   | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3  | 3.84 | 3.44 |
| Register               | 2           | C3, I3L<br>core speed grade | 9.9 | 9   | 7.92 | 7.2  | 4.9 | 4.,5 | 3.92 | 3.6  |
|                        | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1  | 3.52 | 3.28 |

**Related Information** 

**Operating Conditions** on page 2-1

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

# 10G PCS Data Rate

## Table 2-31: 10G PCS Approximate Maximum Data Rate (Gbps) for Arria V GZ Devices

| Mode <sup>(165)</sup> Transceiver<br>Speed Grade | Transceiver | PMA Width                   | 64      | 40      | 40    | 40      | 32       | 32    |
|--------------------------------------------------|-------------|-----------------------------|---------|---------|-------|---------|----------|-------|
|                                                  | Speed Grade | PCS Width                   | 64      | 66/67   | 50    | 40      | 64/66/67 | 32    |
| FIFO                                             | 2           | C3, I3L core speed<br>grade | 12.5    | 12.5    | 10.69 | 12.5    | 10.88    | 10.88 |
| FIFO                                             | 3           | C4, I4 core speed<br>grade  | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92     | 9.92  |
| Register                                         | 2           | C3, I3L core speed<br>grade | 12.5    | 12.5    | 10.69 | 12.5    | 10.88    | 10.88 |
| Register                                         | 3           | C4, I4 core speed<br>grade  | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92     | 9.92  |

**Altera Corporation** 





<sup>&</sup>lt;sup>(165)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

# **Typical VOD Settings**

# Table 2-32: Typical V<sub>OD</sub> Setting for Arria V GZ Channel, TX Termination = 100 $\Omega$

The tolerance is +/-20% for all VOD settings except for settings 2 and below.

| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 0 (166)                 | 0                          | 32                      | 640                        |
|                                                              | 1(166)                  | 20                         | 33                      | 660                        |
|                                                              | 2(166)                  | 40                         | 34                      | 680                        |
|                                                              | 3(166)                  | 60                         | 35                      | 700                        |
|                                                              | 4 <sup>(166)</sup>      | 80                         | 36                      | 720                        |
|                                                              | 5 <sup>(166)</sup>      | 100                        | 37                      | 740                        |
|                                                              | 6                       | 120                        | 38                      | 760                        |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 7                       | 140                        | 39                      | 780                        |
|                                                              | 8                       | 160                        | 40                      | 800                        |
|                                                              | 9                       | 180                        | 41                      | 820                        |
|                                                              | 10                      | 200                        | 42                      | 840                        |
|                                                              | 11                      | 220                        | 43                      | 860                        |
|                                                              | 12                      | 240                        | 44                      | 880                        |
|                                                              | 13                      | 260                        | 45                      | 900                        |
|                                                              | 14                      | 280                        | 46                      | 920                        |

<sup>(166)</sup> If TX termination resistance = 100  $\Omega$ , this VOD setting is illegal.



| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 15                      | 300                        | 47                      | 940                        |
|                                                              | 16                      | 320                        | 48                      | 960                        |
|                                                              | 17                      | 340                        | 49                      | 980                        |
|                                                              | 18                      | 360                        | 50                      | 1000                       |
|                                                              | 19                      | 380                        | 51                      | 1020                       |
|                                                              | 20                      | 400                        | 52                      | 1040                       |
|                                                              | 21                      | 420                        | 53                      | 1060                       |
|                                                              | 22                      | 440                        | 54                      | 1080                       |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 23                      | 460                        | 55                      | 1100                       |
|                                                              | 24                      | 480                        | 56                      | 1120                       |
|                                                              | 25                      | 500                        | 57                      | 1140                       |
|                                                              | 26                      | 520                        | 58                      | 1160                       |
|                                                              | 27                      | 540                        | 59                      | 1180                       |
|                                                              | 28                      | 560                        | 60                      | 1200                       |
|                                                              | 29                      | 580                        | 61                      | 1220                       |
|                                                              | 30                      | 600                        | 62                      | 1240                       |
|                                                              | 31                      | 620                        | 63                      | 1260                       |







Arria V GZ Device Datasheet

Typical VOD Settings 2-37



Send Feedback

# **Core Performance Specifications**

# **Clock Tree Specifications**

# Table 2-33: Clock Tree Performance for Arria V GZ Devices

| Symbol                    | Perfor  | Unit   |      |
|---------------------------|---------|--------|------|
| Symbol                    | C3, I3L | C4, I4 | Onit |
| Global and Regional Clock | 650     | 580    | MHz  |
| Periphery Clock           | 500     | 500    | MHz  |

# **PLL Specifications**

# Table 2-34: PLL Specifications for Arria V GZ Devices

| Symbol                            | Parameter                                               | Min | Тур | Мах  | Unit |
|-----------------------------------|---------------------------------------------------------|-----|-----|------|------|
| $f_{IN}^{(167)}$                  | Input clock frequency (C3, I3L speed grade)             | 5   | _   | 800  | MHz  |
|                                   | Input clock frequency (C4, I4 speed grade)              | 5   | _   | 650  | MHz  |
| f <sub>INPFD</sub>                | Input frequency to the PFD                              | 5   |     | 325  | MHz  |
| f <sub>FINPFD</sub>               | Fractional Input clock frequency to the PFD             | 50  | _   | 160  | MHz  |
| f <sub>VCO</sub> <sup>(168)</sup> | PLL VCO operating range (C3, I3L speed grade)           | 600 |     | 1600 | MHz  |
| IVCO                              | PLL VCO operating range (C4, I4 speed grade)            | 600 | _   | 1300 | MHz  |
| t <sub>EINDUTY</sub>              | Input clock or external feedback clock input duty cycle | 40  |     | 60   | %    |

<sup>(167)</sup> This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.



 $<sup>^{(168)}</sup>$  The VCO frequency reported by the Quartus II software in the **PLL Usage Summary** section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

| Symbol                     | Parameter                                                                                                       | Min | Тур | Max | Unit |
|----------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>out</sub> (169)     | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | _   | _   | 650 | MHz  |
| IOUT                       | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  |     |     | 580 | MHz  |
| f <sub>OUT_EXT</sub> (169) | Output frequency for an external clock output (C3, I3L speed grade)                                             |     |     | 667 | MHz  |
| TOUT_EXT                   | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   |     | 533 | MHz  |
| t <sub>OUTDUTY</sub>       | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>         | External feedback clock compensation time                                                                       |     |     | 10  | ns   |
| f <sub>dyconfigclk</sub>   | Dynamic configuration clock for mgmt_clk and scanclk                                                            |     | _   | 100 | MHz  |
| t <sub>LOCK</sub>          | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>         | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | _   | 1   | ms   |
|                            | PLL closed-loop low bandwidth                                                                                   |     | 0.3 | _   | MHz  |
| $f_{CLBW}$                 | PLL closed-loop medium bandwidth                                                                                |     | 1.5 | —   | MHz  |
|                            | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   | _   | MHz  |
| t <sub>PLL_PSERR</sub>     | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |
| t <sub>ARESET</sub>        | Minimum pulse width on the areset signal                                                                        | 10  | _   | _   | ns   |

(169) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL. (170) High bandwidth PLL settings are not supported in external feedback mode.



| x | Unit |  |
|---|------|--|

| Symbol                                                 | Parameter                                                                                              | Min  | Тур | Мах                                            | Unit      |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------|-----------|
| t <sub>INCCJ</sub> <sup>(171)</sup> , <sup>(172)</sup> | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                    | —    | —   | 0.15                                           | UI (p-p)  |
| INCC) ,                                                | Input clock cycle-to-cycle jitter ( $f_{REF} < 100 \text{ MHz}$ )                                      | -750 |     | +750                                           | ps (p-p)  |
| (172)                                                  | Period Jitter for dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    |     | 175                                            | ps (p-p)  |
| t <sub>outpj_dc</sub> <sup>(173)</sup>                 | Period Jitter for dedicated clock output in integer<br>PLL (f <sub>OUT</sub> < 100 Mhz)                | _    |     | 17.5                                           | mUI (p-p) |
| (172)                                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )           | _    |     | $250^{(176)}, \\ 175^{(174)}$                  | ps (p-p)  |
| t <sub>foutpj_dc</sub> <sup>(173)</sup>                | Period Jitter for dedicated clock output in fractional<br>PLL (f <sub>OUT</sub> < 100 MHz)             | _    |     | $25^{(176)}, \\ 17.5^{(174)}$                  | mUI (p-p) |
| tournoon a c (173)                                     | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    | _    | _   | 175                                            | ps (p-p)  |
| t <sub>outccj_dc</sub> (173)                           | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL ( $f_{OUT} < 100 \text{ MHz}$ )      | _    |     | 17.5                                           | mUI (p-p) |
| t <sub>FOUTCCJ_DC</sub> <sup>(173)</sup>               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | —    |     | 250 <sup>(176)</sup> ,<br>175 <sup>(174)</sup> | ps (p-p)  |
|                                                        | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   |      |     | 25 <sup>(176)</sup> ,<br>17.5 <sup>(174)</sup> | mUI (p-p) |

<sup>(172)</sup> The  $f_{REF}$  is fIN/N specification applies when N = 1.

<sup>(174)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.20–0.80 must be  $\geq$  1200 MHz.



<sup>&</sup>lt;sup>(171)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.

<sup>(173)</sup> Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.99999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in the "Worst-Case DCD on Arria V GZ I/O Pins" table.

PLL Specifications

| Symbol                                                                         | Parameter                                                                                                     | Min | Тур | Max  | Unit      |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t <sub>OUTPJ_IO</sub> <sup>, (173)</sup> , <sup>(175)</sup>                    | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )            | _   | _   | 600  | ps (p-p)  |
|                                                                                | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} < 100 \text{ MHz}$ )              |     |     | 60   | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup>  | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _   | _   | 600  | ps (p-p)  |
| tfoutpj_io                                                                     | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )           |     |     | 60   | mUI (p-p) |
| t <sub>outccj_io</sub> <sup>(173)</sup> , <sup>(175)</sup>                     | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    | _   | _   | 600  | ps (p-p)  |
| OUTCCJ_IO ,                                                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)         | _   | _   | 60   | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _   | 600  | ps (p-p)  |
| FOUTCCJ_IO                                                                     | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)      | _   | _   | 60   | mUI (p-p) |
| to see or (173) (177)                                                          | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )                 |     | —   | 175  | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(173)</sup> , <sup>(177)</sup>                 | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz)                      |     |     | 17.5 | mUI (p-p) |
| dK <sub>BIT</sub>                                                              | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8   | 24  | 32   | Bits      |

<sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table.

(176) This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition:





a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz

b. Downstream PLL: Downstream PLL BW > 2 MHz

#### 2-42 DSP Block Specifications

| Symbol             | Parameter                                            | Min    | Тур     | Max        | Unit |
|--------------------|------------------------------------------------------|--------|---------|------------|------|
| k <sub>VALUE</sub> | Numerator of Fraction                                | 128    | 8388608 | 2147483648 |      |
| f <sub>RES</sub>   | Resolution of VCO frequency ( $f_{INPFD}$ = 100 MHz) | 390625 | 5.96    | 0.023      | Hz   |

#### **Related Information**

- Duty Cycle Distortion (DCD) Specifications on page 2-56
- DLL Range Specifications on page 2-54

#### **DSP Block Specifications**

#### Table 2-35: DSP Block Performance Specifications for Arria V GZ Devices

| Mode                                                           | Performa | nce |     | – Unit |
|----------------------------------------------------------------|----------|-----|-----|--------|
| моае                                                           | C3, I3L  | C4  | 14  |        |
| Modes using One DSP Block                                      |          |     |     |        |
| Three 9 × 9                                                    | 480      | 420 |     | MHz    |
| One 18 × 18                                                    | 480      | 420 | 400 | MHz    |
| Two partial $18 \times 18$ (or $16 \times 16$ )                | 480      | 420 | 400 | MHz    |
| One 27 × 27                                                    | 400      | 350 |     | MHz    |
| One 36 × 18                                                    | 400      | 35  | 350 |        |
| One sum of two $18 \times 18$ (One sum of two $16 \times 16$ ) | 400      | 35  | 0   | MHz    |
| One sum of square                                              | 400      | 35  | 60  | MHz    |
| One 18 × 18 plus 36 (a × b) + c                                | 400      | 35  | 60  | MHz    |
| Modes using Two DSP Blocks                                     |          |     |     |        |
| Three 18 × 18                                                  | 400      | 350 |     | MHz    |
| One sum of four $18 \times 18$                                 | 380      | 30  | 0   | MHz    |



| Mode                          | Performar | nce |     | Unit |  |  |
|-------------------------------|-----------|-----|-----|------|--|--|
| Mode                          | C3, I3L   | C4  | 14  | Onit |  |  |
| One sum of two $27 \times 27$ | 380       | 300 | 290 | MHz  |  |  |
| One sum of two $36 \times 18$ | 380       | 30  | MHz |      |  |  |
| One complex 18 × 18           | 400       | 35  | MHz |      |  |  |
| One 36 × 36                   | 380       | 30  | )0  | MHz  |  |  |
| Modes using Three DSP Blocks  |           |     |     |      |  |  |
| One complex 18 × 25           | 340       | 275 | 265 | MHz  |  |  |
| Modes using Four DSP Blocks   |           |     |     |      |  |  |
| One complex $27 \times 27$    | 350       | 31  | 10  | MHz  |  |  |

#### **Memory Block Specifications**

#### Table 2-36: Memory Block Performance Specifications for Arria V GZ Devices

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

| Memory      | Mode                              | Resour | ces Used |     | Unit |     |     |     |  |
|-------------|-----------------------------------|--------|----------|-----|------|-----|-----|-----|--|
| Memory      | initiae                           | ALUTs  | Memory   | C3  | C4   | I3L | 14  |     |  |
|             | Single port, all supported widths | 0      | 1        | 400 | 315  | 400 | 315 | MHz |  |
| MLAB Simple | Simple dual-port, x32/x64 depth   | 0      | 1        | 400 | 315  | 400 | 315 | MHz |  |
|             | Simple dual-port, x16 depth (178) | 0      | 1        | 533 | 400  | 533 | 400 | MHz |  |
|             | ROM, all supported widths         | 0      | 1        | 500 | 450  | 500 | 450 | MHz |  |

<sup>&</sup>lt;sup>(178)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.



| Memory           | Mode                                                                                             | Resour | rces Used |     | Unit |     |     |      |
|------------------|--------------------------------------------------------------------------------------------------|--------|-----------|-----|------|-----|-----|------|
| Memory           | imoue                                                                                            | ALUTs  | Memory    | C3  | C4   | I3L | 14  | Onit |
|                  | Single-port, all supported widths                                                                |        | 1         | 650 | 550  | 500 | 450 | MHz  |
|                  | Simple dual-port, all supported widths                                                           |        | 1         | 650 | 550  | 500 | 450 | MHz  |
| option set to Ol | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0      | 1         | 455 | 400  | 455 | 400 | MHz  |
| M20K<br>Block    | Simple dual-port with ECC enabled, $512 \times 32$                                               | 0      | 1         | 400 | 350  | 400 | 350 | MHz  |
| Simple du        | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0      | 1         | 500 | 450  | 500 | 450 | MHz  |
|                  | True dual port, all supported widths                                                             | 0      | 1         | 650 | 550  | 500 | 450 | MHz  |
|                  | ROM, all supported widths                                                                        | 0      | 1         | 650 | 550  | 500 | 450 | MHz  |

### **Temperature Sensing Diode Specifications**

#### Table 2-37: Internal Temperature Sensing Diode Specification

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate  | Conversion Time | Resolution | Minimum Resolution<br>with no Missing<br>Codes |
|-------------------|----------|-----------------------------|----------------|-----------------|------------|------------------------------------------------|
| -40°C to 100°C    | ±8°C     | No                          | 1 MHz, 500 kHz | < 100 ms        | 8 bits     | 8 bits                                         |

#### Table 2-38: External Temperature Sensing Diode Specifications for Arria V GZ Devices

| Description                              | Min   | Тур   | Мах   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | _     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   |       | 0.9   | V    |
| Series resistance                        |       |       | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 |      |



AV-51002 2016.06.20

### **Periphery Performance**

I/O performance supports several system interfaces, such as the LVDS high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-LVTTL/LVCMOS are capable of a typical 167 MHz and 1.2-LVCMOS at 100 MHz interfacing frequency with a 10 pF load.

**Note:** The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

#### High-Speed I/O Specification

**High-Speed Clock Specifications** 

#### Table 2-39: High-Speed Clock Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

Arria V GZ devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 230 Mbps
- True mini-LVDS output standard with data rates of up to 340 Mbps

| Symbol                                                                                               | Conditions                                   | C3, I3L |     |     |     | Unit |     |      |
|------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|-----|-----|-----|------|-----|------|
|                                                                                                      |                                              | Min     | Тур | Мах | Min | Тур  | Мах | Unit |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) True Differential<br>I/O Standards <sup>(179)</sup> | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | -   | 625 | 5   | _    | 525 | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 625 | 5   | _    | 525 | MHz  |

<sup>&</sup>lt;sup>(179)</sup> This only applies to DPA and soft-CDR modes.



<sup>&</sup>lt;sup>(180)</sup> Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

#### 2-46 **High-Speed Clock Specifications**

| Symbol                                                                         | Conditions                                   | C3, I3L |     |           | C4, I4 |     |           | Unit |
|--------------------------------------------------------------------------------|----------------------------------------------|---------|-----|-----------|--------|-----|-----------|------|
|                                                                                |                                              | Min     | Тур | Мах       | Min    | Тур | Max       | onic |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 420       | 5      | _   | 420       | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock<br>frequency)                             | _                                            | 5       | —   | 625 (181) | 5      |     | 525 (181) | MHz  |

**Altera Corporation** 

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(181)</sup> This is achieved by using the LVDS clock network.

#### **Transmitter High-Speed I/O Specifications**

### Table 2-40: Transmitter High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol                                                             | Conditions                                 | C3, I3L |     |       |       | C4, I4 |       | Unit |  |
|--------------------------------------------------------------------|--------------------------------------------|---------|-----|-------|-------|--------|-------|------|--|
| Symbol                                                             |                                            | Min     | Тур | Max   | Min   | Тур    | Max   |      |  |
|                                                                    | SERDES factor J = 3 to 10<br>(182), (183)  | (184)   | _   | 1250  | (184) | _      | 1050  | Mbps |  |
|                                                                    | SERDES factor $J \ge 4$                    | (184)   | _   | 1600  | (184) |        | 1250  | Mbps |  |
| T                                                                  | LVDS TX with DPA                           |         |     |       |       |        |       |      |  |
| True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate) | (185), (186), (187), (188)                 |         |     |       |       |        |       |      |  |
|                                                                    | SERDES factor J = 2,<br>uses DDR Registers | (184)   | _   | (189) | (184) |        | (189) | Mbps |  |
|                                                                    | SERDES factor J = 1,<br>uses SDR Register  | (184)   | _   | (189) | (184) | _      | (189) | Mbps |  |

<sup>(186)</sup> Requires package skew compensation with PCB trace length.

- Do not mix single-ended I/O buffer within LVDS I/O bank. (187)
- (188)Chip-to-chip communication only with a maximum load of 5 pF.



<sup>&</sup>lt;sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

<sup>&</sup>lt;sup>(183)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(184)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>&</sup>lt;sup>(185)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(189)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

| Symbol                                                                                                                             | Conditions                                                                                      |       | C3, I3L |     |       | C4, I4 |      | – Unit |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|---------|-----|-------|--------|------|--------|
| Symbol                                                                                                                             | Conditions                                                                                      | Min   | Тур     | Мах | Min   | Тур    | Max  | Unit   |
| Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate)<br>(190) | SERDES factor J = 4 to 10 $^{(191)}$                                                            | (184) |         | 840 | (184) |        | 840  | Mbps   |
| t <sub>x Jitter</sub> - True Differential I/O                                                                                      | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | _     |         | 160 |       | _      | 160  | ps     |
| Standards                                                                                                                          | Total Jitter for Data Rate<br>< 600 Mbps                                                        | —     |         | 0.1 |       |        | 0.1  | UI     |
| t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three                                                          | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | —     |         | 300 |       |        | 325  | ps     |
| External Output Resistor<br>Network                                                                                                | Total Jitter for Data Rate<br>< 600 Mbps                                                        | —     | _       | 0.2 | _     | _      | 0.25 | UI     |
| t <sub>DUTY</sub>                                                                                                                  | Transmitter output clock duty<br>cycle for both True and Emulated<br>Differential I/O Standards | 45    | 50      | 55  | 45    | 50     | 55   | %      |
|                                                                                                                                    | True Differential I/O Standards                                                                 |       | _       | 200 |       | _      | 200  | ps     |
| t <sub>RISE</sub> & t <sub>FALL</sub>                                                                                              | Emulated Differential I/O<br>Standards with three external<br>output resistor networks          | —     |         | 250 |       |        | 300  | ps     |
|                                                                                                                                    | True Differential I/O Standards                                                                 |       |         | 150 |       |        | 150  | ps     |
| TCCS                                                                                                                               | Emulated Differential I/O<br>Standards                                                          | _     | _       | 300 | _     | _      | 300  | ps     |

<sup>&</sup>lt;sup>(190)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.



<sup>&</sup>lt;sup>(191)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

#### **Receiver High-Speed I/O Specifications**

#### Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

#### When J = 1 or 2, bypass the SERDES block.

| Symbol                                                                   | Conditions -                                                                     |       |     | C4, I4 | Unit  |     |       |      |
|--------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|-----|--------|-------|-----|-------|------|
| Symbol                                                                   |                                                                                  | Min   | Тур | Мах    | Min   | Тур | Max   |      |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor $J = 3 \text{ to } 10$<br>(192), (193), (194), (195), (196), (197) | 150   | _   | 1250   | 150   | _   | 1050  | Mbps |
|                                                                          | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197)        | 150   | _   | 1600   | 150   |     | 1250  | Mbps |
|                                                                          | SERDES factor J = 2,<br>uses DDR Registers                                       | (198) | -   | (199)  | (198) | _   | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                        | (198) | _   | (199)  | (198) |     | (199) | Mbps |

Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above. (194)

Chip-to-chip communication only with a maximum load of 5 pF. (197)



<sup>&</sup>lt;sup>(192)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

Requires package skew compensation with PCB trace length. (195)

Do not mix single-ended I/O buffer within LVDS I/O bank. (196)

<sup>&</sup>lt;sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>&</sup>lt;sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

| Symbol                        | Conditions                                 | C3, I3L |     |       | C4, I4 |     |       | Unit |  |
|-------------------------------|--------------------------------------------|---------|-----|-------|--------|-----|-------|------|--|
|                               | Min                                        | Тур     | Max | Min   | Тур    | Max | Onit  |      |  |
|                               | SERDES factor $J = 3$ to 10                | (198)   | _   | (200) | (198)  | _   | (200) | Mbps |  |
| f <sub>HSDR</sub> (data rate) | SERDES factor J = 2,<br>uses DDR Registers | (198)   | —   | (199) | (198)  |     | (199) | Mbps |  |
|                               | SERDES factor J = 1,<br>uses SDR Register  | (198)   | _   | (199) | (198)  | _   | (199) | Mbps |  |

#### DPA Mode High-Speed I/O Specifications

#### Table 2-42: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol         | Conditions |     | C3, I3I |       |     | C4, I4 |       | Unit |
|----------------|------------|-----|---------|-------|-----|--------|-------|------|
|                | Conditions | Min | Тур     | Max   | Min | Тур    | Мах   | Unit |
| DPA run length | —          | _   |         | 10000 |     |        | 10000 | UI   |

#### Figure 2-3: DPA Lock Time Specification with DPA PLL Calibration Enabled







<sup>&</sup>lt;sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

#### Table 2-43: DPA Lock Time Specifications for Arria V GZ Devices

The DPA lock time is for one channel.

One data transition is defined as a 0-to-1 or 1-to-0 transition.

The DPA lock time stated in this table applies to both commercial and industrial grade.

| Standard           | Training Pattern    | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions <sup>(201)</sup> | Maximum              |
|--------------------|---------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                          | 128                                                             | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                          | 128                                                             | 640 data transitions |
| r araner Rapid 1/0 | 10010000            | 4                                                                          | 64                                                              | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                          | 32                                                              | 640 data transitions |
| wiscenaneous       | 01010101            | 8                                                                          | 32                                                              | 640 data transitions |

Soft CDR Mode High-Speed I/O Specifications

#### Table 2-44: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol                 | Conditions |     | C3, I3L |     |     | C4, I4 |     | Unit  |
|------------------------|------------|-----|---------|-----|-----|--------|-----|-------|
|                        | Conditions | Min | Тур     | Мах | Min | Тур    | Max | Unit  |
| Soft-CDR ppm tolerance | —          | _   |         | 300 | _   |        | 300 | ± ppm |

<sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.



#### Figure 2-4: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate ≥ 1.25 Gbps



LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

#### Table 2-45: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate ≥ 1.25 Gbps

| Jitter Free | quency (Hz) | Sinusoidal Jitter (UI) |
|-------------|-------------|------------------------|
| F1          | 10,000      | 25.000                 |
| F2          | 17,565      | 25.000                 |
| F3          | 1,493,000   | 0.350                  |
| F4          | 50,000,000  | 0.350                  |









#### Non DPA Mode High-Speed I/O Specifications

#### Table 2-46: High-Speed I/O Specifications for Arria V GZ Devices

- When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- When J = 1 or 2, bypass the SERDES block.

| Symbol          | Conditions |     | C3, I3L |     |     | C4, I4 |     | Unit |
|-----------------|------------|-----|---------|-----|-----|--------|-----|------|
|                 | Conditions | Min | Тур     | Мах | Min | Тур    | Мах | Unit |
| Sampling Window | _          | _   |         | 300 | _   |        | 300 | ps   |



2-54 DLL Range Specifications

#### **DLL Range Specifications**

#### Table 2-47: DLL Range Specifications for Arria V GZ Devices

Arria V GZ devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

| Parameter                     | C3, I3L   | C4, I4    | Unit |
|-------------------------------|-----------|-----------|------|
| DLL operating frequency range | 300 - 890 | 300 - 890 | MHz  |

#### **DQS Logic Block Specifications**

#### Table 2-48: DQS Phase Offset Delay Per Setting for Arria V GZ Devices

The typical value equals the average of the minimum and maximum values.

The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -3 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is  $[625 \text{ ps} + (10 \times 11 \text{ ps}) \pm 20 \text{ ps}] = 735 \text{ ps} \pm 20 \text{ ps}$ .

| Speed Grade | Min | Мах | Unit |
|-------------|-----|-----|------|
| C3, I3L     | 8   | 15  | ps   |
| C4, I4      | 8   | 16  | ps   |

#### Table 2-49: DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Arria V GZ Devices

This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -3 speed grade is  $\pm 84$  ps or  $\pm 42$  ps.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 1                           | 30      | 32     | ps   |
| 2                           | 60      | 64     | ps   |
| 3                           | 90      | 96     | ps   |
| 4                           | 120     | 128    | ps   |



#### **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | С3,   | I3L  | C4    | Unit |    |
|---------------|------------------------------|------------------------|-------|------|-------|------|----|
| Clock Network |                              | Symbol                 | Min   | Мах  | Min   | Мах  |    |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -55   | 55   | -55   | 55   | ps |
| Regional      | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110  | 110  | -110  | 110  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5 | 82.5 | -82.5 | 82.5 | ps |
| Global        | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165  | 165  | -165  | 165  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90   | 90   | -90   | 90   | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -30   | 30   | -35   | 35   | ps |
| PHY Clock     | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60   | 60   | -70   | 70   | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45   | 45   | -56   | 56   | ps |

### **OCT Calibration Block Specifications**

### Table 2-51: OCT Calibration Block Specifications for Arria V GZ Devices

| Symbol              | Description                                                                                  | Min | Тур  | Max | Unit   |
|---------------------|----------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK           | Clock required by the OCT calibration blocks                                                 |     | _    | 20  | MHz    |
| T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for OCT R <sub>S</sub> /R <sub>T</sub> calibration |     | 1000 | —   | Cycles |

Arria V GZ Device Datasheet



| Symbol                | Description                                                                                                                                                               | Min | Тур | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                                   | —   | 32  | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (See the figure below.) |     | 2.5 | _   | ns     |

#### Figure 2-6: Timing Diagram for oe and dyn\_term\_ctrl Signals



### **Duty Cycle Distortion (DCD) Specifications**

#### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | C   | C3, I3L C4, I4 |     | 4, 14 | Unit |  |
|-------------------|-----|----------------|-----|-------|------|--|
|                   | Min | Мах            | Min | Max   | Onit |  |
| Output Duty Cycle | 45  | 55             | 45  | 55    | %    |  |



## **Configuration Specification**

### **POR Specifications**

#### Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

### **JTAG Configuration Specifications**

#### Table 2-54: JTAG Timing Parameters and Values for Arria V GZ Devices

| Symbol                  | Description              | Min       | Max | Unit |
|-------------------------|--------------------------|-----------|-----|------|
| t <sub>JCP</sub>        | TCK clock period         | 30        | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period         | 167 (203) | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time      | 14        |     | ns   |
| t <sub>JCL</sub>        | TCK clock low time       | 14        |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2         |     | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3         | _   | ns   |

<sup>&</sup>lt;sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.



<sup>&</sup>lt;sup>(203)</sup> The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

| Symbol            | Description                              | Min | Max      | Unit |
|-------------------|------------------------------------------|-----|----------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   |          | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                |     | 11 (204) | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output |     | 14 (204) | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _   | 14 (204) | ns   |

### Fast Passive Parallel (FPP) Configuration Timing

#### DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

#### Table 2-55: DCLK-to-DATA[] Ratio for Arria V GZ Devices

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA[] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Arria V GZ devices use the additional clock cycles to decrypt and decompress the configuration data.

| Configuration Scheme | Decompression | Design Security | DCLK-to-DATA[] Ratio |
|----------------------|---------------|-----------------|----------------------|
|                      | Disabled      | Disabled        | 1                    |
| FPP ×8               | Disabled      | Enabled         | 1                    |
| 111 ×0               | Enabled       | Disabled        | 2                    |
|                      | Enabled       | abled Enabled   | 2                    |
|                      | Disabled      | Disabled        | 1                    |
| FPP×16               | Disabled      | Enabled         | 2                    |
| 111 ×10              | Enabled       | Disabled        | 4                    |
|                      | Enabled       | Enabled         | 4                    |

 $<sup>^{(204)}</sup>$  A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 12 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.



| Configuration Scheme | Decompression | Design Security | DCLK-to-DATA[] Ratio |
|----------------------|---------------|-----------------|----------------------|
|                      | Disabled      | Disabled        | 1                    |
| FPP ×32              | Disabled      | Enabled         | 4                    |
| FFF X32              | Enabled       | Disabled        | 8                    |
|                      | Enabled       | Enabled         | 8                    |

Arria V GZ Device Datasheet



#### FPP Configuration Timing when DCLK to DATA[] = 1

#### Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.





Note: When you enable the decompression or design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8, FPP ×16, and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.

#### Table 2-56: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1

| Symbol                      | Parameter                                    | Minimum                | Maximum     | Unit |
|-----------------------------|----------------------------------------------|------------------------|-------------|------|
| t <sub>CF2CD</sub>          | nCONFIG low to CONF_DONE low                 | _                      | 600         | ns   |
| t <sub>CF2ST0</sub>         | nCONFIG low to nSTATUS low                   | _                      | 600         | ns   |
| t <sub>CFG</sub>            | nCONFIG low pulse width                      | 2                      |             | μs   |
| t <sub>STATUS</sub>         | nSTATUS low pulse width                      | 268                    | 1,506 (205) | μs   |
| t <sub>CF2ST1</sub>         | nCONFIG high to nSTATUS high                 | _                      | 1,506 (206) | μs   |
| t <sub>CF2CK</sub><br>(207) | nCONFIG high to first rising edge on DCLK    | 1,506                  | _           | μs   |
| t <sub>ST2CK</sub> (20      | ASTATUS high to first rising edge of DCLK    | 2                      |             | μs   |
| t <sub>DSU</sub>            | DATA[] setup time before rising edge on DCLK | 5.5                    |             | ns   |
| t <sub>DH</sub>             | DATA[] hold time after rising edge on DCLK   | 0                      |             | ns   |
| t <sub>CH</sub>             | DCLK high time                               | $0.45 	imes 1/f_{MAX}$ | _           | S    |
| t <sub>CL</sub>             | DCLK low time                                | $0.45 	imes 1/f_{MAX}$ |             | S    |
| t <sub>CLK</sub>            | DCLK period                                  | 1/f <sub>MAX</sub>     | _           | S    |
| f                           | DCLK frequency (FPP ×8/×16)                  |                        | 125         | MHz  |
| $f_{MAX}$                   | DCLK frequency (FPP ×32)                     |                        | 100         | MHz  |
| t <sub>CD2UM</sub>          | CONF_DONE high to user mode <sup>(208)</sup> | 175                    | 437         | μs   |

<sup>(205)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(206)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

 $^{(207)}$  If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>(208)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.



| Symbol                  | Parameter                                         | Minimum                                                 | Maximum | Unit |
|-------------------------|---------------------------------------------------|---------------------------------------------------------|---------|------|
| t <sub>CD2CU</sub>      | CONF_DONE high to CLKUSR enabled                  | $4 \times maximum$                                      | —       | —    |
|                         |                                                   | DCLK period                                             |         |      |
| t <sub>CD2UM</sub><br>C | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (17,408 × CLKUSR period) <sup>(209)</sup> | _       | _    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-58
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices



<sup>&</sup>lt;sup>(209)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

#### FPP Configuration Timing when DCLK to DATA[] > 1

#### Figure 2-8: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1,



Timing when using a MAX II device, MAX V device, or microprocessor as an external host.

#### Notes:

- 1. To find out the DCLK-to-DATA[] ratio for your system, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 2. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 3. After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay.
- 4. After power-up, before and during configuration, CONF\_DONE is low.
- 5. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 6. "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 7. If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA[31..0] pins prior to sending the first DCLK rising edge.
- 8. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 9. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.



#### Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1

| TTee there there are a second |                 |               |                |               | - f         |
|-------------------------------|-----------------|---------------|----------------|---------------|-------------|
| Use these timing parar        | neters when you | use the decom | pression and d | esign securit | v features. |
|                               |                 |               |                |               |             |

| Symbol                              | Parameter                                    | Minimum                                | Maximum     | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nCONFIG low to CONF_DONE low                 | _                                      | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | _                                      | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                                      | _           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                                    | 1,506 (210) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 |                                        | 1,506 (211) | μs   |
| t <sub>CF2CK</sub> <sup>(212)</sup> | nCONFIG high to first rising edge on DCLK    | 1,506                                  | _           | μs   |
| t <sub>ST2CK</sub> <sup>(212)</sup> | nSTATUS high to first rising edge of DCLK    | 2                                      | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                                    | _           | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | N-1/f <sub>DCLK</sub> <sup>(213)</sup> | _           | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 	imes 1/f_{MAX}$                 | _           | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 	imes 1/f_{MAX}$                 |             | s    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>                     | _           | S    |
| f                                   | DCLK frequency (FPP ×8/×16)                  |                                        | 125         | MHz  |
| $f_{MAX}$                           | DCLK frequency (FPP ×32)                     |                                        | 100         | MHz  |
| t <sub>R</sub>                      | Input rise time                              |                                        | 40          | ns   |
| t <sub>F</sub>                      | Input fall time                              |                                        | 40          | ns   |



<sup>&</sup>lt;sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>&</sup>lt;sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

 $<sup>^{(212)}</sup>$  If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

 $<sup>^{(213)}\,</sup>$  N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

| Symbol              | Parameter                                         | Minimum                                                              | Maximum | Unit |
|---------------------|---------------------------------------------------|----------------------------------------------------------------------|---------|------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (214)                 | 175                                                                  | 437     | μs   |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period                                | _       |      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(17,408 × clkusr<br>period) <sup>(215)</sup> | _       | _    |

**Related Information** 

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-58
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices ٠

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(214)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(215)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

### **Active Serial Configuration Timing**

#### Figure 2-9: AS Configuration Timing

Timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing.



#### Notes:

1. If you are using AS ×4 mode, this signal represents the AS\_DATA[3..0] and EROQ sends in 4-bits of data for each DCLKcycle.

2. The initialization clock can be from internal oscillator or CLKUSR pin

3. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE ges low.



#### Table 2-58: AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices

The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CF2ST0</sub>, t<sub>CFG</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in the "PS Timing Parameters for Arria V GZ Devices" table.

| Symbol              | Parameter                                         | Minimum                                          | Maximum | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------------|---------|------|
| t <sub>CO</sub>     | DCLK falling edge to AS_DATA0/ASDO output         | _                                                | 4       | ns   |
| t <sub>SU</sub>     | Data setup time before falling edge on DCLK       | 1.5                                              | _       | ns   |
| t <sub>H</sub>      | Data hold time after falling edge on DCLK         | 0                                                | _       | ns   |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (216)                 | 175                                              | 437     | μs   |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period            | _       | _    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (17,408 ×<br>CLKUSR period) | —       | _    |

#### Table 2-59: DCLK Frequency Specification in the AS Configuration Scheme

This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

<sup>&</sup>lt;sup>(216)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.



#### **Related Information**

- Passive Serial Configuration Timing on page 2-69
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices



### **Passive Serial Configuration Timing**

#### Figure 2-10: PS Configuration Timing Waveform

Timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. DATA0 is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the Device and Pins Option.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.



#### 2-70 Passive Serial Configuration Timing

#### Table 2-60: PS Timing Parameters for Arria V GZ Devices

| Symbol                              | Parameter                                         | Minimum                                                           | Maximum     | Unit |
|-------------------------------------|---------------------------------------------------|-------------------------------------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nCONFIG low to CONF_DONE low                      | _                                                                 | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                        | _                                                                 | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                           | 2                                                                 | —           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                           | 268                                                               | 1,506 (217) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                      | _                                                                 | 1,506 (218) | μs   |
| t <sub>CF2CK</sub><br>(219)         | nCONFIG high to first rising edge on DCLK         | 1,506                                                             | _           | μs   |
| t <sub>ST2CK</sub> <sup>(219)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                                 | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK      | 5.5                                                               | —           | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK        | 0                                                                 | _           | ns   |
| t <sub>CH</sub>                     | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                           | —           | S    |
| t <sub>CL</sub>                     | DCLK low time                                     | $0.45 	imes 1/f_{MAX}$                                            |             | S    |
| t <sub>CLK</sub>                    | DCLK period                                       | 1/f <sub>MAX</sub>                                                |             | S    |
| f <sub>MAX</sub>                    | DCLK frequency                                    |                                                                   | 125         | MHz  |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(220)</sup>      | 175                                                               | 437         | μs   |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period                             | _           | _    |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (17,408 ×<br>CLKUSR period) <sup>(221)</sup> | _           | —    |

<sup>&</sup>lt;sup>(217)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(218)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(219)</sup> If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(220)</sup> The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

#### Initialization

#### Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices

| Initialization Clock Source          | Configuration Schemes | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|--------------------------------------|-----------------------|-------------------------|--------------------------------|
| Internal Oscillator AS, PS, FPP 12.5 |                       | 12.5                    |                                |
| CLKUSR <sup>(222)</sup>              | PS, FPP               | 125                     | 17 409                         |
| CLKUSR                               | AS                    | 100                     | 17,408                         |
| DCLK                                 | PS, FPP               | 125                     |                                |

### **Configuration Files**

Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size.

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>(222)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

#### 2-72 Remote System Upgrades Circuitry Timing Specification

#### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) |
|------------|-------------|--------------------------------|------------------------------|
|            | E1          | 137,598,880                    | 562,208                      |
| Arria V GZ | E3          | 137,598,880                    | 562,208                      |
|            | E5          | 213,798,880                    | 561,760                      |
|            | E7          | 213,798,880                    | 561,760                      |

#### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

|            |             | Active Serial <sup>(224)</sup> |            | Fast Passive Parallel <sup>(225)</sup> |       |            |                         |
|------------|-------------|--------------------------------|------------|----------------------------------------|-------|------------|-------------------------|
| Variant    | Member Code | Width                          | DCLK (MHz) | Min Config Time<br>(ms)                | Width | DCLK (MHz) | Min Config Time<br>(ms) |
|            | E1          | 4                              | 100        | 344                                    | 32    | 100        | 43                      |
| Arria V GZ | E3          | 4                              | 100        | 344                                    | 32    | 100        | 43                      |
| Allia v GZ | E5          | 4                              | 100        | 534                                    | 32    | 100        | 67                      |
|            | E7          | 4                              | 100        | 534                                    | 32    | 100        | 67                      |

### Remote System Upgrades Circuitry Timing Specification

#### Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>&</sup>lt;sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.





<sup>&</sup>lt;sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>&</sup>lt;sup>(225)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

### **User Watchdog Internal Oscillator Frequency Specification**

#### Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

## **Related Information**

Arria V Devices Documentation page

#### Arria V GZ Device Datasheet



For the Excel-based I/O Timing spreadsheet

<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

## Programmable IOE Delay

#### Table 2-66: IOE Programmable Delay for Arria V GZ Devices

| Parameter <sup>(228)</sup> | Available Min Offset (229) |          | Fast I     | Model      |       | Slow  | Model |       | Unit |
|----------------------------|----------------------------|----------|------------|------------|-------|-------|-------|-------|------|
| ralameter                  | Settings                   | Settings | Industrial | Commercial | C3    | C4    | I3L   | 14    | Onit |
| D1                         | 64                         | 0        | 0.464      | 0.493      | 0.924 | 1.011 | 0.921 | 1.006 | ns   |
| D2                         | 32                         | 0        | 0.230      | 0.244      | 0.459 | 0.503 | 0.456 | 0.500 | ns   |
| D3                         | 8                          | 0        | 1.587      | 1.699      | 2.992 | 3.192 | 3.047 | 3.257 | ns   |
| D4                         | 64                         | 0        | 0.464      | 0.492      | 0.924 | 1.011 | 0.920 | 1.006 | ns   |
| D5                         | 64                         | 0        | 0.464      | 0.493      | 0.924 | 1.011 | 0.921 | 1.006 | ns   |
| D6                         | 32                         | 0        | 0.229      | 0.244      | 0.458 | 0.503 | 0.456 | 0.499 | ns   |

## Programmable Output Buffer Delay

#### Table 2-67: Programmable Output Buffer Delay for Arria V GZ Devices

You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
| D                   | Rising and/or falling edge delay | 50          | ps   |
| D <sub>OUTBUF</sub> | Rising and/or failing cuge delay | 100         | ps   |
|                     |                                  | 150         | ps   |





<sup>&</sup>lt;sup>(228)</sup> You can set this value in the Quartus II software by selecting **D1**, **D2**, **D3**, **D4**, **D5**, and **D6** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(229)</sup> Minimum offset does not include the intrinsic delay.

# Glossary

#### Table 2-68: Glossary





| Term                 | Definition                                                                                                           |
|----------------------|----------------------------------------------------------------------------------------------------------------------|
|                      | Single-Ended Waveform $V_{0D}$ Positive Channel (p) = $V_{0H}$ $V_{CM}$ Negative Channel (n) = $V_{0L}$ GroundGround |
|                      | Differential Waveform<br>$V_{0D}$<br>$V_{0D}$<br>$V_{0D}$<br>p - n = 0 V                                             |
| f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                            |
| f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum LVDS data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA.                     |
| f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                |
| 1                    | High-speed I/O block—Deserialization factor (width of parallel data bus).                                            |





#### PLL Specifications

Term

cations

Diagram of PLL Specifications CLKOUT Pins Switchover OUT\_EXT CLK GCLK Core Clock RCLK Delta Sigma Modulator Key External Feedback Reconfigurable in User Mode Note: 1. Core Clock can only be fed by dedicated clock input pins or PLL outputs. Receiver differential input discrete resistor (external to the Arria V GZ device).  $R_L$ 

**Altera Corporation** 

Send Feedback





| Term                               | Definition                                                                                                                                                                                                                                                          |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                         |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                         |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                             |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                           |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                        |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                         |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                          |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                       |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                               |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                        |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                         |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                        |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                               |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                         |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                         |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                 |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                          |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                          |
| V <sub>OCM</sub>                   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                                                                                                                           |



| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2016     | 2016.06.20 | <ul> <li>Changed column heading from "Value" to "Maximum" in the "Pin Capacitance for Arria V GZ Devices" table.</li> <li>Changed the minimum supported data rate range values from "1000" to "2000" in the "ATX PLL Specifications for Arria V GZ Devices" table.</li> <li>Added the supported data rates for the following output standards using true LVDS output buffer types in the "High-Speed Clock Specifications for Arria V GZ Devices" table:</li> <li>True RSDS output standard: data rates of up to 230 Mbps</li> <li>True mini-LVDS output standard: data rates of up to 340 Mbps</li> </ul> |
| December 2015 | 2015.12.16 | <ul> <li>Removed the CDR ppm tolerance specification from the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Removed transmitter rise and fall time specifications from the "Transmitter Specifications for Arria V GZ Devices" table.</li> <li>Changed the .rbf sizes in the "Uncompressed .rbf Sizes for Arria V GZ Devices" table.</li> <li>Added a footnote to the "Transmitter High-Speed I/O Specifications for Arria V GZ Devices" table.</li> </ul>                                                                                                                              |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015     | 2015.06.16 | <ul> <li>Changed the conditions for the reference clock rise and fall time and added a note to the condition in the "Reference Clock Specifications for Arria V GZ Devices" table.</li> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Receiver Specifications for Arria V GZ Devices" table.</li> </ul> |
| January 2015  | 2015.01.30 | <ul> <li>Added 240-Ω to the "OCT Calibration Accuracy Specifications for Arria V GZ Devices" table.</li> <li>Changed the CDR PPM tolerance spec in the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Added additional max data rate for fPLL in the "Fractional PLL Specifications for Arria V GZ Devices" table.</li> </ul>                          |
| July 2014     | 3.8        | <ul> <li>Updated Table 21.</li> <li>Updated Table 22 V<sub>OCM</sub> (DC Coupled) condition.</li> <li>Updated the DCLK note to Figure 6, Figure 7, and Figure 9.</li> <li>Added note to Table 5 and Table 6.</li> <li>Added the DCLK specification to Table 50.</li> <li>Added note to Table 51.</li> <li>Updated the list of parameters in Table 53.</li> </ul>         |
| February 2014 | 3.7        | Updated Table 28.                                                                                                                                                                                                                                                                                                                                                        |
| December 2013 | 3.6        | <ul> <li>Updated Table 2, Table 13, Table 18, Table 19, Table 22, Table 30, Table 33, Table 37, Table 38, Table 45, Table 46, Table 47, Table 56, Table 49.</li> <li>Updated "PLL Specifications".</li> </ul>                                                                                                                                                            |
| August 2013   | 3.5        | Updated Table 28.                                                                                                                                                                                                                                                                                                                                                        |
| August 2013   | 3.4        | <ul> <li>Removed Preliminary tags for Table 2, Table 4, Table 5, Table 14, Table 27, Table 28, Table 29, Table 31, Table 32, Table 43, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, and Table 54.</li> <li>Updated Table 2 and Table 28.</li> </ul>                                                                                                       |
| June 2013     | 3.3        | Updated Table 23, Table 28, Table 51, and Table 55.                                                                                                                                                                                                                                                                                                                      |

#### 2-82 **Document Revision History**

| Date          | Version | Changes                                                                                                                                                                                |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2013      | 3.2     | <ul> <li>Added Table 23.</li> <li>Updated Table 5, Table 22, Table 26, and Table 57.</li> <li>Updated Figure 6, Figure 7, Figure 8, and Figure 9.</li> </ul>                           |
| March 2013    | 3.1     | <ul> <li>Updated Table 2, Table 6, Table 7, Table 8, Table 19, Table 22, Table 26, Table 29, Table 52.</li> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage".</li> </ul> |
| December 2012 | 3.0     | Initial release.                                                                                                                                                                       |

