# ADC0808M CMOS ANALOG-TO-DIGITAL CONVER WITH 8-CHANNEL MULTIPLEX D2642, NOVEMBER 1986-REVISED MAY 1988 - Total Unadjusted Error . . . ± 0.75 LSB Max - Resolution of 8 Bits - 100 µs Conversion Time - Ratiometric Conversion - Monotonous Over the Entire A/D Conversion - No Missing Codes - Easy Interface with Microprocessors - **Latched 3-State Outputs** - **Latched Address Inputs** - Single 5-Volt Supply - Low Power Consumption - Designed to be Interchangeable with National Semiconductor ADC0808CJ ## description The ADC0808M is a monolithic CMOS device with an 8-channel multiplexer, an 8-bit analogto-digital (A/D) converter, and microprocessorcompatible control logic. The 8-channel multiplexer can be controlled by a microprocessor through a 3-bit address decoder with address load to select any one of eight singleended analog switches connected directly to the comparator. The 8-bit A/D converter uses the successive-approximation conversion technique featuring a high-impedance threshold detector. a switched capacitor array, a sample-and-hold, and a successive-approximation register (SAR). Detailed information on interfacing to most popular microprocessors is readily available from the factory. The comparison and converting methods used eliminate the possibility of missing codes, nonmonotonicity, and the need for zero or full-scale adjustment. Also featured are latched 3-state outputs from the SAR and latched inputs to the multiplexer address decoder. The single 5-volt supply and low power requirements make the ADC0808M especially useful for a wide variety of applications. Ratiometric conversion is made possible by access to the reference voltage input terminals. The ADC0808M is characterized for operation over the full military temperature range of -55 °C to 125 °C. ## functional block diagram (positive logic) ### **MULTIPLEXER FUNCTION TABLE** | | | SELECTED<br>ANALOG | | | |---------|---|--------------------|--------|---------| | ADDRESS | | | | | | С | В | Α | STROBE | CHANNEL | | L | L | L | Ť | 0 | | L | L | Н | Ť | 1 | | L | Н | L | † | 2 | | L | Н | Н | Ť | 3 | | Н | Ł | L | t | 4 | | Н | L | н | 1 | 5 | | Н | Н | L | † | 6 | | Н | Н | Н | 1 | 7 | H = high level, L = low level 1 = low-to-high transition ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | 6.5 V | |-------------------------------------------------------------------------|--------| | Input voltage range: control inputs0.3 t | o 15 V | | all other inputs | 0.3 V | | Operating free-air temperature range55 °C to | 125°C | | Storage temperature range65 °C to | 150°C | | Case temperature for 60 seconds: FK package | 260°C | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package | 300°C | NOTE 1: All voltage values are with respect to network ground terminal. ## recommended operating conditions | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 6 | V | | Positive reference voltage, V <sub>ref+</sub> (see Note 2) | | Vcc | V <sub>CC</sub> + 0.1 | ٧ | | Negative reference voltage, V <sub>ref</sub> - | | 0 | - 0.1 | ٧ | | Differential reference voltage, V <sub>ref +</sub> - V <sub>ref -</sub> | | 5 | | ٧ | | High-level input voltage, VIH | V <sub>CC</sub> - 1.5 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | 1.5 | ٧ | | Start pulse duration, tw(S) | 200 | | | ns | | Address load control pulse duration, tw(ALC) | 200 | | | ns | | Address setup time, t <sub>su</sub> | 50 | | | ns | | Address hold time, th | 50 | | | ns | | Clock frequency, f <sub>clock</sub> | 10 | 640 | 1280 | kHz | | Operating free-air temperature, TA | - 55 | | 125 | °C | NOTE 2: Care must be taken that this rating is observed even during power-up. electrical characteristics over recommended operating free-air temperature range, $V_{CC} = 4.5 \text{ V}$ to 5.5 V (unless otherwise noted) #### total device | | PARAMETER | | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|------------------------------|---------------------|------------------------------|-----------------------|------------------|-----------|----------| | Voн | High-level output voltage | | $I_O = -360 \mu A$ | V <sub>CC</sub> - 0.4 | | | <b>V</b> | | | | Data outputs | I <sub>O</sub> = 1.6 mA | | | 0.45 | v | | VOL | Low-level output voltage | End of conversion | I <sub>O</sub> = 1.2 mA | | | 0.45 | | | | Off-state (high-impedance-s | tate) | VO = VCC | | | 3 | μА | | loz | output current | | V <sub>0</sub> = 0 | | . , | <b>-3</b> | μΑ | | - II | Control input current at ma | ximum input voltage | V <sub>I</sub> = 15 V | | | 1 | μΑ | | ΙΙL | Low-level control input curr | ent | V <sub>I</sub> = 0 | | | - 1 | μΑ | | <sup>1</sup> CC | Supply current | | f <sub>clock</sub> = 640 kHz | | 0.3 | 3 | mA | | Ci | Input capacitance, control i | nputs | T <sub>A</sub> = 25 °C | | 10 | | pF | | Co | Output capacitance, data o | utputs | T <sub>A</sub> = 25°C | | 10 | | ρF | | | Resistance from pin 12 to p | oin 16 | | | 1000 | | kΩ | ## analog multiplexer | PARAMETER | | TEST CONDITIONS | | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------------|---------------------------------------|------------------------|------------------------------|-----|------------------|-------|------| | Ion Channel on-state or | 0 | VI = VCC, | f <sub>clock</sub> = 640 kHz | | | 2 | μΑ | | | Channel on-state current (see Note 3) | V <sub>1</sub> = 0, | f <sub>clock</sub> = 640 kHz | | | - 2 | | | | Channel off-state current | V <sub>CC</sub> = 5 V, | V <sub>I</sub> = 5 V | | 10 | 200 | nA | | | | $T_A = 25 ^{\circ}C$ | V <sub>I</sub> = 0 | | - 10 | - 200 | IIA | | off | | V <sub>CC</sub> = 5 V | V <sub>I</sub> = 5 V | | | 1 | μА | | | | | V <sub>I</sub> = 0 | | | - 1 | μΛ | $<sup>^{\</sup>dagger}$ Typical values are at $V_{CC} = 5$ V and $T_A = 25$ °C. NOTE 3: Channel on-state current is primarily due to the bias current into or out of the threshold detector, and it varies directly with clock # timing characteristics, VCC = V<sub>ref+</sub> = 5 V, V<sub>ref-</sub> = 0 V, T<sub>A</sub> = 25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------|--------------------------------|-----|-----|------|------| | f <sub>clock</sub> | Clock frequency | | 10 | 640 | 1280 | kHz | | tconv | Conversion time | See Notes 4 and 5 and Figure 1 | 90 | 100 | 116 | μS | | t <sub>enH</sub> | Enable time, high | See Figure 1 | | 150 | 360 | ns | | tenL | Enable time, low | See Figure 1 | | 90 | 250 | ns | | <sup>†</sup> dis | Output disable time | See Figure 1 | 1 | 200 | 405 | ns | | tw(s) | Pulse duration, START | | 200 | | | ns | | tw(ALE) | Pulse duration, ALE | | 200 | | | ns | | t <sub>su</sub> | Setup time, ADDRESS | | 50 | | | ns | | th | Hold time, ADDRESS | | 50 | | | ns | | td(EOC) | Delay time, EOC | See Notes 4 and 6 and Figure 1 | 0 | | 14.5 | μS | ## NOTES: 4. Refer to the operating sequence diagram. - 5. For clock frequencies other than 640 kHz, t<sub>conv</sub> is 57 clock cycles minimum and 74 clock cycles maximum. - 6. For clock frequencies other than 640 kHz, $t_{d(EOC)}$ maximum is 8 clock cycles plus 2 $\mu$ s. # operating characteristics, $T_A = 25$ °C, $V_{CC} = V_{ref+} = 5$ V, $V_{ref-} = 0$ V, $f_{clock} = 640$ kHz (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN TYPT MAX | UNIT | |-----------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------|------| | ksvs | Supply voltage sensitivity | $V_{CC} = V_{ref +} = 4.5 \text{ V to } 5.5 \text{ V},$ $T_{A} = -55 ^{\circ}\text{C} \text{ to } 125 ^{\circ}\text{C},$ See Note 7 | ± 0.05 | %/V | | | Linearity error (see Note 8) | | ± 0.25 | LSB | | | Zero error (see Note 9) | | ± 0.25 | LSB | | | Total unadjusted error (see Note 10) | T <sub>A</sub> = 25°C | ±0.25 ±0.5 | 1.00 | | | Total dilaujusted error (see Note 10) | T <sub>A</sub> = -55°C to 125°C | ± 0.75 | LSB | $<sup>^{\</sup>dagger}$ Typical values for all except supply voltage sensitivity are at $V_{CC}=5$ V, and all are at $T_{A}=25$ °C. - NOTES: 7. Supply voltage sensitivity relates to the ability of an analog-to-digital converter to maintain accuracy as the supply voltage varies. The supply and V<sub>ref+</sub> are varied together and the change in accuracy is measured with respect to full-scale. - 8. Linearity error is the maximum deviation from a straight line through the end points of the A/D transfer characteristic. - 9. Zero error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage. - 10. Total unadjusted error is the maximum sum of linearity error, zero error, and full-scale error. ## PARAMETER MEASUREMENT INFORMATION FIGURE 1. TEST CIRCUIT ### PRINCIPLES OF OPERATION The ADC0808M consists of an analog signal multiplexer, an 8-bit successive-approximation converter, and related control and output circuitry. ## multiplexer The analog multiplexer selects 1 of 8 single-ended input channels as determined by the address decoder. Address load control loads the address code into the decoder on a low-to-high transition. The output latch is reset by the positive-going edge of the start pulse. Sampling also starts with the positive-going edge of the start pulse and lasts for 32 clock periods. The conversion process may be interrupted by a new start pulse before the end of 64 clock periods. The previous data will be lost if a new start of conversion occurs before the 64th clock pulse. Continuous conversion may be accomplished by connecting the End-of-Conversion output to the start input. If used in this mode an external pulse should be applied after power up to assure start up. #### converter The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (Figure 2). In the first phase of the conversion process, the analog input is sampled by closing switch SC and all ST switches, and by simultaneously charging all the capacitors to the input voltage. In the next phase of the conversion process, all $S_T$ and $S_C$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference voltage. In the switching sequence, all eight capacitors are examined separately until all 8 bits are identified, and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight = 128). Node 128 of this capacitor is switched to the reference voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF – . If the voltage at the summing node is greater than the trip-point of the threshold detector (approximately one-half the V<sub>CC</sub> voltage), a bit is placed in the output register, and the 128-weight capacitor is switched to REF – . If the voltage at the summing node is less than the trip point of the threshold detector, this 128-weight capacitor remains connected to REF + through the remainder of the capacitor-sampling (bit-counting) process. The process is repeated for the 64-weight capacitor, the 32-weight capacitor, and so forth down the line, until all bits are counted. With each step of the capacitor-sampling process, the initial charge is redistributed among the capacitors. The conversion process is successive approximation, but relies on charge redistribution rather than a successive-approximation register (and reference DAC) to count and weigh the bits from MSB to LSB. FIGURE 2. SIMPLIFIED MODEL OF THE SUCCESSIVE-APPROXIMATION SYSTEM