# Soft-Skip<sup>™</sup> Mode Standby PWM Controller with Adjustable Skip Level and External Latch

The NCP1271 represents a new, pin to pin compatible, generation of the successful 7−pin current mode NCP12XX product series. The controller allows for excellent stand by power consumption by use of its adjustable Soft−Skip mode and integrated high voltage startup FET. This proprietary Soft−Skip also dramatically reduces the risk of acoustic noise. This allows the use of inexpensive transformers and capacitors in the clamping network. Internal frequency jittering, ramp compensation, timer−based fault detection and a latch input make this controller an excellent candidate for converters where ruggedness and component cost are the key constraints.

#### **Features**

- Fixed−Frequency Current−Mode Operation with Ramp Compensation and Skip Cycle in Standby Condition
- Timer−Based Fault Protection for Improved Overload Detection
- "Soft–Skip Mode" Technique for Optimal Noise Control in Standby
- Internal High−Voltage Startup Current Source for Lossless Startup
- $\bullet$   $\pm$  5% Current Limit Accuracy over the Full Temperature Range
- Adjustable Skip Level
- Internal Latch for Easy Implementation of Overvoltage and Overtemperature Protection
- Frequency Jittering for Softened EMI Signature
- +500 mA/−800 mA Peak Current Drive Capability
- Sub−100 mW Standby Power can be Achieved
- Pin−to−Pin Compatible with the Existing NCP120X Series
- This is a Pb−Free Device

#### **Typical Applications**

- AC−DC Adapters for Notebooks, LCD Monitors
- Offline Battery Chargers
- Consumer Electronic Appliances STB, DVD, DVDR



### **ON Semiconductor®**

**http://onsemi.com**



#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page [19](#page-18-0) of this data sheet.

\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



#### **MAXIMUM RATINGS** (Notes 1 and 2)



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. ESD protection per JEDEC JESD22−A114−F for HBM, per JEDEC JESD22−A115−A for MM, and per JEDEC JESD22−C101D for CDM. This device contains latchup protection and exceeds 100 mA per JEDEC Standard JESD78.

2. Guaranteed by design, not tested.

3. As mounted on a 40x40x1.5 mm FR4 substrate with a single layer of 80 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51 low conductivity test PCB. Test conditions were under natural convection or zero air flow.

4. As mounted on a 40x40x1.5 mm FR4 substrate with a single layer of 650 mm<sup>2</sup> of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51 high conductivity test PCB. Test conditions were under natural convection or zero air flow.





### **PIN FUNCTION DESCRIPTION**







5. Please refer to Figure [39](#page-15-0) for detailed description.

6. Guaranteed by design.

**ELECTRICAL CHARACTERISTICS (continued)** (For typical values T<sub>J</sub> = 25°C, for min/max values, T<sub>J</sub> = −40°C to +125°C,  $V_{\text{CC}}$  = 14 V, HV = open, skip = open, FB = 2 V, CS = Ground, DRV = 1 nF, unless otherwise noted.)

| <b>Characteristic</b>                                                                | Pin | Symbol                     | Min               | Typ  | Max  | Unit   |
|--------------------------------------------------------------------------------------|-----|----------------------------|-------------------|------|------|--------|
| <b>STARTUP CURRENT SOURCE</b>                                                        |     |                            |                   |      |      |        |
| High-Voltage Current Source                                                          |     |                            |                   |      |      |        |
| Inhibit Voltage ( $I_{CC}$ = 200 $\mu$ A, HV = 50 V)                                 | 6   | Vinhibit                   | 190               | 600  | 800  | mV     |
| Inhibit Current ( $V_{CC}$ = 0 V, HV = 50 V)                                         | 6   | <b>I</b> inhibit           | 80                | 200  | 350  | μA     |
| Startup ( $V_{CC} = V_{CC(on)} - 0.2$ V, HV = 50 V)                                  | 6   | <b>IHV</b>                 | 3.0               | 4.1  | 6.0  | mA     |
| Leakage ( $V_{CC}$ = 14 V, HV = 500 V)                                               | 8   | <b>I</b> HV-leak           | 10                | 25   | 50   | μA     |
| Minimum Startup Voltage ( $V_{CC} = V_{CC(on)} - 0.2$ V, $I_{CC} = 0.5$ mA)          | 8   | $V_{HV(min)}$              |                   | 20   | 28   | V      |
| <b>SUPPLY SECTION</b>                                                                |     |                            |                   |      |      |        |
| $V_{CC}$ Regulation                                                                  | 6   |                            |                   |      |      |        |
| Startup Threshold, V <sub>CC</sub> Increasing                                        |     | $V_{CC(on)}$               | 11.2              | 12.6 | 13.8 | v      |
| Minimum Operating Voltage After Turn-On                                              |     | $V_{CC(off)}$              | 8.2               | 9.1  | 10   | $\vee$ |
| V <sub>CC</sub> Operating Hysteresis                                                 |     | $V_{CC(on)} - V_{CC(off)}$ | 3.0               | 3.6  | 4.2  | $\vee$ |
| Undervoltage Lockout Threshold Voltage, V <sub>CC</sub> Decreasing                   |     | $V_{CC(latch)}$            | 5.0               | 5.8  | 6.5  | v      |
| Logic Reset Level (V <sub>CC(latch)</sub> - V <sub>CC(reset)</sub> > 1.0 V) (Note 7) |     | $V_{CC(reset)}$            |                   | 4.0  |      | v      |
| V <sub>CC</sub> Supply Current                                                       | 6   |                            |                   |      |      |        |
| Operating ( $V_{CC}$ = 14 V, 1.0 nF Load, $V_{FB}$ = 2.0 V, 65 kHz Version)          |     | $I_{\rm CCA}$              |                   | 2.3  | 3.0  | mA     |
| Operating ( $V_{CC}$ = 14 V, 1.0 nF Load, $V_{FR}$ = 2.0 V, 100 kHz Version)         |     | $I_{\rm CCA}$              | $\qquad \qquad -$ | 3.1  | 3.5  | mA     |
| Output Stays Low ( $V_{CC}$ = 14 V, $V_{FB}$ = 0 V)                                  |     | $_{\text{ICC2}}$           |                   | 1.3  | 2.0  | mA     |
| Latchoff Phase ( $V_{CC}$ = 7.0 V, $V_{FB}$ = 2.0 V)                                 |     | I <sub>CC3</sub>           |                   | 500  | 720  | μA     |

7. Guaranteed by design.









### **OPERATING DESCRIPTION**

### **Introduction**

The NCP1271 represents a new generation of the fixed−frequency PWM current−mode flyback controllers from ON Semiconductor. The device features integrated high−voltage startup and excellent standby performance. The proprietary **Soft−Skip Mode** achieves extremely low−standby power consumption while keeping power supply acoustic noise to a minimum. The key features of the NCP1271 are as follows:

- **Timer−Based Fault Detection:** In the event that an abnormally large load is applied to the output for more than 130 ms, the controller will safely shut the application down. This allows accurate overload (OL) or short−circuit (SC) detection which is not dependent on the auxiliary winding.
- **Soft−Skip Mode:** This proprietary feature of the NCP1271 minimizes the standby low−frequency acoustic noise by ramping the peak current envelope whenever skip is activated.
- **Adjustable Skip Threshold:** This feature allows the power level at which the application enters skip to be fully adjusted. Thus, the standby power for various applications can be optimized. The default skip level is 1.2 V (40% of the maximum peak current).
- **500 V High−Voltage Startup Capability:** This AC−DC application friendly feature eliminates the need for an external startup biasing circuit, minimizes the standby power loss, and saves printed circuit board (PCB) space.
- **Dual High−Voltage Startup−Current Levels:** The NCP1271 uniquely provides the ability to reduce the startup current supply when Vcc is low. This prevents damage if Vcc is ever shorted to ground. After Vcc rises above approximately 600 mV, the startup current increases to its full value and rapidly charges the Vcc capacitor.
- **Latched Protection:** The NCP1271 provides a pin, which if pulled high, places the part in a latched off mode. Therefore, overvoltage (OVP) and overtemperature (OTP) protection can be easily implemented. A noise filter is provided on this function to reduce the chances of falsely triggering the latch. The latch is released when Vcc is cycled below 4 V.
- **Non−Latched Protection/ Shutdown Option:** By pulling the feedback pin below the skip threshold level, a non−latching shutdown mode can be easily implemented.
- **4.0 ms Soft−Start:** The soft start feature slowly ramps up the drive duty cycle at startup. This forces the primary current to also ramp up slowly and dramatically reduces the stress on power components during startup.
- **Current−Mode Operation:** The NCP1271 uses current−mode control which provides better transient response than voltage−mode control. Current−mode control also inherently limits the cycle−by−cycle primary current.
- **Compensation Ramp:** A drawback of current−mode regulation is that the circuit may become unstable when the operating duty cycle is too high. The NCP1271 offers an adjustable compensation ramp to solve this instability.
- **80% Maximum Duty Cycle Protection:** This feature limits the maximum on time of the drive to protect the power MOSFET from being continuously on.
- **Frequency Jittering:** Frequency jittering softens the EMI signature by spreading out peak energy within a band +/− 7.5% from the center frequency.
- **Switching Frequency Options:** The NCP1271 is available in either 65 kHz or 100 kHz fixed frequency options. Depending on the application, the designer can pick the right device to help reduce magnetic switching loss or improve the EMI signature before reaching the 150 kHz starting point for more restrictive EMI test limits.

### **NCP1271 Operating Conditions**

There are 5 possible operating conditions for the NCP1271:

- 1. **Normal Operation** When  $V_{CC}$  is above  $V_{CC(off)}$ (9.1 V typical) and the feedback pin voltage  $(V<sub>FB</sub>)$ is within the normal operation range (i.e.,  $V_{FB}$  < 3.0 V), the NCP1271 operates as a fixed−frequency current−mode PWM controller.
- 2. **Standby Operation (or Skip−Cycle Operation)** When the load current drops, the compensation network responds by reducing the primary peak current. When the peak current reaches the skip peak current level, the NCP1271 enters Soft−Skip operation to reduce the power consumption. This Soft−Skip feature offers a modified peak current envelope and hence also reduces the risk of audible noise. In the event of a sudden load increase, the transient load detector (TLD) disables Soft−Skip and applies maximum power to bring the output into regulation as fast as possible.
- 3. **Fault Operation** When no feedback signal is received for 130 ms or when  $V_{CC}$  drops below  $V_{\text{CC(off)}}$  (9.1 V typical), the NCP1271 recognizes it as a fault condition. In this fault mode, the Vcc voltage is forced to go through two cycles of slowly discharging and charging. This is known as a "double hiccup." The double hiccup insures that ample time is allowed between restarts to prevent overheating of the power devices. If the fault is

cleared after the double hiccup, then the application restarts. If not, then the process is repeated.

- 4. Latched Shutdown When the Skip/latch pin (Pin 1) voltage is pulled above 8.0 V for more than  $13 \,\mu s$ , the NCP1271 goes into latchoff shutdown. The output is held low and  $V_{CC}$  stays in hiccup mode until the latch is reset. The reset can only occur if Vcc is allowed to fall below  $V_{CC(reset)}$ (4.0 V typical). This is generally accomplished by unplugging the main input AC source.
- 5. **Non–Latched Shutdown** − If the FB pin is pulled below the skip level, then the device will enter a non−latched shutdown mode. This mode disables the driver, but the controller automatically recovers when the pulldown on FB is released. Alternatively, Vcc can also be pulled low (below 190 mV) to shutdown the controller. This has the added benefit of placing the part into a low current consumption mode for improved power savings.

#### **Biasing the Controller**

During startup, the Vcc bias voltage is supplied by the HV Pin (Pin 8). This pin is capable of supporting up to 500 V, so it can be connected directly to the bulk capacitor. Internally, the pin connects to a current source which rapidly charges  $V_{CC}$  to its  $V_{CC(on)}$  threshold. After this level is reached, the controller turns on and the transformer auxiliary winding delivers the bias supply voltage to  $V_{CC}$ . The startup FET is then turned off, allowing the standby power loss to be minimized. This in−chip startup circuit minimizes the number of external components and Printed Circuit Board (PCB) area. It also provides much lower power dissipation and faster startup times when compared to using startup resistors to  $V_{CC}$ . The auxiliary winding needs to be designed to supply a voltage above the  $V_{CC(off)}$ level but below the maximum  $V_{CC}$  level of 20 V.

For added protection, the NCP1271 also include a dual startup mode. Initially, when  $V_{CC}$  is below the inhibit voltage  $V_{\text{inhibit}}(600 \text{ mV typical})$ , the startup current source is small (200 uA typical). The current goes higher (4.1 mA typical) when  $V_{CC}$  goes above  $V_{inhibit}$ . This behavior is illustrated in Figure 23. The dual startup feature protects the device by limiting the maximum power dissipation when the  $V_{CC}$  pin (Pin 6) is accidentally grounded. This slightly increases the total time to charge  $V_{CC}$ , but it is generally not noticeable.



#### **V<sub>CC</sub>** Double Hiccup Mode

Figure 24 illustrates the block diagram of the startup circuit. An undervoltage lockout (UVLO) comparator monitors the  $V_{CC}$  supply voltage. If  $V_{CC}$  falls below  $V_{CC(off)}$ , then the controller enters "double hiccup mode."



#### **Figure 24. V<sub>CC</sub> Management**

During double hiccup operation, the Vcc level falls to  $V_{\text{CC}(latch)}$  (5.8 V typical). At this point, the startup FET is turned back on and charges  $V_{CC}$  to  $V_{CC(on)}(12.6 \text{ V typical})$ .  $V_{CC}$  then slowly collapses back to the  $V_{CCt|latch)}$  level. This cycle is repeated twice to minimize power dissipation in external components during a fault event. After the second cycle, the controller tries to restart the application. If the restart is not successful, then the process is repeated. During this mode,  $V_{CC}$  never drops below the 4 V latch reset level. Therefore, latched faults will not be cleared unless the application is unplugged from the AC line (i.e.,  $V_{bulk}$  discharges).

Figure 25 shows a timing diagram of the  $V_{CC}$  double hiccup operation. Note that at each restart attempt, a soft start is issued to minimize stress.



#### **V<sub>CC</sub>** Capacitor

As stated earlier, the NCP1271 enters a fault condition when the feedback pin is open (i.e. FB is greater than 3 V) for 130 ms or  $V_{CC}$  drops below  $V_{CC(off)}$  (9.1 V typical). Therefore, to take advantage of these features, the  $V_{CC}$ capacitor needs to be sized so that operation can be maintained in the absence of the auxiliary winding for at least 130 ms.

The controller typically consumes 2.3 mA at a 65 kHz frequency with a 1 nF switch gate capacitance. Therefore, to ensure at least 130 ms of operation, equation 1 can be used to calculate that at least an  $85 \mu$ F capacitor would be necessary.

$$
t_{\text{startup}} = \frac{C_{\text{VCC}\Delta\text{V}}}{I_{\text{CC}1}} = \frac{85 \,\mu\text{F} \cdot (12.6 \,\text{V} - 9.1 \,\text{V})}{2.3 \,\text{mA}} = 130 \,\text{ms}
$$
\n
$$
\text{(eq. 1)}
$$

If the 130 ms timer feature will not be used, then the capacitance value needs to at least be large enough for the output to charge up to a point where the auxiliary winding can supply  $V_{CC}$ . Figure 26 describes different startup scenarios with different  $V_{CC}$  capacitor values. If the  $V_{CC}$ cap is too small, the application fails to start because the bias supply voltage cannot be established before  $V_{CC}$  is reduced to the  $V_{CC(off)}$  level.



**Circuits with Different V<sub>CC</sub> Capacitors** 

It is highly recommended that the  $V_{CC}$  capacitor be as close as possible to the  $V_{CC}$  and ground pins of the product to reduce switching noise. A small bypass capacitor on this pin is also recommended. If the switching noise is large enough, it could potentially cause  $V_{CC}$  to go below  $V_{CC(off)}$ and force a restart of the controller.

It is also recommended to have a margin between the winding bias voltage and  $V_{CC(off)}$  so that all possible transient swings of the auxiliary winding are allowed. In standby mode, the  $V_{CC}$  voltage swing can be higher due to the low–frequency skip–cycle operation. The  $V_{CC}$ capacitor also affects this swing. Figure 27 illustrates the possible swings.



**Figure 27. Timing Diagram of Standby Condition**

#### **Soft−Start Operation**

Figures 28 and 29 show how the soft−start feature is included in the pulse−width modulation (PWM) comparator. When the NCP1271 starts up, a soft−start voltage  $V_{SS}$  begins at 0 V.  $V_{SS}$  increases gradually from 0 V to 1.0 V in 4.0 ms and stays at 1.0 V afterward. This voltage  $V_{SS}$  is compared with the divided–by–3 feedback pin voltage ( $V_{FB}/3$ ). The lesser of  $V_{SS}$  and ( $V_{FB}/3$ ) becomes the modulation voltage V<sub>PWM</sub> in the PWM duty cycle generation. Initially,  $(V_{FB}/3)$  is above 1.0 V because the output voltage is low. As a result, V<sub>PWM</sub> is limited by the soft start function and slowly ramps up the duty cycle (and therefore the primary current) for the initial 4.0 ms. This provides a greatly reduced stress on the power devices during startup.







**Figure 29. Soft-Start (Time = 0 at V<sub>CC</sub> = V<sub>CC(on)</sub>)** 

#### **Current−Mode Pulse−Width Modulation**

The NCP1271 uses a current−mode fixed−frequency PWM with internal ramp compensation. A pair of current sense resistors  $R_{CS}$  and  $R_{ramp}$  sense the flyback drain current  $I<sub>D</sub>$ . As the drain current ramps up through the inductor and current sense resistor, a corresponding voltage ramp is placed on the CS pin (pin 3). This voltage ranges from very low to as high as the modulation voltage  $V_{\text{PWM}}$ (maximum of 1.0 V) before turning the drive off. If the internal current ramp is ignored (i.e.,  $R_{ramp} \approx 0$ ) then the maximum possible drain current  $I_{D(max)}$  is shown in Equation 2. This sets the primary current limit on a cycle by cycle basis.

$$
I_{D(max)} = \frac{1 V}{R_{CS}}
$$
 (eq. 2)



**Figure 30. Current−Mode Implementation**





The timing diagram of the PWM is in Figure 31. An internal clock turns the Drive Output (Pin 5) high in each switching cycle. The Drive Output goes low when the CS (Pin 3) voltage  $V_{CS}$  intersects with the modulation voltage VPWM. This generates the pulse width (or duty cycle). The maximum duty cycle is limited to 80% (typically) in the output RS latch.

#### **Ramp Compensation**

Ramp compensation is a known mean to cure subharmonic oscillations. These oscillations take place at half the switching frequency and occur only during continuous conduction mode (CCM) with a duty−cycle greater than 50%. To lower the current loop gain, one usually injects between 50 and 75% of the inductor down slope. The NCP1271 generates an internal current ramp that is synchronized with the clock. This current ramp is then routed to the CS pin. Figures 32 and 33 depict how the ramp is generated and utilized. Ramp compensation is simply formed by placing a resistor,  $R_{ramp}$ , between the CS pin and the sense resistor.



**Figure 32. Internal Ramp Current Source**





For the NCP1271, the current ramp features a swing of 100  $\mu$ A. Over a 65 kHz frequency with an 80% max duty cycle, that corresponds to an  $8.1 \mu A/\mu s$  ramp. For a typical flyback design, let's assume that the primary inductance  $(Lp)$  is 350  $\mu$ H, the SMPS output is 19 V, the Vf of the output diode is 1 V and the Np:Ns ratio is 10:1. The OFF time primary current slope is given by:

$$
\frac{({\rm Vout + Vf}) \cdot \frac{Np}{Ns}}{Lp} = 571 \text{ V/mL} = 571 \text{ mA/}\mu\text{s (eq. 3)}
$$

When projected over an Rsense of 0.1  $\Omega$  (for example), this becomes or 57 mV/ $\mu$ s. If we select 75% of the downslope as the required amount of ramp compensation, then we shall inject 43 mV/ $\mu$ s. Therefore, R<sub>ramp</sub> is simply equal to:

$$
Rramp = \frac{43 \text{ mV/μs}}{8.1 \text{ μA/μs}} = 5.3 \text{ k}\Omega \qquad \text{(eq. 4)}
$$

It is recommended that the value of  $R_{ramp}$  be limited to less then 10 k $\Omega$ . Values larger than this will begin to limit the effective duty cycle of the controller and may result in reduced transient response.

#### **Frequency Jittering**

Frequency jittering is a method used to soften the EMI signature by spreading the energy in the vicinity of the main switching component. The NCP1271 switching frequency ranges from +7.5% to −7.5% of the switching frequency in a linear ramp with a typical period of 6 ms. Figure 34 demonstrates how the oscillation frequency changes.



**(The values are for the 100 kHz frequency option)**

#### **Fault Detection**

Figure 35 details the timer−based fault detection circuitry. When an overload (or short circuit) event occurs, the output voltage collapses and the optocoupler does not conduct current. This opens the FB pin (pin 2) and  $V_{FB}$  is internally pulled higher than 3.0 V. Since  $(V_{FB}/3)$  is greater than 1 V, the controller activates an error flag and starts a 130 ms timer. If the output recovers during this time, the timer is reset and the device continues to operate normally. However, if the fault lasts for more than 130 ms, then the driver turns off and the device enters the  $V_{CC}$  Double Hiccup mode discussed earlier. At the end of the double hiccup, the controller tries to restart the application.



**Figure 35. Block Diagram of Timer−Based Fault Detection**

Besides the timer−based fault detection, the NCP1271 also enters fault condition when  $V_{CC}$  drops below  $V_{CC(off)}$ (9.1 V typical). The device will again enter a double hiccup mode and try to restart the application.

#### **Operation in Standby Condition**

During standby operation, or when the output has a light load, the duty cycle on the controller can become very small. At this point, a significant portion of the power dissipation is related to the power MOSFET switching on and off. To reduce this power dissipation, the NCP1271 "skips" pulses when the FB level (i.e. duty cycle) drops too low. The level that this occurs at is completely adjustable by setting a resistor on pin 1.

By discontinuing pulses, the output voltage slowly drops and the FB voltage rises. When the FB voltage rises above the  $V_{skip}$  level, the drive is turned back on. However, to minimize the risk of acoustic noise, when the drive turns back on the duty cycle of its pulses are also ramped up. This is similar to the soft start function, except the period of the Soft–Skip operation is only 300  $\mu$ s instead of 4.0 ms for the soft start function. This feature produces a timing diagram shown in Figure 36.



**Figure 36. Soft−Skip Operation**

#### **Skip Duty Cycle**

Skip peak current,  $%$ Ics<sub>skip</sub>, is the percentage of the maximum peak current at which the controller enters skip mode. Ics<sub>skip</sub> can be any value from 0 to 100% as defined by equation 5. However, the higher that  $\%$ Ics<sub>skip</sub> is, the greater the drain current when skip is entered. This increases the risk of acoustic noise. Conversely, the lower that  $%$ Ics<sub>skip</sub> is the larger the percentage of energy is expended turning the switch on and off. Therefore it is important to adjust  $\%$ Ics<sub>skip</sub> to the optimal level for a given application.

% 
$$
\log_{skip} = \frac{V_{skip}}{3 \, V} \cdot 100\%
$$
 (eq. 5)

#### **Skip Adjustment**

By default, when the Skip/latch Pin (Pin 1) is opened, the skip level is 1.2 V ( $V_{skip}$  = 1.2 V). This corresponds to a 40% Ics<sub>skip</sub> (%Ics<sub>skip</sub> = 1.2 V / 3.0 V  $\times$  100% = 40%). Therefore, the controller will enter skip mode when the peak current is less than 40% of the maximum peak current. However, this level can be externally adjusted by placing a resistor  $R_{skip}$  between skip/latch pin (Pin 1) and Ground (Pin 4). The level will change according to equation 6.

$$
V_{skip} = R_{skip} \times I_{skip} \tag{eq.6}
$$

To operate in skip cycle mode,  $V_{skip}$  must be between 0 V and 3.0 V. Therefore,  $R_{skip}$  must be within the levels given in Table 1.





#### <span id="page-15-0"></span>**Recover from Standby**

In the event that a large load is encountered during skip cycle operation, the circuit automatically disables the normal Soft−Skip procedure and delivers maximum power to the load (Figure 37). This feature, the Transient Load Detector (TLD), is initiated anytime a skip event is exited and the FB pin is greater than 2.85 V, as would be the case for a sudden increase in output load.



**Figure 37. Transient Response from Standby**

#### **External Latchoff Shutdown**

When the Skip/Latch input (Pin 1) is pulled higher than  $V<sub>latch</sub>$  (8.0 V typical), the drive output is latched off until  $V_{CC}$  drops below  $V_{CC(reset)}$  (4.0 V<sub>typical</sub>). If Vbulk stays above approximately 30 Vdc, then the HV FET ensure that  $V_{CC}$  remains above  $V_{CC(latch)}$  (5.8 V<sub>typical</sub>). Therefore, the controller is reset by unplugging the power supply from the wall and allowing  $V_{bulk}$  to discharge. Figure 38 illustrates the timing diagram of  $V_{CC}$  in the latchoff condition.



Startup current source turns on when  $V_{CC}$  reaches 5.8  $V_{CC}$ 

#### **Figure 38. Latchoff V<sub>CC</sub> Timing Diagram**

Figure 39 defines the different voltage regions of the Skip/latch Pin (Pin 1) operation.

- 1. When the voltage is above  $V<sub>latch</sub>$  (7.1 V min, 8.7 V max), the circuit is in latchoff and all drive pulses are disabled until  $V_{CC}$  cycles below 4.0 V (typical).
- 2. When the voltage is between  $V_{skip-reset}$  (5.0 V min, 6.5 V max) and  $V<sub>latch</sub>$ , the pin is considered

to be opened. The skip level  $V_{skip}$  is restored to the default 1.2 V.

- 3. When the voltage is between about 3.0 V and  $V_{skip-reset}$ , the  $V_{skip}$  level is above the normal operating range of the feedback pin. Therefore, the output does not switch.
- 4. When the voltage is between 0 V and 3.0 V, the V<sub>skip</sub> is within the operating range of the feedback pin. Then the voltage on this pin sets the skip level as explained earlier.



#### **Figure 39. NCP1271 Pin 1 Operating Regions**

The external latch feature allows the circuit designers to implement different kinds of latching protection. The NCP1271 applications note (AND8242/D) details several simple circuits to implement overtemperature protection (OTP) and overvoltage protection (OVP).

**In order to prevent unexpected latchoff due to noise, it is very important to put a noise decoupling capacitor near Pin 1 to increase the noise immunity.** It is also recommended to always have a resistor from pin 1 to GND. This further reduces the risk of premature latchoff. Also note that if the additional latch−off circuitry has leakage, it will modify the skip adjust setup.

#### **External Non−Latched Shutdown**

Figure [40](#page-16-0) illustrates the Feedback (pin 2) operation. An external non−latched shutdown can be easily implemented by simply pulling FB below the skip level. This is an inherent feature from the standby skip operation. Hence, it allows the designer to implement additional non−latched shutdown protection.

The device can also be shutdown by pulling the  $V_{CC}$  pin to GND (<190 mV). In addition to shutting off the output, this method also places the part into a low current consumption state.

<span id="page-16-0"></span>

**Figure 40. NCP1271 Operation Threshold**



**Figure 41. Non−Latchoff Shutdown**

#### **Output Drive**

The output stage of the device is designed to directly drive a power MOSFET. It is capable of up to +500 mA and −800 mA peak drive currents and has a typical rise and fall

time of 30 ns and 20 ns with a 1.0 nF load. This allows the NCP1271 to drive a high−current power MOSFET directly for medium−high power application.

### **Noise Decoupling Capacitors**

There are three pins in the NCP1271 that may need external decoupling capacitors.

- 1. **Skip/Latch Pin (Pin 1)**  $-$  If the voltage on this pin is above 8.0 V, then the circuit enters latchoff. Hence, a decoupling capacitor on this pin is essential for improved noise immunity. Additionally, a resistor should always be placed from this pin to GND to prevent noise from causing the pin 1 level to exceed the latchoff level.
- 2. **Feedback Pin (Pin 2)**  $-$  The FB pin is a high impedance point and is very easily polluted in a noisy environment. This could effect the circuit operation.
- 3.  $V_{CC}$  Pin (Pin 6) The circuit maintains normal operation when  $V_{CC}$  is above  $V_{CC(off)}$  (9.1 V typical). But, if  $V_{CC}$  drops below  $V_{CC(off)}$  because of switching noise, then the circuit can incorrectly recognize it as a fault condition. Hence, it is important to locate the  $V_{CC}$  capacitor or an additional decoupling capacitor as close as possible to the device.



**Figure 42. 57 W Example Circuit Using NCP1271**

Figure 42 shows a typical application circuit using the NCP1271. The standby power consumption of the circuit is 83 mW with 230 Vac input. The details of the application

circuit are described in application note AND8242/D. The efficiency of the circuit at light load up to full load is shown in Figure 43.



**Figure 43. Efficiency of the NCP1271 Demo Board at Nominal Line Voltages**

#### <span id="page-18-0"></span>**ORDERING INFORMATION**



ÜFor information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

### **PACKAGE DIMENSIONS**

**7−LEAD PDIP P SUFFIX** CASE 626B−01 ISSUE A

**M**

۷



- NOTES:<br>1. DIMENSIONS AND TOLERANCING PER<br>2. DIMENSIONS IN MILLIMETERS.<br>2. DIMENSION L TO CENTER OF LEAD<br>3. DIMENSION L TO CENTER OF LEAD<br>4. PACKAGE CONTOUR OPTIONAL (ROUND<br>4. PACKAGE CONTOUR OPTIONAL (ROUND<br>5. DIMENSIONS A
	-
- 
- 



#### **PACKAGE DIMENSIONS**



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B ARE DATUMS AND T

IS A DATUM SURFACE 4. DIMENSION A AND B DO NOT INCLUDE

MOLD PROTRUSION. 5. MAXIMUM MOLD PROTRUSION 0.15 (0.006)

PER SIDE.



Soft−Skip is a trademark of Semiconductor Components Industries, LLC (SCILLC).

The product described herein (NCP1271), may be covered by the following U.S. patents: 6,271,735, 6,362,067, 6,385,060, 6,597,221, 6,633,193. There may be other patents pending.

**ON Semiconductor** and UN are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any lability are intered in SCILLC and specifically or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death<br>may occur. Should Buyer purchase or personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part.<br>SCILLC is an Equal Opportunity/Affirmative

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:**

Phone: 421 33 790 2910 **Japan Customer Focus Center** Phone: 81−3−5773−3850

#### **ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative