# **Stand-alone LIN Transceiver**

## Description

The NCV7321 is a fully featured local interconnect network (LIN) transceiver designed to interface between a LIN protocol controller and the physical bus. The transceiver is implemented in I3T technology enabling both high-voltage analog circuitry and digital functionality to co-exist on the same chip.

The NCV7321 LIN device is a member of the in-vehicle networking (IVN) transceiver family.

The LIN bus is designed to communicate low rate data from control devices such as door locks, mirrors, car seats, and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node. Each node has a slave MCU–state machine that recognizes and translates the instructions specific to that function. The main attraction of the LIN bus is that all the functions are not time critical and usually relate to passenger comfort.

#### **Features**

- LIN-Bus Transceiver
  - ◆ LIN Compliant to Specification Revision 2.x (Backwards Compatible to Version 1.3) and J2602
  - ♦ Bus Voltage ±45 V
  - Transmission Rate 1 kbps to 20 kbps
  - Supports K-Line Bus Architecture
- Protection
  - Thermal Shutdown
  - Indefinite Short-Circuit Protection on Pins LIN and WAKE Towards Supply and Ground
  - ◆ Load Dump Protection (45 V)
  - Bus Pins Protected Against Transients in an Automotive Environment
- EMI Compatibility
  - Integrated Slope Control
- Modes
  - Normal Mode: LIN Transceiver Enabled, Communication via the LIN Bus is Possible, INH Switch is On
  - Sleep Mode: LIN Transceiver Disabled, the Consumption from V<sub>BB</sub> is Minimized, INH Switch is Off
  - Standby Mode: Transition Mode reached either after Power-up or after a Wake-up Event, INH Switch is on
  - Wake-up Bringing the Component from Sleep Mode into Standby Mode is Possible either by LIN Command or a Digital Signal on WAKE Pin (e.g. External Switch)

#### Quality

- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Require—ments; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



## ON Semiconductor®

www.onsemi.com



x = Specific Device Code 0 = NCV7321D10 1 = NCV7321D11 2 = NCV7321D12

DFN8:

y = Specific Device Code
 2 = NCV7321MW2
 F = Fab Location Code
 (NCV7321D11R2G only)
 A = Assembly Location

L = Wafer Lot Y = Year W = Work Week • Pb-Free Package

(Note: Microdot may be in either location)

## PIN CONNECTIONS





#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.

### RECOMMENDED OPERATING RANGES AND KEY TECHNICAL CHARACTERISTICS

Table 1. RECOMMENDED OPERATING RANGES AND KEY TECHNICAL CHARACTERISTICS

| Symbol               | Parameter                                                                                                           | Min | Тур | Max      | Unit |
|----------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|----------|------|
| V <sub>BB</sub>      | Nominal Battery Operating Voltage (Note 1)                                                                          | 5   | 12  | 27       | V    |
|                      | Load Dump Protection                                                                                                |     |     | 45       |      |
| I <sub>BB</sub> _SLP | Supply Current in Sleep Mode                                                                                        |     |     | 20       | μΑ   |
| V <sub>LIN</sub>     | LIN Bus Voltage                                                                                                     | -45 |     | 45       | V    |
| V <sub>WAKE</sub>    | Operating DC Voltage on WAKE Pin                                                                                    | 0   |     | $V_{BB}$ | V    |
|                      | Maximum Rating Voltage on WAKE Pin                                                                                  | -35 |     | 45       | V    |
| V <sub>INH</sub>     | Operating DC Voltage on INH Pin                                                                                     | 0   |     | $V_{BB}$ | V    |
| V_Dig_IO             | Operating DC Voltage on Digital IO Pins (EN, RxD, TxD)                                                              | 0   |     | 5.5      | V    |
| T <sub>JSD</sub>     | Junction Thermal Shutdown Temperature                                                                               | 150 | 165 | 185      | °C   |
| T <sub>amb</sub>     | Operating Ambient Temperature                                                                                       | -40 |     | +125     | °C   |
| V <sub>ESD</sub>     | Electrostatic Discharge Voltage (all pins) Human Body Model (Note 2)                                                | -4  |     | +4       | kV   |
|                      | Version NCV7321D11/D12/MW2; no filter on LIN Electrostatic Discharge Voltage (LIN) System Human Body Model (Note 3) | -10 |     | +10      | kV   |
| V <sub>TRAN</sub>    | Version NCV7321D12/MW2; Voltage transients (DCC method), pin LIN According to SAE J2962–1, Class C (Note 4)         | -85 |     | +85      | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 1. Below 5 V on V<sub>BB</sub> in normal mode, the bus will either stay recessive or comply with the voltage level specifications and transition time specifications as required by SAE J2602. It is ensured by the battery monitoring circuit. Above 27 V on V<sub>BB</sub>, LIN communication is operational (LIN pin toggling) but parameters cannot be guaranteed. For higher battery voltage operation above 27 V, LIN pull-up resistor must be selected large enough to avoid clamping of LIN pin by voltage drop over external pull-up resistor and LIN pin min current limitation.
- 2. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor conform to MIL STD 883 method 3015.7.
- 3. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor. System HBM levels are verified by an external test–house.
- 4. Direct Capacitor Coupling (DCC) method according to SAE J2962–1 specification, referring to ISO 7637–3 Slow Transient Pulse. Coupling Capacitor 10 nF. Tested with no external protections. Verified by an external test house.

#### **Table 2. THERMAL CHARACTERISTICS**

| Parameter                                                                                                                                                                | Symbol                                                 | Value     | Unit         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|--------------|
| Thermal characteristics, SOIC–8 (Note 5) Thermal Resistance Junction–to–Air, Free air, 1S0P PCB (Note 6) Thermal Resistance Junction–to–Air, Free air, 2S2P PCB (Note 7) | $R_{	hetaJA}$ $R_{	hetaJA}$                            | 125<br>75 | °C/W<br>°C/W |
| Thermal characteristics, DFN8 (Note 5) Thermal Resistance Junction-to-Air, Free air, 1S0P PCB (Note 6) Thermal Resistance Junction-to-Air, Free air, 2S2P PCB (Note 7)   | $egin{array}{l} R_{	hetaJA} \ R_{	hetaJA} \end{array}$ | 140<br>47 | °C/W         |

- 5. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.
- 6. Values based on test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.
- 7. Values based on test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

## **BLOCK DIAGRAM**



Figure 1. Block Diagram

## **TYPICAL APPLICATION**



Figure 2. Typical Application Diagram for a Master Node

## **Table 3. PIN DESCRIPTION**

| Pin | Name     | Description                                                                                                                     |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 1   | RxD      | Receive Data Output; Low in Dominant State; Open–Drain Output                                                                   |
| 2   | EN       | Enable Input, Transceiver in Normal Operation Mode when High, Pull-down Resistor to GND                                         |
| 3   | WAKE     | High Voltage Digital Input Pin to Apply Local Wake-up, Sensitive to Falling Edge, Pull-up Current Source to V <sub>BB</sub>     |
| 4   | TxD      | Transmit Data Input, Low for Dominant State, Pull-down to GND (Switchable Strength for Wake-up Source Recognition)              |
| 5   | GND      | Ground                                                                                                                          |
| 6   | LIN      | LIN Bus Output/Input                                                                                                            |
| 7   | $V_{BB}$ | Battery Supply Input                                                                                                            |
| 8   | INH      | Inhibit Output, Switch Between INH and V <sub>BB</sub> can be Used to Control External Regulator or Pull-up Resistor on LIN Bus |
| _   | EP       | Exposed Pad. Recommended to connect to GND or left floating in application (DFN8 package only).                                 |

**Table 4. ABSOLUTE MAXIMUM RATINGS** 

| Symbol            | Parameter                                                                                                                                                      | Min             | Тур | Max                   | Unit           |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------------|----------------|
| V <sub>BB</sub>   | Voltage on Pin V <sub>BB</sub>                                                                                                                                 | -0.3            |     | +45                   | V              |
| $V_{LIN}$         | LIN Bus Voltage                                                                                                                                                | -45             |     | +45                   | V              |
| V <sub>WAKE</sub> | DC Voltage on WAKE Pin                                                                                                                                         | -35             |     | +45                   | V              |
| V <sub>INH</sub>  | DC Voltage on INH Pin                                                                                                                                          | -0.3            |     | V <sub>BB</sub> + 0.3 | V              |
| I <sub>INH</sub>  | DC Current from INH Pin                                                                                                                                        |                 |     | 50                    | mA             |
| V_Dig_IO          | DC Input Voltage on Pins (EN, RxD, TxD)                                                                                                                        | -0.3            |     | +45                   | V              |
| TJ                | Maximum Junction Temperature                                                                                                                                   | -40             |     | +150                  | °C             |
| V <sub>ESD</sub>  | HBM (All Pins) (Note 8)                                                                                                                                        | -4              |     | +4                    | kV             |
|                   | CDM (All Pins) (Note 9)                                                                                                                                        | -750            |     | +750                  | V              |
|                   | Version NCV7321D10:<br>HBM (LIN, INH, V <sub>BB</sub> , WAKE) (Note 10)<br>System HBM (LIN, V <sub>BB</sub> , WAKE) (Note 11)                                  | -5<br>-5        |     | +5<br>+5              | kV<br>kV       |
|                   | Version NCV7321D11/D12/MW2:<br>HBM (LIN, INH, V <sub>BB</sub> , WAKE) (Note 10)<br>System HBM (V <sub>BB</sub> , WAKE) (Note 12)<br>System HBM (LIN) (Note 12) | -8<br>-6<br>-10 |     | +8<br>+6<br>+10       | kV<br>kV<br>kV |
|                   | Version NCV7321D12/MW2: Powered ESD (LIN), Contact/Air, 330 pF / 2 k $\Omega$ (Note 13) Powered ESD (LIN), Air, 150 pF / 2 k $\Omega$ (Note 13)                | –15<br>–25      |     | +15<br>+25            | kV<br>kV       |
| V <sub>TRAN</sub> | Version NCV7321D12/MW2; Voltage transients (DCC method), pin LIN According to SAE J2962–1, Class C (Note 14)                                                   | -85             |     | +85                   | V              |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 8. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor conform to MIL STD 883 method 3015.7.
- 9. Charged device model test according to ESD STM5.3.1-1999.
- 10. Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor referenced to GND.
- 11. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor. 220 nF filter on LIN pin. System HBM levels are verified by an external test–house.
- 12. Equivalent to discharging a 150 pF capacitor through a 330  $\Omega$  resistor. No filter on LIN pin. System HBM levels are verified by an external test–house.
- 13. Powered ESD test method according to SAE J2962–1 specification, referring to ISO 10605. Verified by an external test house.
- 14. Direct Capacitor Coupling (DCC) method according to SAE J2962–1 specification, referring to ISO 7637–3 Slow Transient Pulse. Coupling Capacitor 10 nF. Tested with no external protections. Verified by an external test house.

#### **FUNCTIONAL DESCRIPTION**

#### **Overall Functional Description**

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications. The domain is class—A multiplex buses with a single master node and a set of slave nodes.

The NCV7321 contains the LIN transmitter, LIN receiver, power—on–reset (POR) circuits and thermal shutdown (TSD). The LIN transmitter is optimized for the maximum specified transmission speed of 20 kB with EMC performance due to reduced slew rate of the LIN output.

The junction temperature is monitored via a thermal shutdown circuit that switches the LIN transmitter off when temperature exceeds the TSD trigger level.

The NCV7321 has four operating states (unpowered mode, standby mode, normal mode and sleep mode) that are determined by the supply voltage  $V_{BB}$ , input signals EN and WAKE and activity on the LIN bus.

#### **OPERATING STATES**



Figure 3. State Diagram

## **Unpowered Mode**

As long as  $V_{BB}$  remains below its power–on–reset level, the chip is kept in a safe unpowered state. LIN transmitter is inactive, both LIN and INH pins are left floating and only a weak pull–down is connected on pin TxD. Pin RxD remains floating.

The unpowered state will be entered from any other state when  $V_{BB}$  falls below its power–on–reset level.

#### Standby Mode

Standby mode is a low–power mode, where LIN transceiver remains inactive while INH pin is driven high to activate an external voltage regulator – see Figure 2. Depending on the transition which led to the standby mode, pins RxD and TxD are configured differently during this mode. A 30 k $\Omega$  resistor in series with a reverse–protection diode is internally connected between LIN and  $V_{BB}$  Pins.

Standby mode is entered in one of the following ways:

 After the voltage level at V<sub>BB</sub> pin rises above its power—on–reset level. In this case, RxD Pin remains high-impedant and the pull-down applied on pin TxD remains weak.

 After a wake-up event is recognized while the chip was in the sleep mode. Pin RxD is pulled low while pin TxD signals the type of wake-up leading to the standby mode – its pull-up remains weak for LIN wake-up and it is switched to strong pull-down for the case of local wake-up (i.e. wake-up via Pin WAKE).

While in the standby mode, the configuration of Pins RxD and TxD remains unchanged, regardless the activity on WAKE and LIN Pins – i.e. if additional wake–ups occur during the standby mode, they have no influence on the chip configuration.

## **Normal Mode**

In normal mode, the full functionality of the LIN transceiver is available. Data according the state of TxD input are sent to the LIN bus while pin RxD reflects the logical symbol received on the LIN bus – high–impedant for recessive and Low for dominant. A 30 k $\Omega$  resistor in series

with a reverse-protection diode is internally connected between LIN and  $V_{BB}$  pins.

To avoid that, due to a failure of the application (e.g. software error), the LIN bus is permanently driven dominant and thus blocking all subsequent communication, signal on pin TxD passes through a timer, which releases the bus in case TxD remains low for longer than T\_TxD\_timeout. The transmission can continue once the TxD returns to High logical level.

In case the junction temperature increases above the thermal shutdown threshold, e.g. due to a short of the LIN wiring to the battery, the transmitter is disabled and releases LIN bus to recessive. Once the junction temperature decreases back below the thermal shutdown release level, the transmission can be enabled again – however, to avoid thermal oscillations, first a High logical level on TxD must be encountered before the transmitter is enabled.

As required by SAE J2602, the transceiver must behave safely below its operating range – it shall either continue to transmit correctly (according its specification) or remain silent (transmit a recessive state regardless of the TxD signal). A battery monitoring circuit in NCV7321 de–activates the transmitter in the normal mode if the V<sub>BB</sub> level drops below MONL\_V<sub>BB</sub>. Transmission is enabled again when V<sub>BB</sub> reaches MONH\_V<sub>BB</sub>. The internal logic remains in the normal mode and the reception from the LIN line is still possible even if the battery monitor disables the transmission. Although the specifications of the monitoring and power–on–reset levels are overlapping, it's ensured by the implementation that the monitoring level never falls below the power–on–reset level.

Normal mode can be entered from either standby or sleep mode when EN Pin is High for longer than T\_enable. When the transition is made from standby mode, TxD pull-down is set to weak and RxD is put high-impedant immediately after EN becomes High (before the expiration of T\_enable filtering time). This excludes signal conflicts between the standby mode pin settings and the signals required to control

the chip in the normal mode (e.g. strong pull-down on TxD after local wake-up vs. High logical level on TxD required to send a recessive symbol on LIN).

#### Sleep Mode

Sleep mode provides extremely low current consumption. The LIN transceiver is inactive and the battery consumption is minimized. Pin INH is put to high–impedant state to disable the external regulator and, in case of a master node, the LIN termination – see Figure 2. Only a weak pull–up current source is internally connected between LIN and  $V_{BB}$  Pins, in order to minimize current consumption even in case of LIN short to GND.

Sleep mode can be entered from normal mode by assigning Low logical level to pin EN for longer than T\_disable. The sleep mode can be entered even if a permanent short occurs either on LIN or WAKE Pin.

If a wake-up event occurs during the transition between normal and sleep mode (during the T\_disable filtering time), it will be regarded as valid wake-up and the chip will enter standby mode with the appropriate setting of Pins RxD and TxD.

#### Wake-up

Two types of wake-up events are recognized by NCV7321:

- Local wake-up when a high-to-low transition on pin WAKE is encountered and WAKE pin remains Low at least during T\_WAKE – see Figure 4.
- Remote (or LIN) wake-up when LIN bus is externally driven dominant during longer than T\_LIN\_wake and a rising edge on LIN occurs afterwards – see Figure 5.

Wake—up events can be exclusively detected in sleep mode or during the transition from normal mode to sleep mode. Due to timing tolerances, valid wake—up events beginning shortly before normal—to—sleep mode transition can be also sometimes regarded as valid wake—ups.



Figure 4. Local Wake-up Detection



Figure 5. Remote (LIN) Wake-up Detection

## **ELECTRICAL CHARACTERISTICS**

### **Definitions**

All voltages are referenced to GND (Pin 5). Positive currents flow into the IC.

**Table 5. DC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 27 V;  $T_J$  = -40°C to +150°C; Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified. Typical values are given at  $V_{BB}$  = 12 V and  $T_J$  = 25°C, unless otherwise specified.)

| Symbol                                              | Parameter                                       | Conditions                                                                                           | Min | Тур | Max | Unit |
|-----------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>BB</sub> CURRENT CO                          | NSUMPTION                                       |                                                                                                      |     | •   | •   |      |
| I <sub>BB</sub> _ON_rec V <sub>BB</sub> Consumption |                                                 | Normal Mode; LIN Recessive V <sub>LIN</sub> = V <sub>BB</sub> = V <sub>INH</sub> = V <sub>WAKE</sub> |     |     | 1.6 | mA   |
| I <sub>BB</sub> _ON_dom                             | V <sub>BB</sub> Consumption                     | Normal Mode; LIN Dominant<br>V <sub>BB</sub> = V <sub>INH</sub> = V <sub>WAKE</sub>                  |     |     | 8   | mA   |
| I <sub>BB</sub> _STB                                | V <sub>BB</sub> Consumption                     | Standby Mode<br>V <sub>LIN</sub> = V <sub>BB</sub> = V <sub>INH</sub> = V <sub>WAKE</sub>            |     |     | 350 | μΑ   |
| I <sub>BB</sub> _SLP                                | V <sub>BB</sub> Consumption                     | Sleep Mode<br>V <sub>LIN</sub> = V <sub>BB</sub> = V <sub>INH</sub> = V <sub>WAKE</sub>              |     |     | 30  | μА   |
| I <sub>BB</sub> _SLP_18V                            | V <sub>BB</sub> Consumption                     | Sleep Mode, $V_{BB} < 18 \text{ V}$<br>$V_{LIN} = V_{BB} = V_{INH} = V_{WAKE}$<br>(Note 15)          |     |     | 20  | μΑ   |
| I <sub>BB</sub> _SLP_12V                            | V <sub>BB</sub> Consumption                     | Sleep Mode, $V_{BB}$ = 12 V, $T_{J}$ < 85°C $V_{LIN}$ = $V_{BB}$ = $V_{INH}$ = $V_{WAKE}$ (Note 15)  |     |     | 10  | μΑ   |
| POR AND V <sub>BB</sub> MOI                         | NITOR                                           |                                                                                                      |     |     |     |      |
| PORH_V <sub>BB</sub>                                | Power–on Reset High<br>Level on V <sub>BB</sub> | V <sub>BB</sub> Rising                                                                               | 2   |     | 4.5 | V    |
| PORL_V <sub>BB</sub>                                | Power–on Reset Low<br>Level on V <sub>BB</sub>  | V <sub>BB</sub> Falling                                                                              | 1.7 |     | 4   | V    |
| MONH_V <sub>BB</sub>                                | Battery Monitoring<br>High Level                | V <sub>BB</sub> Rising                                                                               |     |     | 4.5 | V    |
| MONL_V <sub>BB</sub>                                | Battery Monitoring Low<br>Level                 | V <sub>BB</sub> Falling                                                                              | 3   |     |     | V    |
| LIN TRANSMITTER                                     | ł                                               |                                                                                                      |     |     |     |      |
| VLIN_dom_LoSup                                      | LIN Dominant Output<br>Voltage                  | $TxD = Low; V_{BB} = 7.3 V$                                                                          |     |     | 1.2 | V    |

<sup>15.</sup> Values based on design and characterization. Not tested in production.16. The voltage drop in Normal mode between LIN and VBB pin is the sum of the diode drop and the drop at serial pull-up resistor. The drop at the switch is negligible. See Figure 1.

**Table 5. DC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 27 V;  $T_J$  =  $-40^{\circ}$ C to +150°C; Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified. Typical values are given at  $V_{BB}$  = 12 V and  $T_{J}$  = 25°C, unless otherwise specified.)

| Symbol                  | Parameter                                                                 | Conditions                                                                                       | Min                   | Тур | Max      | Unit            |
|-------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|----------|-----------------|
| LIN TRANSMITTER         | ₹                                                                         |                                                                                                  | •                     |     | •        |                 |
| VLIN_dom_HiSup          | LIN Dominant Output<br>Voltage                                            | TxD = Low; V <sub>BB</sub> = 18 V                                                                |                       |     | 2.0      | V               |
| VLIN_REC                | LIN Recessive Output<br>Voltage (Note 16)                                 | TxD = High; $I_{LIN} = 10 \mu A$                                                                 | V <sub>BB</sub> – 1.5 |     | $V_{BB}$ | ٧               |
| ILIN_lim                | Short Circuit Current<br>Limitation                                       | V <sub>LIN</sub> = V <sub>BB</sub> _max                                                          | 40                    |     | 200      | mA              |
| R <sub>slave</sub>      | Internal Pull-up<br>Resistance                                            |                                                                                                  | 20                    | 33  | 47       | kΩ              |
| CLIN                    | Capacitance on Pin<br>LIN (Note 15)                                       |                                                                                                  |                       | 20  | 30       | pF              |
| LIN RECEIVER            | •                                                                         |                                                                                                  | 1 1                   |     |          | 1               |
| Vbus_dom                | Bus Voltage for<br>Dominant State                                         |                                                                                                  |                       |     | 0.4      | V <sub>BB</sub> |
| Vbus_rec                | Bus Voltage for<br>Recessive State                                        |                                                                                                  | 0.6                   |     |          | V <sub>BB</sub> |
| Vrec_dom                | Receiver Threshold                                                        | LIN Bus Recessive – Dominant                                                                     | 0.4                   |     | 0.6      | $V_{BB}$        |
| Vrec_rec                | Receiver Threshold                                                        | LIN Bus Dominant – Recessive                                                                     | 0.4                   |     | 0.6      | $V_{BB}$        |
| Vrec_cnt                | Receiver Centre<br>Voltage                                                | (Vrec_dom + Vrec_rec)/2                                                                          | 0.475                 |     | 0.525    | $V_{BB}$        |
| Vrec_hys                | Receiver Hysteresis                                                       | (Vrec_rec - Vrec_dom)                                                                            | 0.05                  |     | 0.175    | $V_{BB}$        |
| ILIN_off_dom            | LIN Output Current,<br>Bus in Dominant State                              | Normal Mode, Driver Off;<br>V <sub>BB</sub> = 12 V, V <sub>LIN</sub> = 0 V                       | -1                    |     |          | mA              |
| ILIN_off_dom_slp        | LIN Output Current,<br>Bus in Dominant State                              | Sleep Mode, Driver Off;<br>V <sub>BB</sub> = 12 V, V <sub>LIN</sub> = 0 V                        | -20                   | -15 | -2       | μΑ              |
| ILIN_off_rec            | LIN Output Current,<br>Bus in Recessive State                             | Driver Off;<br>V <sub>BB</sub> < 18 V; V <sub>BB</sub> < V <sub>LIN</sub> < 18 V                 |                       |     | 1        | μА              |
| ILIN_no_GND             | Communication not<br>Affected                                             | V <sub>BB</sub> = GND = 12 V; 0 < V <sub>LIN</sub> < 18 V                                        | -1                    |     | 1        | mA              |
| ILIN_no_V <sub>BB</sub> | LIN Bus Remains<br>Operational                                            | V <sub>BB</sub> = GND = 0 V; 0 < V <sub>LIN</sub> < 18 V                                         |                       |     | 5        | μΑ              |
| PIN EN                  | -                                                                         |                                                                                                  |                       |     |          |                 |
| Vil_EN                  | Low Level Input<br>Voltage                                                |                                                                                                  | -0.3                  |     | 0.8      | V               |
| Vih_EN                  | High Level Input<br>Voltage                                               |                                                                                                  | 2.0                   |     | 5.5      | V               |
| Rpd_EN                  | Pull-down Resistance to Ground                                            |                                                                                                  | 150                   | 350 | 650      | kΩ              |
| PIN TxD                 | •                                                                         |                                                                                                  | •                     |     | •        |                 |
| Vil_TxD                 | Low Level Input<br>Voltage                                                |                                                                                                  | -0.3                  |     | 0.8      | V               |
| Vih_TxD                 | High Level Input<br>Voltage                                               |                                                                                                  | 2.0                   |     | 5.5      | V               |
| Rpd_TxD                 | Pull-down Resistor on<br>TxD Pin,<br>Corresponding to<br>"Weak Pull-down" | Normal Mode or Sleep Mode or<br>Standby Mode after Power up or<br>Standby Mode after LIN Wake-up | 150                   | 350 | 650      | kΩ              |

<sup>15.</sup> Values based on design and characterization. Not tested in production.16. The voltage drop in Normal mode between LIN and VBB pin is the sum of the diode drop and the drop at serial pull-up resistor. The drop at the switch is negligible. See Figure 1.

**Table 5. DC CHARACTERISTICS** ( $V_{BB} = 5 \text{ V to } 27 \text{ V}; T_J = -40^{\circ}\text{C}$  to +150°C; Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified. Typical values are given at  $V_{BB} = 12 \text{ V}$  and  $T_J = 25^{\circ}\text{C}$ , unless otherwise specified.)

| Symbol                | Parameter                                                              | Conditions                                                       | Min                   | Тур  | Max                   | Unit |
|-----------------------|------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| PIN TxD               |                                                                        |                                                                  |                       |      |                       |      |
| lpd_TxD_Strong        | Pull-down Current on<br>TxD Pin Corresponding<br>to "Strong Pull-down" | Standby Mode after Local Wake-up                                 | 1.5                   |      |                       | mA   |
| PIN RxD               |                                                                        |                                                                  |                       |      |                       |      |
| lol_RxD               | Low Level Output<br>Current                                            | V <sub>RxD</sub> = 0.4 V, Normal Mode,<br>V <sub>LIN</sub> = 0 V | 1.5                   |      |                       | mA   |
| loh_RxD               | High Level Output<br>Current                                           | $V_{RxD}$ = 5 V, Normal Mode,<br>$V_{LIN}$ = $V_{BB}$            | -5                    | 0    | 5                     | μΑ   |
| PIN WAKE              |                                                                        |                                                                  |                       |      |                       |      |
| V_wake_th             | WAKE Threshold<br>Voltage                                              |                                                                  | V <sub>BB</sub> – 3.3 |      | V <sub>BB</sub> – 1.1 | V    |
| I_wake_pull-up        | Pull-up Current on Pin<br>WAKE                                         | V <sub>WAKE</sub> = 0 V                                          | -30                   | -15  | -1                    | μΑ   |
| I_wake_leak           | Leakage of Pin WAKE                                                    | V <sub>WAKE</sub> = V <sub>BB</sub>                              | -5                    | 0    | 5                     | μΑ   |
| PIN INH               |                                                                        |                                                                  |                       |      |                       |      |
| Delta_VH              | High Level Voltage<br>Drop                                             | I <sub>INH</sub> = 15 mA, INH Active                             | 0.05                  | 0.35 | 0.75                  | V    |
| I_leak                | Leakage Current                                                        | Sleep Mode; V <sub>INH</sub> = 0 V                               | -1                    | 0    | 1                     | μΑ   |
| THERMAL SHUTDOWN      |                                                                        |                                                                  |                       |      |                       |      |
| T <sub>JSD</sub>      | Thermal Shutdown<br>Junction Temperature                               | Temperature Rising                                               | 150                   | 165  | 185                   | °C   |
| T <sub>JSD</sub> hyst | Thermal Shutdown<br>Hysteresis                                         |                                                                  |                       | 5    |                       | °C   |

<sup>15.</sup> Values based on design and characterization. Not tested in production.

<sup>16.</sup> The voltage drop in Normal mode between LIN and VBB pin is the sum of the diode drop and the drop at serial pull–up resistor. The drop at the switch is negligible. See Figure 1.

**Table 6. AC CHARACTERISTICS** ( $V_{BB}$  = 5 V to 27 V;  $T_J$  =  $-40^{\circ}$ C to +150°C; unless otherwise specified. For the transmitter parameters, the following bus loads are considered: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF)

| Symbol          | Parameter                                                                                                     | Conditions                                                                                                                                                                                   | Min   | Тур | Max   | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| LIN TRANSMITTER | ₹                                                                                                             |                                                                                                                                                                                              |       |     |       |      |
| D1              | Duty Cycle 1 =  tBUS_REC(min) /  (2 x TBIT)                                                                   | $TH_{REC(max)} = 0.744 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.581 \text{ x V}_{BB} \\ T_{BIT} = 50  \mu\text{s} \\ V_{BB} = 7 \text{ V to } 18 \text{ V}$                                     | 0.396 |     | 0.5   |      |
| D2              | Duty Cycle 2 = t <sub>BUS_REC(max)</sub> / (2 x T <sub>BIT</sub> )                                            | $\begin{aligned} TH_{REC(min)} &= 0.422 \text{ x V}_{BB} \\ TH_{DOM(min)} &= 0.284 \text{ x V}_{BB} \\ T_{BIT} &= 50  \mu\text{s} \\ V_{BB} &= 7.6 \text{ V to } 18 \text{ V} \end{aligned}$ | 0.5   |     | 0.581 |      |
| D3              | Duty Cycle 3 = t <sub>BUS_REC(min)</sub> / (2 x T <sub>BIT</sub> )                                            | $TH_{REC(max)} = 0.778 \text{ x V}_{BB}$ $TH_{DOM(max)} = 0.616 \text{ x V}_{BB}$ $T_{BIT} = 96  \mu\text{s}$ $V_{BB} = 7 \text{ V to } 18 \text{ V}$                                        | 0.417 |     | 0.5   |      |
| D4              | Duty Cycle 4 =  tBUS_REC(max) / (2 x TBIT)                                                                    | $\begin{aligned} TH_{REC(min)} &= 0.389 \text{ x V}_{BB} \\ TH_{DOM(min)} &= 0.251 \text{ x V}_{BB} \\ T_{BIT} &= 96 \mu\text{s} \\ V_{BB} &= 7.6 \text{ V to } 18 \text{ V} \end{aligned}$  | 0.5   |     | 0.590 |      |
| Ttx_prop_down   | Propagation Delay of TxD to LIN. TxD high to low                                                              | (Note 17)                                                                                                                                                                                    |       |     | 6     | μs   |
| Ttx_prop_up     | Propagation Delay of TxD to LIN. TxD low to high                                                              | (Note 17)                                                                                                                                                                                    |       |     | 6     | μS   |
| T_fall          | LIN Falling Edge                                                                                              | Normal Mode; V <sub>BB</sub> = 12 V                                                                                                                                                          |       |     | 22.5  | μS   |
| T_rise          | LIN Rising Edge                                                                                               | Normal Mode; V <sub>BB</sub> = 12 V                                                                                                                                                          |       |     | 22.5  | μS   |
| T_sym           | LIN Slope Symmetry                                                                                            | Normal Mode; V <sub>BB</sub> = 12 V                                                                                                                                                          | -4    | 0   | 4     | μs   |
| LIN RECEIVER    |                                                                                                               |                                                                                                                                                                                              |       |     |       |      |
| Trec_prop_down  | Propagation Delay of Receiver Falling Edge                                                                    |                                                                                                                                                                                              | 0.1   |     | 6     | μS   |
| Trec_prop_up    | Propagation Delay of Receiver Rising Edge                                                                     |                                                                                                                                                                                              | 0.1   |     | 6     | μS   |
| Trec_sym        | Propagation Delay<br>Symmetry                                                                                 | Trec_prop_down - Trec_prop_up                                                                                                                                                                | -2    |     | 2     | μS   |
| MODE TRANSITIO  | NS AND TIMEOUTS                                                                                               |                                                                                                                                                                                              |       |     |       |      |
| T_LIN_wake      | Duration of LIN<br>Dominant for Detection<br>of Wake–up via LIN bus                                           | Sleep Mode                                                                                                                                                                                   | 30    | 90  | 150   | μs   |
| T_to_stb        | Delay from LIN Bus<br>Dominant to Recessive<br>Edge to Entering of<br>Standby Mode after<br>Valid LIN Wake-up | Sleep Mode                                                                                                                                                                                   |       | 10  |       | μs   |
| T_WAKE          | Duration of Low Level<br>on WAKE Pin for Local<br>Wake-up Detection                                           | Sleep Mode                                                                                                                                                                                   | 7     |     | 50    | μs   |
| T_enable        | Duration of High Level                                                                                        | Version NCV7321D10                                                                                                                                                                           | 2     | 5   | 10    | μS   |
|                 | on EN Pin for Tran-<br>sition to Normal Mode                                                                  | Version NCV7321D11/D12/MW2                                                                                                                                                                   | 2     | 7.5 | 18.5  | μS   |
| T_disable       | Duration of Low Level                                                                                         | Version NCV7321D10                                                                                                                                                                           | 2     | 5   | 10    | μs   |
|                 | on EN Pin for Tran-<br>sition to Sleep Mode                                                                   | Version NCV7321D11/D12/MW2                                                                                                                                                                   | 2     | 7.5 | 18.5  | μS   |
| T_TxD_timeout   | TxD Dominant<br>Time-Out                                                                                      | Normal Mode, TxD = Low, Guaran-<br>tees Baudrate as Low as 1 kbps                                                                                                                            | 15    |     | 50    | ms   |

<sup>17.</sup> Values based on design and characterization. Not tested in production.



Figure 6. LIN Transmitter Duty Cycle



**Figure 7. LIN Transmitter Timing** 



Figure 8. LIN Transmitter Rising and Falling Times



Figure 9. LIN Receiver Timing

## **DEVICE ORDERING INFORMATION**

| Part Number   | Description                          | Temperature Range | Package                             | Shipping <sup>†</sup> |
|---------------|--------------------------------------|-------------------|-------------------------------------|-----------------------|
| NCV7321D10G   | Stand-alone LIN                      |                   |                                     | 96 Tube / Tray        |
| NCV7321D10R2G | Transceiver Improved Stand-alone LIN |                   |                                     | 3000 / Tape & Reel    |
| NCV7321D11G   |                                      | –40°C to +125°C   | (Pb-Free)                           | 96 Tube / Tray        |
| NCV7321D11R2G | Transceiver                          |                   |                                     | 3000 / Tape & Reel    |
| NCV7321D12R2G | ESD Improved Stand-alone             |                   | SOIC-8<br>(Pb-Free)                 | 3000 / Tape & Reel    |
| NCV7321MW2R2G | LIN Transceiver                      | –40°C to +125°C   | DFN8<br>Wettable Flank<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



#### RECOMMENDED **SOLDERING FOOTPRINT\***

**BOTTOM VIEW** 

e/2

е

8X **b** 

Ф

0.10 | C | A | B

0.05 C NOTE 3



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

# DFN8, 3x3, 0.65P CASE 506DG



DFTΔII Δ ALTERNATE TERMINAL CONSTRUCTION

#### **DATE 28 APR 2016**

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND
- 0.30mm FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED
  PAD AS WELL AS THE TERMINALS.

|     | <b>MILLIMETERS</b> |      |  |  |
|-----|--------------------|------|--|--|
| DIM | MIN                | MAX  |  |  |
| Α   | 0.80               | 1.00 |  |  |
| A1  | 0.00               | 0.05 |  |  |
| A3  | 0.20 REF           |      |  |  |
| b   | 0.25               | 0.35 |  |  |
| D   | 3.00               | BSC  |  |  |
| D2  | 2.30               | 2.50 |  |  |
| E   | 3.00               | BSC  |  |  |
| E2  | 1.50               | 1.70 |  |  |
| е   | 0.65               | BSC  |  |  |
| K   | 0.30               | TYP  |  |  |
| L   | 0.35               | 0.45 |  |  |

### **GENERIC** MARKING DIAGRAM\*



XXXXXX= Specific Device Code

= Assembly Location

= Wafer Lot L Υ = Year = Work Week W = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| Mounting Techniques Refe | rence Manual, SOLDERRM/D. |                                                                                                  |
|--------------------------|---------------------------|--------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER:         | 98AON10527G               | Electronic versions are uncontrolled except when accessed directly from the Document Repository. |

Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DFN8 3X3, 0.65P **PAGE 1 OF 1** 

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



**DATE 18 MAY 2015** 



NOTES 3&7





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.004 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.006 mm PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTER-MOST EXTREMES OF THE PLASTIC BODY AT DATUM H. DIMENSIONS A AND B ARE TO BE DETERMINED AT DATUM H.
- DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   |             | 1.75 |  |  |
| A1  | 0.10        | 0.25 |  |  |
| A2  | 1.25        |      |  |  |
| b   | 0.31        | 0.51 |  |  |
| С   | 0.10        | 0.25 |  |  |
| D   | 4.90        | BSC  |  |  |
| E   | 6.00        | BSC  |  |  |
| E1  | 3.90        | BSC  |  |  |
| е   | 1.27        | BSC  |  |  |
| h   | 0.25        | 0.41 |  |  |
| L   | 0.40        | 1.27 |  |  |
| L2  | 0.25        | BSC  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **GENERIC** MARKING DIAGRAM\*



XXXXX = Specific Device Code

= Assembly Location Α = Wafer Lot L Υ = Year

W

= Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

| DOCUMENT NUMBER: | 98AON34918E | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8      |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales