## AS1150, AS1151 Quad LVDS Receivers

# **1** General Description

The AS1150 and AS1151 are quad flow-through LVDS (low-voltage differential signaling) receivers which accept LVDS differential inputs and convert them to LVCMOS outputs. The receivers are perfect for low-power low-noise applications requiring high signaling rates and reduced EMI emissions.

The devices are guaranteed to receive data at speeds up to 500Mbps (250MHz) over controlled impedance media of approximately  $100\Omega$ . Supported transmission media are PCB traces, backplanes, and cables.

The AS1150 uses high impedance inputs and requires an external termination resistor when used in a point-topoint connection. The AS1151 features integrated parallel termination resistors (nominally  $107\Omega$ ), which eliminate the requirement for discrete termination resistors, and reduce stub lengths.

The integrated failsafe feature sets the output high if the inputs are open, undriven and terminated, or undriven and shorted. Enable inputs (EN and ENn – internally pulled down to GND) control the high-impedance output and are common to all four receivers. All inputs conform to the *ANSI TIA/EIA- 644* LVDS standards. Flow-through pinout simplifies PC board layout and reduces crosstalk by separating the LVDS inputs and LVCMOS outputs.

The devices are available in a 16-pin TSSOP package.

Figure 1. Block Diagrams

## 2 Key Features

- Flow-Through Pinout
- Guaranteed 500Mbps Data Rate
- 300ps Pulse Skew (Max)
- Conform to ANSI TIA/EIA-644 LVDS Standards
- Single +3.3V Supply
- Operating Temperature Range: -40 to +85°C
- Failsafe Circuit
- Integrated Termination (AS1151)
- 16-pin TSSOP Package

## **3** Applications

The devices are ideal for digital copiers, laser printers, cellular phone base stations, add/drop muxes, digital cross-connects, dslams, network switches/routers, backplane interconnect, clock distribution computers, intelligent instruments, controllers, critical microprocessors and microcontrollers, power monitoring, and portable/battery-powered equipment.



Revision 1.19

austriamicrosystems

**DataSheet** 

# 4 Pinout

## **Pin Assignments**

Figure 2. Pin Assignments (Top View)



### **Pin Descriptions**

Table 1. Pin Descriptions

| Pin Number | Pin Name | Description                                                                                                                                                                                                                   |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | IN1-     | Inverting Differential Receiver Input                                                                                                                                                                                         |
| 2          | IN1+     | Noninverting Differential Receiver Input                                                                                                                                                                                      |
| 3          | IN2+     | Noninverting Differential Receiver Input                                                                                                                                                                                      |
| 4          | IN2-     | Inverting Differential Receiver Input                                                                                                                                                                                         |
| 5          | IN3-     | Inverting Differential Receiver Input                                                                                                                                                                                         |
| 6          | IN3+     | Noninverting Differential Receiver Input                                                                                                                                                                                      |
| 7          | IN4+     | Noninverting Differential Receiver Input                                                                                                                                                                                      |
| 8          | IN4-     | Inverting Differential Receiver Input                                                                                                                                                                                         |
| 9          | ENn      | <b>Receiver Enable Input</b> . Internally pulled down to GND.<br>When EN = high and ENn = low or open, the receiver outputs are active. For other combinations of EN and ENn, the outputs are disabled and in high impedance. |
| 10         | OUT4     | LVCMOS/LVTTL Receiver Output                                                                                                                                                                                                  |
| 11         | OUT3     | LVCMOS/LVTTL Receiver Output                                                                                                                                                                                                  |
| 12         | GND      | Ground                                                                                                                                                                                                                        |
| 13         | Vcc      | <b>Power-Supply Input</b> . Bypass Vcc to GND with $0.1\mu$ F and $0.001\mu$ F ceramic capacitors.                                                                                                                            |
| 14         | OUT2     | LVCMOS/LVTTL Receiver Output                                                                                                                                                                                                  |
| 15         | OUT1     | LVCMOS/LVTTL Receiver Output                                                                                                                                                                                                  |
| 16         | EN       | <b>Receiver Enable Input</b> . Internally pulled down to GND.<br>When EN = high and ENn = low or open, the receiver outputs are active. For other combinations of EN and ENn, the outputs are disabled and in high impedance. |

# **5 Absolute Maximum Ratings**

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameter                                      | Min  | Max       | Units | Notes                                                                                                                                                                                                                                |
|------------------------------------------------|------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc to GND                                     | -0.3 | +5.0      | V     |                                                                                                                                                                                                                                      |
| INx+, INx- to GND                              | -0.3 | +5.0      | V     |                                                                                                                                                                                                                                      |
| EN, ENn to GND                                 | -0.3 | Vcc + 0.3 | V     |                                                                                                                                                                                                                                      |
| OUT <i>x</i> to GND                            | -0.3 | Vcc + 0.3 | V     |                                                                                                                                                                                                                                      |
| Continuous Power Dissipation<br>(TAMB = +70°C) |      | 750       | mW    | Derate 9.4mW/°C Above +70°C                                                                                                                                                                                                          |
| Storage Temperature Range                      | -65  | +150      | °C    |                                                                                                                                                                                                                                      |
| Maximum Junction Temperature                   |      | +150      | °C    |                                                                                                                                                                                                                                      |
| Operating Temperature Range                    | -40  | +85       | °C    |                                                                                                                                                                                                                                      |
| ESD Protection                                 | -4   | +4        | kV    | Human Body Model, INx+, INx-                                                                                                                                                                                                         |
| Package Body Temperature                       |      | 260       | °C    | The reflow peak soldering<br>temperature (body temperature)<br>specified is in compliance with<br>IPC/JEDEC J-STD-020C<br>"Moisture/ Reflow Sensitivity<br>Classification for Non-Hermetic<br>Solid State Surface Mount<br>Devices". |

#### Table 2. Absolute Maximum Ratings

# **6 Electrical Characteristics**

#### **DC Electrical Characteristics**

Vcc = +3.0 to +3.6V, Differential Input Voltage |ViD| = 0.1 to 1.0V, Common-Mode Voltage VcM = |ViD/2| to 2.4V - |ViD/2|, TAMB = -40 to  $+85^{\circ}C$ . Typical values are at Vcc = +3.3V, TAMB =  $+25^{\circ}C$  (unless otherwise specified).<sup>1</sup>

| Parameter                                    | Symbol          |                                              | Min                                                               | Тур  | Max | Unit |    |
|----------------------------------------------|-----------------|----------------------------------------------|-------------------------------------------------------------------|------|-----|------|----|
| LVDS Inputs (INx+, INx-)                     |                 |                                              |                                                                   | -    |     |      |    |
| Differential Input High<br>Threshold         | Vтн             |                                              |                                                                   |      |     | 100  | mV |
| Differential Input Low<br>Threshold          | Vtl             |                                              |                                                                   | -100 |     |      | mV |
| Input Current (AS1150)                       | lin <i>x</i> +, | 0                                            | -20                                                               |      | 20  | μA   |    |
|                                              | lin <i>x</i> -  | 0                                            | $0.6V \le  VID  \le 1.0V$                                         | -25  |     | 25   | μΑ |
| Power-Off Input Current                      | IINOFF          | 0.1V                                         | $\leq$  Vid  $\leq$ 0.6V, Vcc = 0                                 | -20  |     | 20   | μA |
| (AS1150)                                     | IINOFF          | 0.6V                                         | $\leq$  VID  $\leq$ 1.0V, VCC = 0                                 | -25  |     | 25   | μA |
| Input Resistor 1 (AS1150)                    | RIN1            | Vcc = 3.6V                                   | or 0, Figure 16 on page 9 <sup>1</sup>                            | 35   |     |      | kΩ |
| Input Resistor 2 (AS1150)                    | Rin2            |                                              | ' or 0, Figure 16 on page 9 <sup>1</sup>                          | 132  |     |      | kΩ |
| Common Mode Input<br>Resistance              | RINCM           | ŀ                                            | AS1151: Input = 0                                                 | 150  |     |      | kΩ |
| Differential Input<br>Resistance             | Rdiff           | AS1151: Vcc = 3.6V or 0, Figure 16 on page 9 |                                                                   | 90   | 107 | 132  | Ω  |
| LVCMOS/LVTTL Outputs                         | (OUT <i>x</i> ) |                                              |                                                                   |      |     |      |    |
|                                              | Vон             | Iон = -4.0mA<br>(AS1150)                     | Open, undriven short, or<br>undriven 100Ω parallel<br>termination | 2.7  | 3.2 |      |    |
| Output High Voltage<br>(Table 5)             |                 |                                              | VID = +100mV                                                      | 2.7  | 3.2 |      | V  |
| ()                                           |                 | IOH = -4.0mA<br>(AS1151)                     | Open or Undriven Short                                            | 2.7  | 3.2 |      |    |
|                                              |                 |                                              | VID = +100mV                                                      | 2.7  | 3.2 |      |    |
| Output Low Voltage                           | Vol             | IOL = ·                                      | +4.0mA, VID = -100mV                                              |      | 0.1 | 0.25 | V  |
| Output Short-Circuit<br>Current <sup>2</sup> | los             | Enabled, $VID = 0.1V$ , $VOUTx = 0$          |                                                                   | 15   |     | 160  | mA |
| Output High-Impedance<br>Current             | loz             | Disabled, VOUTx = 0 or VCC                   |                                                                   | -10  |     | 10   | μA |
| Logic Inputs (EN, ENn)                       |                 |                                              |                                                                   |      |     |      |    |
| Input High Voltage                           | Vін             |                                              |                                                                   | 2.0  |     | Vcc  | V  |
| Input Low Voltage                            | VIL             |                                              | 0                                                                 |      | 0.8 | V    |    |
| Input Current                                | lin             |                                              | -15                                                               |      | 15  | μA   |    |
| Supply                                       |                 | -                                            |                                                                   | •    |     | •    |    |
| Supply Current                               | lcc             | En                                           |                                                                   | 5    | 11  | mA   |    |
|                                              | 100             | averag                                       |                                                                   | 8    | 15  |      |    |
| Disabled Supply Current                      | lccz            | Dis                                          | sabled, Inputs Open                                               |      | 300 | 500  | μA |

Table 3. DC Electrical Characteristics

#### Notes:

- 1. Current into a pin is defined as positive. Current out of a pin is defined as negative. All voltages are referenced to ground except VTH, VTL, and VID.
- 2. Short only one output at a time. Do not exceed the absolute maximum junction temperature specification.

austriamicrosystems

## **AC Electrical Characteristics**

 $V_{CC} = +3.0 \text{ to } +3.6V, C_{LOAD} = 15pF$ , Differential Input Voltage  $|V_{ID}| = 0.2 \text{ to } 1.0V$ , Common-Mode Voltage  $V_{CM} = |V_{ID}/2|$ to 2.4V - $|V_{ID}/2|$ , Input Rise and Fall Time = 1ns (20 to 80%), Input Frequency = 100MHz, TAMB = -40 to +85°C. Typical values are at  $V_{CC} = +3.3V$ ,  $V_{CM} = 1.2V$ ,  $|V_{ID}| = 0.2V$ , TAMB = +25°C (unless otherwise specified). <sup>1, 2</sup> Table 4. AC Electrical Characteristics

| Parameter                                               | Symbol        | Conditions                                                            | Min | Тур | Max | Unit |
|---------------------------------------------------------|---------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| Differential Propagation Delay High-<br>to-Low          | <b>t</b> PHLD | Figure 18 on page 11 and Figure 19 on page 12                         | 1.6 | 2.0 | 3.1 | ns   |
| Differential Propagation Delay Low-<br>to-High          | <b>t</b> PLHD | Figure 18 on page 11 and Figure 19 on page 12                         | 1.6 | 2.0 | 3.1 | ns   |
| Differential Pulse Skew<br>(tPHLD - tPLHD) <sup>3</sup> | tSKD1         | Figure 18 on page 11 and Figure 19 on page 12                         |     | 140 | 300 | ps   |
| Differential Channel-to-Channel<br>Skew <sup>4</sup>    | tSKD2         | Figure 18 on page 11 and Figure 19 on page 12                         |     |     | 400 | ps   |
| Differential Part-to-Part Skew <sup>5</sup>             | tsĸd3         | Figure 18 on page 11 and Figure 19 on page 12                         |     |     | 0.8 | ns   |
| Differential Part-to-Part Skew <sup>6</sup>             | tSKD4         | Figure 18 on page 11 and Figure 19 on page 12                         |     |     | 1.5 | ns   |
| Rise Time                                               | tтlн          | Figure 18 on page 11 and Figure 19 on page 12                         |     | 0.5 | 1.0 | ns   |
| Fall Time                                               | tтн∟          | Figure 18 on page 11 and Figure 19 on page 12                         |     | 0.5 | 1.0 | ns   |
| Disable Time High-to-Z                                  | tphz          | RLOAD = $2k\Omega$ , Figure 20 on page 12<br>and Figure 21 on page 12 |     |     | 14  | ns   |
| Disable Time Low-to-Z                                   | tPLZ          | RLOAD = $2k\Omega$ , Figure 20 on page 12<br>and Figure 21 on page 12 |     |     | 14  | ns   |
| Enable Time Z-to-High                                   | tpzh          | RLOAD = $2k\Omega$ , Figure 20 on page 12<br>and Figure 21 on page 12 |     |     | 70  | ns   |
| Enable Time Z-to-Low                                    | tPZL          | RLOAD = $2k\Omega$ , Figure 20 on page 12<br>and Figure 21 on page 12 |     |     | 70  | ns   |
| Maximum Operating Frequency 7,8                         | fmax          | All Channels Switching                                                | 250 | 300 |     | MHz  |

#### Notes:

- 1. AC parameters are guaranteed by design and characterization.
- 2. CL includes scope probe and test jig capacitance.
- 3. tskd1 is the magnitude difference of differential propagation delays in a channel. tskd1 = |tPHLD tPLHD|.
- 4. tSKD2 is the magnitude difference of the tPLHD or tPHLD of one channel and the tPLHD or tPHLD of any other channel on the same device.
- 5. tskd3 is the magnitude difference of any differential propagation delays between devices operating over rated conditions at the same Vcc and within 5°C of each other.
- 6. tskd4 is the magnitude difference of any differential propagation delays between devices operating over rated conditions.
- 7. fMAX generator output conditions:
  - a. Rise time = fall time = 1ns (0 to 100%)
  - b. 50% duty cycle
  - c. VoH = +1.3V
  - d. VOL = +1.1V
- 8. Output criteria:
  - a. Duty cycle = 60% to 40%
  - b. VOL = 0.4V (max)
  - c. VOH = 2.7V (min)
  - d. Load = 15pF



# **7** Typical Operating Characteristics

 $V_{CC} = +3.3V$ ,  $V_{CM} = +1.2V$ ,  $|V_{ID}| = 0.2V$ ,  $C_{LOAD} = 15pF$ ,  $T_{AMB} = +25^{\circ}C$ , unless otherwise noted.



Figure 5. Diff. Threshold Voltage vs. Vcc









Figure 6. Output Short-Circuit Current vs. Vcc



Figure 8. Output High Voltage vs. Vcc



2,2 Diff. Propagation Delay (ns) 2,16 2,12 tPHLD 2,08 tPLHD 2,04 2 3 3,1 3,2 3,3 3,4 3,5 3,6 Supply Voltage (V)

Figure 9. Differential Propagation Delay vs. Vcc Temperature









Figure 10. Differential Propagation Delay vs.



Figure 12. Differential Propagation Delay vs. VID







Data Sheet - Typical Operating Characteristics

Figure 15. Transition Time vs. Temperature



# 8 Detailed Description

The AS1150 and AS1151 are 500Mbps, four-channel LVDS receivers intended for high-speed, point-to-point, low-power applications. Each independent channel accepts and converts an LVDS input to an LVTTL/LVCMOS output. The devices are capable of detecting differential signals from 100mV to 1V within an input voltage range of 0 to 2.4V.

The 250 to 450mV differential output of an LVDS driver is nominally centered around 1.25V. Due to the receiver input voltage range, a  $\pm 1$ V voltage shift in the signal relative to the receiver is allowed. Thus, a difference in ground references of the transmitter and the receiver, as well as the common mode effect of coupled noise, can be tolerated.

### **LVDS** Interface

The LVDS Interface Standard is a signaling method defined for point-to-point communication over a controlled-impedance medium as defined by the ANSI TIA/EIA-644 and IEEE 1596.3 standards. The LVDS standard uses a lower voltage swing than other common communication standards, resulting in higher data rates, reduced power consumption and EMI emissions, and less susceptibility to noise.

The devices fully comply with the LVDS standard input voltage range of 0 to +2.4V referenced to receiver ground.

The AS1151 has an integrated termination resistors connected internally across each receiver input. This internal termination saves board space, eases layout, and reduces stub length compared to an external termination resistor. In other words, the transmission line is terminated on the IC.

### Failsafe Circuit

The devices contain an integrated failsafe circuit to prevent noise at inputs that are open, undriven and terminated, or undriven and shorted.

Open or undriven terminated input conditions can occur if there is a cable failure or when the LVDS driver outputs are high impedance. A short condition also can occur because of a cable failure. The failsafe circuit of the AS1150/AS1151 automatically sets the output high if any of these conditions are true.

The failsafe input circuit (see Figure 16) samples the input common-mode voltage and compares it to Vcc - 0.3V (nominal). If the input is driven to levels specified in the LVDS standards, the input common-mode voltage is less than Vcc - 0.3V and the failsafe circuit is not activated. If the inputs are open, undriven and shorted, or undriven and parallel terminated, there is no input current. In this case, a pullup resistor in the failsafe circuit pulls both inputs above Vcc - 0.3V, activating the failsafe circuit and thus forcing the device output high.



Figure 16. Failsafe Input Circuit

# 9 Applications

Table 5. Function Table

| Enable Pins                               |           | Ir                               | Output                                       |              |
|-------------------------------------------|-----------|----------------------------------|----------------------------------------------|--------------|
| EN                                        | ENn       | INx+ INx-                        |                                              | OUT <i>x</i> |
|                                           |           | $V\text{ID} \geq$                | +100mV                                       | Н            |
| н                                         | L or Open | VID ≤                            | +100mV                                       | L            |
|                                           |           | AS1150 – Open, und<br>100Ω paral | lriven short, or undriven<br>lel termination | Н            |
|                                           |           | AS1151 – Oper                    |                                              |              |
| Other Combinations of Enable Pin Settings |           | Don                              | Z                                            |              |

Figure 17. Typical Application Circuit



### **Power-Supply Bypassing**

To bypass Vcc, use high-frequency surface-mount ceramic  $0.1\mu$ F and  $0.001\mu$ F capacitors in parallel as close to the device as possible, with the smaller valued capacitor closest to pin Vcc.

### **Differential Traces**

Input trace characteristics can adversely affect the performance of the AS1150 and AS1151.

- Use controlled-impedance PC board traces to match the cable characteristic impedance. The termination resistor must also be matched to this characteristic impedance.
- Eliminate reflections and ensure that noise couples as common mode by running differential traces close together.
- Reduce skew by using matched trace lengths. Tight skew control is required to minimize emissions and proper data recovery of the devices.
- Route each channel's differential signals very close to each other for optimal cancellation of their respective external magnetic fields. Use a constant distance between the differential traces to avoid irregularities in differential impedance.
- Avoid 90° turns (use two 45° turns).
- Minimize the number of vias to further prevent impedance irregularities.

## **Cables and Connectors**

Supported transmission media include printed circuit board traces, backplanes, and cables.

- Use cables and connectors with matched differential impedance (typically 100Ω) to minimize impedance mismatches.
- Balanced cables such as twisted pair offer superior signal quality and tend to generate less EMI due to magnetic field canceling effects. Balanced cables pick up noise as common mode, which is rejected by the LVDS receiver.
- Avoid the use of unbalanced cables such as ribbon cable or simple coaxial cable.

#### Termination

Due to the high data rates of LVDS drivers, matched termination will prevent the generation of any signal reflections, and reduce EMI.

- The AS1151 has integrated termination resistors connected across the inputs of each receiver. The value of the integrated resistor is specified in Table 3 on page 4.
- The AS1150 requires an external termination resistor. The termination resistor should match the differential impedance of the transmission line and be placed as close to the receiver inputs as possible. Termination resistance values may range between 90 to 132Ω depending on the characteristic impedance of the transmission medium. Use 1% surface-mount resistors.

### **Board Layout**

The device should be placed as close to the interface connector as possible to minimize LVDS trace length.

- Keep the LVDS and any other digital signals separated from each other to reduce crosstalk.
- Use a four-layer PC board that provides separate power, ground, LVDS signals, and input signals.
- Isolate the input LVDS signals from each other and the output LVCMOS/LVTTL signals from each other to prevent coupling.
- Separate the input LVDS signals from the output signals planes with the power and ground planes for best results.

#### Figure 18. Propagation Delay and Transition Time Test Circuit





Figure 19. Propagation Delay and Transition Time Waveforms









# **10 Package Drawings and Markings**

#### Figure 22. 16-Pin TSSOP Package



| Symbol | 0.65mm Lead Pitch 1, 2 |         | Note | Symbol | 0.65mi     | n Lead Pi | itch <sup>1, 2</sup> | Note |  |
|--------|------------------------|---------|------|--------|------------|-----------|----------------------|------|--|
| • ,    | Min                    | Nom     | Max  |        | • ,        | Min       | Nom                  | Max  |  |
| Α      | -                      | -       | 1.10 |        | θ1         | 0º        | -                    | 8º   |  |
| A1     | 0.05                   | -       | 0.15 |        | L1         |           | 1.0 Ref              |      |  |
| A2     | 0.85                   | 0.90    | 0.95 |        | aaa        |           | 0.10                 |      |  |
| L      | 0.50                   | 0.60    | 0.75 |        | bbb        |           | 0.10                 |      |  |
| R      | 0.09                   | -       | -    |        | CCC        |           | 0.05                 |      |  |
| R1     | 0.09                   | -       | -    |        | ddd        | 0.20      |                      |      |  |
| b      | 0.19                   | -       | 0.30 | 5      | е          | 0.65 BSC  |                      |      |  |
| b1     | 0.19                   | 0.22    | 0.25 |        | θ2         | 12º Ref   |                      |      |  |
| С      | 0.09                   | -       | 0.20 |        | θ <b>3</b> | 12º Ref   |                      |      |  |
| c1     | 0.09                   | -       | 0.16 |        |            |           |                      |      |  |
|        |                        |         |      | Varia  | tions      |           |                      |      |  |
| D      | 4.90                   | 5.00    | 5.10 | 3, 8   | е          |           | 0.65 BSC             |      |  |
| E1     | 4.30                   | 4.40    | 4.50 | 4, 8   | N          | 16        |                      | 6    |  |
| E      |                        | 6.4 BSC |      |        |            |           |                      |      |  |

#### Notes:

- 1. All dimensions are in millimeters; angles in degrees.
- 2. Dimensions and tolerancing per ASME Y14.5M-1994.
- 3. Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15mm per side.
- 4. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per side.
- Dimension b does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm total in excess of dimension b at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07mm for 0.5mm pitch packages.
- 6. Terminal numbers shown are for reference only.
- 7. Datums A and B to be determined at datum plane H.
- 8. Dimensions D and E1 to be determined at datum plane H.
- 9. This dimension applies only to variations with an even number of leads per side. For variations with an odd number of leads per package, the center lead must be coincident with the package centerline, datum A.
- 10. Cross section A-A to be determined at 0.10 to 0.25mm from the leadtip.

# **11 Ordering Information**

| Model    | Description                                                                     | Package Type | Delivery Form |
|----------|---------------------------------------------------------------------------------|--------------|---------------|
| AS1150   | Quad low-voltage differential signaling receiver                                | 16-pin TSSOP | Tubes         |
| AS1150-T | Quad low-voltage differential signaling receiver                                | 16-pin TSSOP | Tape and Reel |
| AS1151   | Quad low-voltage differential signaling receiver with<br>integrated termination | 16-pin TSSOP | Tubes         |
| AS1151-T | Quad low-voltage differential signaling receiver with<br>integrated termination | 16-pin TSSOP | Tape and Reel |

## Copyrights

Copyright © 1997-2007, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



### **Contact Information**

#### Headquarters austriamicrosystems AG A-8141 Schloss Premstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact