



Sample &

Buy





Reference Design



#### OPA134, OPA2134, OPA4134

SBOS058A-DECEMBER 1997-REVISED OCTOBER 2015

# **OPAx134 SoundPlus™ High Performance Audio Operational Amplifiers**

#### **Features** 1

- Superior Sound Quality
- Ultra Low Distortion: 0.00008%
- Low Noise: 8 nV/√Hz
- True FET-Input:  $I_B = 5pA$
- High Speed:
  - Slew Rate: 20 V/µs
  - Bandwidth: 8 MHz
- High Open-Loop Gain: 120 dB (600 Ω)
- Wide Supply Range: ±2.5 V to ±18 V
- Single, Dual, and Quad Versions

#### Applications 2

- Professional Audio and Music
- Line Drivers
- Line Receivers
- Multimedia Audio
- Active Filters
- Preamplifiers
- Integrators
- **Crossover Networks**

#### THD+Noise vs Frequency



# **3** Description

The OPA134 series are ultra-low distortion, low-noise operational amplifiers fully specified for audio applications. A true FET input stage is incorporated to provide superior sound quality and speed for exceptional audio performance. This, in combination with high output drive capability and excellent DC performance, allows for use in a wide variety of demanding applications. In addition, the OPA134 has a wide output swing, to within 1 V of the rails, allowing increased headroom and making it ideal for use in any audio circuit.

OPA134 SoundPlus™ The audio operational amplifiers are easy to use and free from phaseinversion and the overload problems often found in common FET-input operational amplifiers. They can be operated from  $\pm 2.5$ -V to  $\pm 18$ -V power supplies. Input cascode circuitry provides excellent commonmode rejection and maintains low input bias current over its wide input voltage range, minimizing distortion. OPA134 series operational amplifiers are unity-gain stable and provide excellent dynamic behavior over a wide range of load conditions, including high load capacitance. The dual and quad versions feature completely independent circuitry for lowest crosstalk and freedom from interaction, even when overdriven or overloaded.

Single and dual versions are available in 8-pin DIP and SO-8 surface-mount packages in standard configurations. The quad is available in 14-pin DIP and SO-14 surface mount packages. All are specified for -40°C to 85°C operation. A SPICE macromodel is available for design analysis.

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-----------|-------------------|--|--|--|--|
| OPA134      | SOIC (8)  | 3.91 mm × 4.90 mm |  |  |  |  |
| OFA134      | PDIP (8)  | 6.35 mm × 9.81 mm |  |  |  |  |
| OPA2134     | SOIC (8)  | 3.91 mm × 4.90 mm |  |  |  |  |
| 0PA2134     | PDIP (8)  | 6.35 mm × 9.81 mm |  |  |  |  |
| OPA4134     | SOIC (14) | 3.91 mm × 8.65 mm |  |  |  |  |
|             |           |                   |  |  |  |  |

#### **Device Information**<sup>(1)</sup>

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2 Pin Configuration and Functions...... 3

Specifications...... 4

Absolute Maximum Ratings ...... 4 ESD Ratings..... 4

Recommended Operating Conditions ...... 4

Electrical Characteristics......5

Feature Description..... 12 7.4 Device Functional Modes...... 14

6.5 Typical Characteristics ...... 7

Detailed Description ..... 12 7.2 Functional Block Diagram ..... 12

2

# **Table of Contents**

| 8  | Appl | ication and Implementation               | 15               |
|----|------|------------------------------------------|------------------|
|    | 8.1  | Application Information                  | 15               |
|    | 8.2  | Typical Application                      | 16               |
| 9  | Powe | er Supply Recommendations                | 18               |
| 10 | Layo | put                                      | 18               |
|    | 10.1 | Layout Guidelines                        | 18               |
|    | 10.2 | Layout Example                           | 19               |
| 11 | Devi | ce and Documentation Support             | 20               |
|    | 11.1 | Device Support                           | 20               |
|    | 11.2 | Documentation Support                    |                  |
|    | 11.3 | Related Links                            | 20               |
|    | 11.4 | Community Resources                      | <mark>2</mark> 1 |
|    | 11.5 | Trademarks                               | <mark>2</mark> 1 |
|    | 11.6 | Electrostatic Discharge Caution          | <mark>2</mark> 1 |
|    | 11.7 | Glossary                                 | <mark>2</mark> 1 |
| 12 |      | hanical, Packaging, and Orderable mation | <mark>2</mark> 1 |

Copyright © 1997-2015, Texas Instruments Incorporated

# **4** Revision History

1

2

3

4

5 6

7

6.1

6.2

6.3

6.4

7.3

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (September 2000) to Revision A

| Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |
|---------------------------------------------------------------------------------------------------------------|
| section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |
| Mechanical, Packaging, and Orderable Information section 1                                                    |



www.ti.com

Page



# 5 Pin Configuration and Functions









#### **Pin Functions: OPA134**

| PIN         |     | 1/0 | DECODIDION                                    |  |
|-------------|-----|-----|-----------------------------------------------|--|
| NAME        | NO. | I/O | DESCRIPTION                                   |  |
| Offset Trim | 1   | I   | Input offset voltage adjust                   |  |
| –In         | 2   | I   | Inverting input                               |  |
| +In         | 3   | I   | Noninverting input                            |  |
| V–          | 4   | —   | Negative power supply                         |  |
| NC          | 5   | —   | No internal connection. Can be left floating. |  |
| Output      | 6   | 0   | Output                                        |  |
| V+          | 7   | _   | Positive power supply                         |  |
| Offset Trim | 8   | I   | Input offset voltage adjust                   |  |

#### Pin Functions: OPA2134 and OPA4134

|       | PIN            |                |     | DESCRIPTION                  |  |
|-------|----------------|----------------|-----|------------------------------|--|
| NAME  | OPA2134<br>NO. | OPA4134<br>NO. | I/O |                              |  |
| Out A | 1              | 1              | 0   | Output channel A             |  |
| –In A | 2              | 2              | I   | Inverting input channel A    |  |
| +In A | 3              | 3              | I   | Noninverting input channel A |  |
| V+    | 8              | 4              | —   | Positive power supply        |  |
| +In B | 5              | 5              | I   | Noninverting input channel B |  |
| –In B | 6              | 6              | I   | Inverting input channel B    |  |
| Out B | 7              | 7              | 0   | Output channel B             |  |
| Out C | —              | 8              | 0   | Output channel C             |  |
| –In C | —              | 9              | I   | Inverting input channel C    |  |
| +In C | —              | 10             | I   | Noninverting input channel C |  |

Copyright © 1997-2015, Texas Instruments Incorporated

Texas Instruments

www.ti.com

#### Pin Functions: OPA2134 and OPA4134 (continued)

|       | PIN            |                |     |                              |  |
|-------|----------------|----------------|-----|------------------------------|--|
| NAME  | OPA2134<br>NO. | OPA4134<br>NO. | I/O | DESCRIPTION                  |  |
| V-    | 4              | 11             |     | Negative power supply        |  |
| +In D | —              | 12             | Ι   | Noninverting input channel D |  |
| –In D | —              | 13             | Ι   | Inverting input channel D    |  |
| Out D | —              | 14             | 0   | Output channel D             |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                      | MIN      | MAX         | UNIT |
|--------------------------------------|----------|-------------|------|
| Supply voltage, V+ to V-             |          | 36          | V    |
| Input voltage                        | (V−) −0. | 7 (V+) +0.7 | V    |
| Output short circuit <sup>(2)</sup>  |          | Continuous  |      |
| Operating temperature                | -40      | 125         | °C   |
| Junction temperature                 |          | 150         | °C   |
| Lead temperature (soldering, 10 s)   |          | 300         | °C   |
| T <sub>stg</sub> Storage temperature | -55      | 125         | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Short-circuit to ground, one amplifier per package.

## 6.2 ESD Ratings

|                                            |                           |                                                                                       | VALUE | UNIT |
|--------------------------------------------|---------------------------|---------------------------------------------------------------------------------------|-------|------|
| OPA134                                     | 4 in PDIP and SOIC Packag | je, OPA2134 and OPA4134 in PDIP Package                                               |       |      |
| V <sub>(ESD)</sub>                         | Electrostatic discharge   | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 | V    |
| OPA21                                      | 34 in SOIC Package        |                                                                                       | ·     |      |
|                                            |                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 |      |
| $V_{(ESD)}$                                | Electrostatic discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left(2\right)}$   | ±500  | V    |
| OPA41                                      | 34 in SOIC Package        |                                                                                       | L.    |      |
|                                            |                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±200  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                    | MIN  | NOM | MAX | UNIT |
|----------------|------------------------------------|------|-----|-----|------|
| VS             | Supply voltage, $VS = (V+) - (V-)$ | ±2.5 | ±15 | ±18 | V    |
| T <sub>A</sub> | Specified temperature              | -40  |     | 85  | °C   |

### 6.4 Electrical Characteristics

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15$  V, unless otherwise noted

| PA                                                          | RAMETER                               | TEST CONDI                                            | TEST CONDITIONS      |          | TYP                       | MAX      | UNIT   |  |
|-------------------------------------------------------------|---------------------------------------|-------------------------------------------------------|----------------------|----------|---------------------------|----------|--------|--|
| AUDIO PERFOR                                                | RMANCE                                |                                                       |                      |          |                           |          |        |  |
| Total Harmonia I                                            | Distortion - Noise                    | G = 1, f = 1 kHz, V <sub>O</sub> = 3                  | $R_L = 2 k\Omega$    |          | 0.00008%                  |          |        |  |
| i otai marmonic i                                           | Distortion + Noise                    | Vrms                                                  | $R_L = 600 \ \Omega$ |          | 0.00015%                  |          |        |  |
| Intermodulation                                             | Distortion                            | G = 1, f = 1 kHz, V <sub>O</sub> = 1 V                | p-p                  |          | -98                       |          | dB     |  |
| Headroom $^{(1)}$ THD < 0.01%, R_L = 2 k\Omega , V_S = 18 V |                                       |                                                       | 23.6                 |          | dBu                       |          |        |  |
| FREQUENCY R                                                 | ESPONSE                               |                                                       |                      |          |                           |          |        |  |
| Gain-Bandwidth                                              | Product                               |                                                       |                      |          | 8                         |          | MHz    |  |
| Slew Rate <sup>(2)</sup>                                    |                                       |                                                       |                      | ±15      | ±20                       |          | V/µs   |  |
| Full Power Band                                             | width                                 |                                                       |                      |          | 1.3                       |          | MHz    |  |
| Settling Time 0.1                                           | 1%                                    | G = 1, 10-V Step, C <sub>L</sub> = 10                 | ) pF                 |          | 0.7                       |          | μs     |  |
| Settling Time 0.0                                           | )1%                                   | G = 1, 10-V Step, C <sub>L</sub> = 10                 | ) pF                 |          | 1                         |          | μs     |  |
| Overload Recov                                              | ery Time                              | $(V_{IN}) \times (Gain) = V_S$                        |                      |          | 0.5                       |          | μs     |  |
| NOISE                                                       |                                       |                                                       |                      |          |                           | I        |        |  |
| Input Voltage                                               | Noise Voltage,<br>f = 20 Hz to 20 kHz |                                                       |                      |          | 1.2                       |          | μVrm   |  |
| Noise                                                       | Noise Density,<br>f = 1 kHz           |                                                       |                      |          | 8                         |          | nV/√⊦  |  |
| Current Noise D                                             | ensity, f = 1 kHz                     |                                                       |                      |          | 3                         |          | fA/√H  |  |
| OFFSET VOLTA                                                | AGE                                   |                                                       |                      |          |                           |          |        |  |
|                                                             |                                       |                                                       |                      |          | ±0.5                      | ±2       | -      |  |
| Input Offset Voltage                                        |                                       | $T_A = -40^{\circ}C$ to $85^{\circ}C$                 |                      |          | ±1 ±3 <sup>(3)</sup>      |          |        |  |
| Input Offset Volt                                           | age vs Temperature                    | $T_A = -40^{\circ}C$ to $85^{\circ}C$                 |                      |          | ±2                        |          | μV/°C  |  |
| Input Offset Volt<br>(PSRR)                                 | age vs Power Supply                   | $V_{\rm S}$ = ±2.5 V to ±18 V                         |                      | 90       | 106                       |          | dB     |  |
|                                                             | tion (Dual Quad)                      | DC, $R_L = 2 k\Omega$                                 |                      |          | 135                       |          | ٦Ŀ     |  |
| Channel Sepera                                              | tion (Dual, Quad)                     | $f = 20 \text{ kHz}, \text{ R}_L = 2 \text{ k}\Omega$ |                      |          | 130                       |          | dB     |  |
| INPUT BIAS CU                                               | IRRENT                                |                                                       |                      |          |                           |          |        |  |
| Input Bias Curre                                            | nt <sup>(4)</sup>                     | $V_{CM} = 0 V$                                        |                      |          | 5                         | ±100     | pА     |  |
| Input Bias Curre                                            | nt vs Temperature <sup>(3)</sup>      |                                                       |                      |          | ee Typical<br>acteristics | ±5       | nA     |  |
| Input Offset Curr                                           | rent <sup>(4)</sup>                   | $V_{CM} = 0 V$                                        |                      |          | ±2                        | ±50      | pА     |  |
| INPUT VOLTAG                                                | E RANGE                               | ·                                                     |                      | · ·      |                           | 1        |        |  |
| Common-Mode                                                 | Voltage Range                         |                                                       |                      | (V–)+2.5 | 13                        | (V+)-2.5 | V      |  |
| Commor Mada                                                 | Dejection                             | $V_{CM} = -12.5 \text{ V}$ to 12.5 V                  |                      | 86       | 100                       |          |        |  |
| Common-Mode                                                 | nejection                             | $T_A = -40^{\circ}C$ to $85^{\circ}C$                 |                      |          | 90                        |          | dB     |  |
| INPUT IMPEDA                                                | NCE                                   |                                                       |                      |          |                           | +        |        |  |
| Differential                                                |                                       |                                                       |                      |          | 10 <sup>13</sup>    2     |          | Ω    p |  |
| Common-Mode                                                 |                                       | V <sub>CM</sub> = -12.5 V to 12.5 V                   |                      |          | 10 <sup>13</sup>    5     |          | Ω    p |  |
| OPEN-LOOP G                                                 | AIN                                   | , ·                                                   |                      | 1        |                           |          |        |  |
|                                                             |                                       | $R_L = 10 \text{ k}\Omega$ , $V_O = -14.5 \text{ V}$  | to 13.8 V            | 104      | 120                       |          |        |  |
| Open-Loop Volta                                             | age Gain                              | $R_L = 2 k\Omega$ , $V_O = -13.8 V t$                 |                      | 104      | 120                       |          | dB     |  |
| Jpen-Loop Voltage Gain                                      |                                       | $R_L = 600 \Omega$ , $V_O = -12.8 V$ to 12.5 V        |                      | 104      | 120                       |          |        |  |

(1) dBu = 20\*log (Vrms/0.7746) where Vrms is the maximum output voltage for which THD+Noise is less than 0.01%. See THD+Noise text.

(2) Proposed by design. (3) Proposed by wafer-level test to 95% confidence level. (4) High-speed test at  $T_J = 25^{\circ}C$ .

SBOS058A-DECEMBER 1997-REVISED OCTOBER 2015

www.ti.com

STRUMENTS

ÈXAS

# **Electrical Characteristics (continued)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15$  V, unless otherwise noted

| PARAMETER                                    | TEST CONDITIONS      | MIN      | ТҮР                  | MAX      | UNIT |
|----------------------------------------------|----------------------|----------|----------------------|----------|------|
| OUTPUT                                       |                      | ÷        |                      | <u>i</u> |      |
|                                              | $R_L = 10 \ k\Omega$ | (V–)+0.5 |                      | (V+)-1.2 |      |
| Voltage Output                               | $R_L = 2 k\Omega$    | (V–)+1.2 |                      | (V+)-1.5 | V    |
|                                              | $R_L = 600 \ \Omega$ | (V–)+2.2 |                      | (V+)-2.5 |      |
| Output Current                               |                      |          | ±35                  |          | mA   |
| Output Impedance, Closed-Loop <sup>(5)</sup> | f = 10 kHz           |          | 0.01                 |          | Ω    |
| Output Impedance, Open-Loop                  | f = 10 kHz           |          | 10                   |          | Ω    |
| Short-Circuit Current                        |                      |          | ±40                  |          | mA   |
| Capacitive Lead Drive (Stable Operation)     |                      |          | Typical<br>teristics |          |      |
| POWER SUPPLY                                 |                      |          |                      |          |      |
| Specified Operating Voltage                  |                      |          | ±15                  |          | V    |
| Operating Voltage Range                      |                      | ±2.5     |                      | ±18      | V    |
| Quiescent Current (per amplifier)            | I <sub>O</sub> = 0   |          | 4                    | 5        | mA   |
| TEMPERATURE RANGE                            |                      |          |                      |          |      |
| Specified Range                              |                      | -40      |                      | 85       | °C   |
| Operating Range                              |                      | -55      |                      | 125      | °C   |

(5) See Figure 14

6



# 6.5 Typical Characteristics



# OPA134, OPA2134, OPA4134

SBOS058A-DECEMBER 1997-REVISED OCTOBER 2015

www.ti.com

**ISTRUMENTS** 

EXAS

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}C$ ,  $V_S = 15$  V,  $R_L = 2$  k $\Omega$ , unless otherwise noted.



8



### **Typical Characteristics (continued)**



# OPA134, OPA2134, OPA4134

SBOS058A-DECEMBER 1997-REVISED OCTOBER 2015

TEXAS INSTRUMENTS

www.ti.com

# **Typical Characteristics (continued)**





#### OPA134, OPA2134, OPA4134 SBOS058A-DECEMBER 1997-REVISED OCTOBER 2015

#### www.ti.com

# **Typical Characteristics (continued)**



specification of 23.6 dBu. See Figure 4.

The distortion produced by OPA134 series of operational amplifiers is below the measurement limit of all known commercially-available equipment. However, a special test circuit can extend the measurement capabilities.

Operational amplifier distortion can be considered an internal error source which can be referred to the input. Figure 27 shows a circuit which causes the operational amplifier distortion to be 101 times greater than that which the operational amplifier normally produces. The addition of R3 to the otherwise standard non-inverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of 101, thus extending the resolution by 101. The input signal and load applied to the operational amplifier are the same as with conventional feedback without R3. The value of R3 should be kept small to minimize its effect on the distortion measurements.

12 Submit Documentation Feedback

# 7 Detailed Description

### 7.1 Overview

The OPA134 series are ultra-low distortion, low-noise operational amplifiers fully specified for audio applications. A true FET input stage is incorporated to provide superior sound quality and speed for exceptional audio performance. This, in combination with high output drive capability and excellent DC performance, allows for use in a wide variety of demanding applications. In addition, the OPA134 has a wide output swing, to within 1 V of the rails, allowing increased headroom and making it ideal for use in any audio circuit.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Total Harmonic Distortion

The OPA134 series of operational amplifiers have excellent distortion characteristics. THD+Noise is below 0.0004% throughout the audio frequency range, 20 Hz to 20 kHz, with a 2-k $\Omega$  load. In addition, distortion remains relatively flat through its wide output voltage swing range, providing increased headroom compared to other audio amplifiers, including the OP176/275.

Headroom is a subjective measurement, and can be thought of as the maximum output amplitude allowed while still maintaining a low level of distortion. In an attempt to quantify headroom, TI defines very low distortion as 0.01%. Headroom is expressed as a ratio which compares the maximum allowable output voltage level to a standard output level (1 mW into 600  $\Omega$ , or 0.7746 Vrms). Therefore, OPA134 series of operational amplifiers, which have a maximum allowable output voltage level of 11.7 Vrms (THD+Noise < 0.01%), have a headroom

Copyright © 1997-2015, Texas Instruments Incorporated



www.ti.com



### Feature Description (continued)



Figure 27. Distortion Test Circuit

This technique can be verified by duplicating measurements at high gain or high frequency, where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision distortion and noise analyzer, which greatly simplifies repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

#### 7.3.3 Source Impedance and Distortion

For lowest distortion with a source or feedback network with an impedance greater than 2 k $\Omega$ , the impedance seen by the positive and negative inputs in noninverting applications should be matched. The p-channel JFETs in the FET input stage exhibit a varying input capacitance with applied common-mode input voltage. In inverting configurations, the input does not vary with input voltage, because the inverting input is held at virtual ground. However, in noninverting applications the inputs do vary, and the gate-to-source voltage is not constant. The effect is increased distortion due to the varying capacitance for unmatched source impedances greater than 2 k $\Omega$ .

To maintain low distortion, match unbalanced source impedance with the appropriate values in the feedback network as shown in Figure 28. Of course, the unbalanced impedance may be from gain-setting resistors in the feedback path. If the parallel combination of R1 and R2 is greater than 2 k $\Omega$ , use a matching impedance on the noninverting input. As always, minimize resistor values to reduce the effects of thermal noise.



If  $R_S > 2kW$  or  $R_1 \parallel R_2 > 2kW$  $R_S = R_1 \parallel R_2$ 

#### Figure 28. Impedance Matching for Maintaining Low Distortion in Non-Inverting Circuits

#### 7.3.4 Phase Reversal Protection

The OPA134 series of operational amplifiers are free from output phase-reversal problems. Many audio operational amplifiers, such as the OP176, exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control loop applications. The OPA134 series operational amplifiers are free from this undesirable behavior even with inputs of 10-V beyond the input common-mode range.

Copyright © 1997–2015, Texas Instruments Incorporated



#### Feature Description (continued)

#### 7.3.5 Output Current Limit

Output current is limited by internal circuitry to approximately ±40 mA at 25°C. The limit current decreases with increasing temperature, as shown in Figure 19.

#### 7.4 Device Functional Modes

#### 7.4.1 Noise Performance

Circuit noise is determined by the thermal noise of external resistors and operational amplifier noise. Operational amplifier noise is described by two parameters: noise voltage and noise current. The total noise is quantified by the equation:

$$V_{n}(\text{total}) = \sqrt{(i_{n}R_{S})^{2}e_{n}^{2} + 4kTR_{S}}$$

(1)

With low source impedance, the current noise term is insignificant and voltage noise dominates the noise performance. At high source impedance, the current noise term becomes the dominant contributor.

Low-noise bipolar operational amplifiers such as the OPA27 and OPA37 provide low voltage noise at the expense of a higher current noise. However, OPA134 series operational amplifiers provide both low voltage noise and low current noise. This provides optimum noise performance over a wide range of sources, including reactive source impedances; refer to Figure 6. Above  $2 \cdot k\Omega$  source resistance, the operational amplifier contributes little additional noise; the voltage and current terms in the total noise equation become insignificant and the source resistance term dominates. Below  $2 k\Omega$ , operational amplifier voltage noise dominates over the resistor noise, but compares favorably with other audio operational amplifiers such as the OP176.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPA134 series operational amplifiers are unity-gain stable, and suitable for a wide range of audio and general-purpose applications. All circuitry is independent in the dual version, assuring normal behavior when one amplifier in a package is overdriven or short-circuited. Power supply pins should be bypassed with 10-nF ceramic capacitors or larger to minimize power supply noise.

#### 8.1.1 Operating Voltage

The OPA134 series of operational amplifiers operate with power supplies from  $\pm 2.5$  V to  $\pm 18$  V with excellent performance. Although specifications are production tested with  $\pm 15$ -V supplies, most behavior remains unchanged throughout the full operating voltage range. Parameters which vary significantly with operating voltage are shown in *Typical Characteristics*.

#### 8.1.2 Offset Voltage Trim

Offset voltage of OPA134 series amplifiers is laser-trimmed, and usually requires no user adjustment. The OPA134 (single operational amplifier version) provides offset trim connections on pins 1 and 8, identical to 5534 amplifiers. Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 29. This adjustment should be used only to null the offset of the operational amplifier, not to adjust system offset or offset produced by the signal source. Nulling offset could change the offset voltage drift behavior of the operational amplifier. While it is not possible to predict the exact change in drift, the effect is usually small.



Figure 29. OPA134 Offset Voltage Trim Circuit

Copyright © 1997-2015, Texas Instruments Incorporated

## 8.2 Typical Application

The OPAx134 family offers outstanding dc precision and AC performance. These devices operate up to 36-V supply rails and offer ultralow distortion and noise, as well as 8-MHz bandwidth and high capacitive load drive. These features make the OPAx134 a robust, high-performance operational amplifier for high-voltage professional audio applications.



Figure 30. OPA134 2nd Order 30-kHz, Low Pass Filter Schematic

#### 8.2.1 Design Requirements

- Gain = 5 V/V (inverting)
- Low pass cutoff frequency = 30 kHz
- -40 db/dec filter response
- · Maintain less than 3-dB gain peaking in the gain versus frequency response

### 8.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 30. The voltage transfer function is:

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}$$
(2)

This circuit produces a signal inversion. For this circuit the gain at DC and the low pass cutoff frequency are calculated using Equation 3.

$$Gain = \frac{R_4}{R_1}$$
$$f_C = \frac{1}{2\pi} \sqrt{\left(\frac{1}{R_3 R_4 C_2 C_5}\right)}$$
(3)

Software tools are readily available to simplify filter design. WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.





# **Typical Application (continued)**

# 8.2.3 Application Curve



Figure 31. OPA134 2nd Order 30-kHz, Low Pass Filter Response



### 9 Power Supply Recommendations

The OPAx134 is specified for operation from 5 V to 36 V ( $\pm 2.5$  V to  $\pm 18$  V); many specifications apply from  $-40^{\circ}$ C to 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### CAUTION

Supply voltages larger than 36 V can permanently damage the device; see the *Absolute Maximum Ratings*.

Place 10-nF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines*.

## 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 10-nF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to *Circuit Board Layout Techniques*, SLOA089.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in *Layout Example*, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.



#### 10.2 Layout Example



Figure 32. OPA134 Layout Example for the Noninverting Configuration

TEXAS INSTRUMENTS

www.ti.com

# **11** Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 WEBENCH Filter Designer Tool

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

#### 11.1.1.2 TINA-TI™ (Free Software Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 11.1.1.3 TI Precision Designs

The OPAx134 is featured in several TI Precision Designs, available online at

http://www.ti.com/ww/en/analog/precision-designs/. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### **11.2 Documentation Support**

### 11.2.1 Related Documentation

For related documentation, see the following:

- EMI Rejection Ratio of Operational Amplifiers, SBOA128
- Circuit Board Layout Techniques, SLOA089

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|---------------------|
| OPA134  | Click here     | Click here   | Click here             | Click here          | Click here          |
| OPA2134 | Click here     | Click here   | Click here             | Click here          | Click here          |
| OPA4134 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 1. Related Links



#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

SoundPlus, TINA-TI, E2E are trademarks of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| OPA134PA         | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   |              | OPA134PA                | Samples |
| OPA134PAG4       | LIFEBUY       | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   |              | OPA134PA                |         |
| OPA134UA         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>134UA            | Samples |
| OPA134UA/2K5     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>134UA            | Samples |
| OPA134UAE4       | LIFEBUY       | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>134UA            |         |
| OPA134UAG4       | LIFEBUY       | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>134UA            |         |
| OPA2134PA        | LIFEBUY       | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | OPA2134PA               |         |
| OPA2134PAG4      | LIFEBUY       | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | OPA2134PA               |         |
| OPA2134UA        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           | Samples |
| OPA2134UA/2K5    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           | Samples |
| OPA2134UA/2K5E4  | LIFEBUY       | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           |         |
| OPA2134UAE4      | LIFEBUY       | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           |         |
| OPA2134UAG4      | LIFEBUY       | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           |         |
| OPA4134UA        | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA4134UA               | Samples |
| OPA4134UA/2K5    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA4134UA               | Samples |
| OPA4134UA/2K5E4  | LIFEBUY       | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA4134UA               |         |
| OPA4134UAE4      | LIFEBUY       | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA4134UA               |         |
| SN412008DRE4     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | OPA<br>2134UA           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.





LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based

flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA134UA/2K5                | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2134UA/2K5               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4134UA/2K5               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

2-Dec-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA134UA/2K5  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2134UA/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA4134UA/2K5 | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# TEXAS INSTRUMENTS

www.ti.com

2-Dec-2022

B (mm)
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32
4.32

# TUBE



# - B - Alignment groove width

| *All dimensions are nominal |              |              |      |     |        |        |        | _ |
|-----------------------------|--------------|--------------|------|-----|--------|--------|--------|---|
| Device                      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | ſ |
| OPA134PA                    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | ĺ |
| OPA134PAG4                  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | Γ |
| OPA134UA                    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | Γ |
| OPA134UAE4                  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   |   |
| OPA134UAG4                  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   |   |
| OPA2134PA                   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  |   |
| OPA2134PAG4                 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  |   |
| OPA2134UA                   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   |   |
| OPA2134UAE4                 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   |   |
| OPA2134UAG4                 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   |   |
| OPA4134UA                   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   |   |
| OPA4134UAE4                 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   |   |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **D0008A**



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated