Clock Generator

## **DATA SHEET**

## **General Description**

The 8745B-21 is a highly versatile 1:1 LVDS Clock Generator. The 8745B-21 has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 31.25MHz to 700MHz. The Reference Divider, Feedback Divider and Output Divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clock. The PLL SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers.

## **Features**

- **•** One differential LVDS output designed to meet or exceed the requirements of ANSI TIA/EIA-644 One differential feedback output pair
- **•** Differential CLK, nCLK input pair
- **•** CLKx, nCLKx pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- **•** Output frequency range: 31.25MHz to 700MHz
- **•** Input frequency range: 31.25MHz to 700MHz
- **•** VCO range: 250MHz to 700MHz
- **•** External feedback for "zero delay" clock regeneration with configurable frequencies
- **•** Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
- **•** Cycle-to-cycle jitter: 30ps (maximum)
- **•** Output skew: 35ps (maximum)
- Static phase offset: 25ps ± 125ps
- **•** Full 3.3V supply voltage
- **•** 0°C to 70°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package



# **Pin Assignment**



**8745B-21**

**20-Lead SOIC 7.5mm x 12.8mm x 2.3mm package body M Package Top View**

# **Table 1. Pin Descriptions**



NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**



# **Function Tables**

**Table 3A. Control Input Function Table**



\*NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz.

# RENESAS

## **Table 3B. PLL Bypass Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

## **Table 4A. LVDS Power Supply DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C



### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C

![](_page_4_Picture_233.jpeg)

![](_page_5_Picture_209.jpeg)

## **Table 4C. Differential DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C

NOTE 1:  $V_{\text{IL}}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $\mathsf{V}_{\mathsf{IH}}$ .

# **Table 4D. LVDS DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C

![](_page_5_Picture_210.jpeg)

## **Table 5. Input Frequency Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C

![](_page_5_Picture_211.jpeg)

## **AC Electrical Characteristics**

![](_page_6_Picture_134.jpeg)

![](_page_6_Picture_135.jpeg)

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal across all conditions, when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 4: Phase jitter is dependent on the input source used.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: Characterized at VCO frequency of 622MHz.

NOTE 7: Measured from the 20% to 80% points. Guaranteed by characterization. Not production tested.

# **Parameter Measurement Information**

![](_page_7_Figure_2.jpeg)

**3.3V LVDS Output Load AC Test Circuit**

![](_page_7_Figure_4.jpeg)

**Phase Jitter and Static Phase Offset**

![](_page_7_Figure_6.jpeg)

**Cycle-to-Cycle Jitter**

![](_page_7_Figure_8.jpeg)

**Differential Input Level**

![](_page_7_Figure_10.jpeg)

**Output Skew**

![](_page_7_Figure_12.jpeg)

**Output Rise/Fall Time**

# **Parameter Measurement Information, continued**

![](_page_8_Figure_2.jpeg)

![](_page_8_Figure_3.jpeg)

![](_page_8_Figure_4.jpeg)

**Offset Voltage Setup**

![](_page_8_Figure_6.jpeg)

![](_page_8_Figure_7.jpeg)

![](_page_8_Figure_8.jpeg)

**Differential Output Voltage Setup**

# **ENESAS**

# **Application Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 8745B-21 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and  $0.01\mu\text{F}$ bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional 10 $\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the  $V_{DDA}$  pin.

![](_page_9_Figure_4.jpeg)

**Figure 1. Power Supply Filtering**

## **Wiring the Differential Input to Accept Single Ended Levels**

Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_{\text{P}}$ REF =  $V_{\text{DD}}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609.

![](_page_9_Figure_8.jpeg)

**Figure 2. Single-Ended Signal Driving Differential Input**

# **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the  $V_{PP}$  and  $V_{CMB}$ input requirements. Figures 3A to 3F show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the

![](_page_10_Figure_3.jpeg)

**3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver**

![](_page_10_Figure_5.jpeg)

**Figure 3C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**

![](_page_10_Figure_7.jpeg)

**Figure 3E. CLK/nCLK Input Driven by a 3.3V HCSL Driver**

vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.

![](_page_10_Figure_10.jpeg)

**Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**

![](_page_10_Figure_12.jpeg)

**Figure 3D. CLK/nCLK Input Driven by a 3.3V LVDS Driver**

![](_page_10_Figure_14.jpeg)

**Figure 3F. CLK/nCLK Input Driven by a 2.5V SSTL Driver**

## **Recommendations for Unused Input and Output Pins**

### **Inputs:**

#### **LVCMOS Control Pins:**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

### **CLK/nCLK Input**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

# **Outputs:**

## **LVDS Output**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, we recommend that there is no trace attached.

## **3.3V LVDS Driver Termination**

A general LVDS interface is shown in Figure 4. In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$  across near the receiver input. For a multiple

LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.

![](_page_11_Figure_14.jpeg)

**Figure 4. Typical LVDS Driver Termination**

## **Schematic Example**

The schematic of the 8745B-21 layout example is shown in Figure 5A. The 8745B-21 recommended PCB board layout for this example is shown in Figure 5B. This layout example is used as a general

guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board.

![](_page_12_Figure_4.jpeg)

**Figure 5A. 8745B-21 LVDS Zero Delay Buffer Schematic Example**

The following component footprints are used in this layout example.

All the resistors and capacitors are size 0603.

#### **Power and Grounding**

Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R7, C11, and C16 should be placed as close to the  $V_{\text{DDA}}$  pin as possible.

#### **Clock Traces and Termination**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be

restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The differential 50 $\Omega$  output traces should have the same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.

![](_page_13_Figure_16.jpeg)

**Figure 5B. PCB Board Layout for 8745B-21**

![](_page_14_Picture_0.jpeg)

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8745B-21. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 8745B-21 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{DD\_MAX}$  \* ( $I_{DD\_MAX}$  +  $I_{DD\_MAX}$ ) = 3.465V \* (125mA + 17mA) = 492mW
- Power (outputs) $_{MAX}$  =  $V_{DDO\_MAX}$ <sup>\*</sup>  $I_{DDO\_MAX}$  = 3.465V \* 59mA = 204mW

**Total Power\_** $_{MAX}$  **= 492mW + 204mW = 696mW** 

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Tj$  = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{AB}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 39.7°C/W per Table 7below.

Therefore, Tj for an ambient temperature of  $70^{\circ}$ C with all outputs switching is:

 $70^{\circ}$ C + 0.696W \* 39.7°C/W = 97.6°C. This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance  $\theta_{\text{JA}}$  for 20 Lead SOIC, Forced Convection

![](_page_14_Picture_198.jpeg)

## **Reliability Information**

Table 8.  $\theta_{JA}$  vs. Air Flow Table for a 20 Lead SOIC

![](_page_15_Picture_149.jpeg)

## **Transistor Count**

The transistor count for 8745B-21 is: 2772

# **Package Outline and Package Dimensions**

![](_page_15_Figure_8.jpeg)

![](_page_15_Figure_9.jpeg)

Reference Document: JEDEC Publication 95, MS-013, MS-119

### **Package Outline - M Suffix for 20 Lead SOIC Table 9. Package Dimensions for 20 Lead SOIC**

![](_page_15_Picture_150.jpeg)

![](_page_16_Picture_0.jpeg)

# **Ordering Information**

#### **Table 10. Ordering Information**

![](_page_16_Picture_39.jpeg)

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**

![](_page_17_Picture_147.jpeg)

![](_page_18_Picture_0.jpeg)

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

**Corporate Headquarters**<br>
TOYOSU FORESIA, 3-2-24 Toyosu,<br>
Koto-ku, Tokyo 135-0061, Japan<br>
Koto-ku, Tokyo 135-0061, Japan www.renesas.com office, please visit:

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales www.renesas.com/contact/