## 512M Low Power Mobile SDRAM (MSDR)

## **Revision History**

512M AS4C32M16MS-7BCN/AS4C32M16MS-6BIN - 54 ball FBGA PACKAGE 512M AS4C16M32MS-7BCN/AS4C16M32MS-6BIN - 90 ball FBGA PACKAGE

| Revision | Details               | Date     |
|----------|-----------------------|----------|
| Rev 1.0  | Preliminary datasheet | Jun 2016 |

Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice

Confidential - 1/48 - Rev.1.0 June 2016



#### **Features**

- 4 banks x 8Mbit x 16 organization
- 4 banks x 4Mbit x 32 organization
- High speed data transfer rates up to 166 MHz
- Full Synchronous Dynamic RAM, with all signals referenced to clock rising edge
- Single Pulsed RAS Interface
- Data Mask for Read/Write Control
- Four Banks controlled by BA0 & BA1
- Programmable CAS Latency: 2, 3
- Programmable Wrap Sequence: Sequential or Interleave
- Programmable Burst Length:
  - 1, 2, 4, 8, Full page for Sequential Type
  - 1, 2, 4, 8 for Interleave Type
- Multiple Burst Read with Single Write Operation
- Automatic and Controlled Precharge Command
- Random Column Address every CLK (1-N Rule)
- Power Down Mode and Clock Suspend Mode
- Auto Refresh and Self Refresh
- Refresh Interval:
- 8192 cycles/64 ms
- Available in 54-ball (32M x16) and 90-ball (16M x32)FBGA
- VDD=1.8V, VDDQ=1.8V
- LVTTL Interface

- Drive Strength (DS) Option: Full, 1/2, 1/4 and 3/4
- Auto Temperature Compensated Self Refresh (Auto TCSR)
- Partial Array Self Refresh (PASR) option: Full, 1/ 2, 1/4, 1/8 and 1/16
- Deep Power Down (DPD) mode
- Programmable Power Reduction Feature by patial array activation during Self-Refresh
- Operating Temperature Range Commercial (-25°C to 85°C) Industrial (-40°C to +85°C)

#### **Table 1. Key Specifications**

| 1      | AS4C32M16MS/AS4C16M32MS     | -6/7       |  |  |  |  |
|--------|-----------------------------|------------|--|--|--|--|
| tCK(3) | Clock Cycle time(min.)      | 6/7.5 ns   |  |  |  |  |
| tAC(3) | Access time from CLK (max.) | 5/5.4 ns   |  |  |  |  |
| tRAS   | Row Active time(min.)       | 42/45 ns   |  |  |  |  |
| tRC    | Row Cycle time(min.)        | 60/67.5 ns |  |  |  |  |

#### **Table 2. Ordering Information**

| Part Number      | Org    | Temperature               | MaxClock (MHz) | Package      |
|------------------|--------|---------------------------|----------------|--------------|
| AS4C32M16MS-7BCN | 32Mx16 | Commercial -25°C to +85°C | 133            | 54-ball FBGA |
| AS4C32M16MS-6BIN | 32Mx16 | Industrial -40°C to +85°C | 166            | 54-ball FBGA |
| AS4C16M32MS-7BCN | 16Mx32 | Commercial -25°C to +85°C | 133            | 90-ball FBGA |
| AS4C16M32MS-6BIN | 16Mx32 | Industrial -40°C to +85°C | 166            | 90-ball FBGA |

#### 512Mb Mobile SDRAM Addressing

| Configuration  | 32MX16    | 16MX32    | 16MX32<br>(Reduced page size) |
|----------------|-----------|-----------|-------------------------------|
| # of Bank      | 4         | 4         | 4                             |
| Bank Address   | BA0 ~ BA1 | BA0 ~ BA1 | BA0 ~ BA1                     |
| Auto precharge | A10/AP    | A10/AP    | A10/AP                        |
| Row Address    | A0 ~ A12  | A0 ~ A12  | A0 ~ A13                      |
| Column Address | A0 ~ A9   | A0 ~ A8   | A0 ~ A7                       |

### 54 Pin (X16) BGA PIN CONFIGURATION Top View



|   | 54Ball (6X9) CSP |                    |       |      |       |          |  |  |  |  |  |  |
|---|------------------|--------------------|-------|------|-------|----------|--|--|--|--|--|--|
|   | 1                | 9                  |       |      |       |          |  |  |  |  |  |  |
| A | VSS              | DQ 15              | VSSQ  | VDDQ | DQO   | VDD      |  |  |  |  |  |  |
| В | DQ 14            | DQ 13              | VDDQ  | VSSQ | D Q 2 | DQ1      |  |  |  |  |  |  |
| C | DQ 12            | DQ11               | VSSQ  | VDDQ | D Q 3 | DQ3      |  |  |  |  |  |  |
| D | DQ10             | D Q 9              | VDDQ  | VSSQ | DQ6   | D Q 5    |  |  |  |  |  |  |
| E | D Q 8            | D N U <sup>1</sup> | VSS   | VDD  | LDQM  | D Q 7    |  |  |  |  |  |  |
| F | UDQM             | C K                | C K E | CAS  | RAS   | WE       |  |  |  |  |  |  |
| G | A12              | A11                | A 9   | BAO  | BA1   | CS       |  |  |  |  |  |  |
| H | A 8              | A 7                | A 6   | A 0  | A 1   | A 10/A P |  |  |  |  |  |  |
| J | VSS              | A 5                | A 4   | A 3  | A 2   | VDD      |  |  |  |  |  |  |

Note 1: The DNU pin must be connected to VSS, VSSQ, or left floating.

Confidential - 3/48 - Rev.1.0 June 2016

### 90 Pin (X32) BGA PIN CONFIGURATION Top View



|   | 90Ball(6X15)CSP |                  |        |          |        |       |  |  |  |  |  |
|---|-----------------|------------------|--------|----------|--------|-------|--|--|--|--|--|
|   | 1               | 2                | 3      | 7        | 8      | 9     |  |  |  |  |  |
| A | D Q 26          | DQ 24            | VSS    | V D D    | D Q 23 | DQ 21 |  |  |  |  |  |
| В | D Q 28          | VDDQ             | VSSQ   | VDDQ     | VSSQ   | DQ 19 |  |  |  |  |  |
| С | VSSQ            | DQ 27            | D Q 25 | D Q 22   | D Q 20 | VDDQ  |  |  |  |  |  |
| D | VSSQ            | DQ 29            | D Q 30 | DQ 17    | DQ18   | VDDQ  |  |  |  |  |  |
| E | VDDQ            | DQ 31            | N C    | N C      | DQ16   | VSSQ  |  |  |  |  |  |
| F | VSS             | DQM3             | A 3    | A 2      | DQM2   | V D D |  |  |  |  |  |
| G | A 4             | A 5              | A 6    | A 10/A P | A 0    | A 1   |  |  |  |  |  |
| H | A 7             | A 8              | A 12   | $A13^1$  | BA1    | A11   |  |  |  |  |  |
| J | C K             | C K E            | A 9    | BAO      | CS     | RAS   |  |  |  |  |  |
| K | DQM1            | DNU <sup>2</sup> | N C    | CAS      | WE     | DQM0  |  |  |  |  |  |
| L | VDDQ            | D Q 8            | VSS    | VDD      | D Q 7  | VSSQ  |  |  |  |  |  |
| M | VSSQ            | DQ10             | D Q 9  | D Q 6    | D Q 5  | VDDQ  |  |  |  |  |  |
| N | VSSQ            | DQ 12            | DQ14   | D Q 1    | D Q 3  | VDDQ  |  |  |  |  |  |
| Р | D Q 11          | VDDQ             | VSSQ   | VDDQ     | VSSQ   | D Q 4 |  |  |  |  |  |
| R | D Q 13          | DQ 15            | VSS    | V D D    | DQ0    | D Q 2 |  |  |  |  |  |

Note 1:A13 is only available for reduced page-size configuration.

Note 2:The DNU pin must be connected to VSS, VSSQ, or left floating.

Confidential - 4/48 - Rev.1.0 June 2016



#### Description

The AS4C32M16MS / AS4C16M32MS is a four bank Synchronous DRAM organized as 4 banks x 8Mbit x 16 and 4 banks x 4Mbit x 32. The AS4C32M16MS / AS4C16M32MS achieves high speed data transfer rates up to 166 MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock. All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock.

Operating the four memory banks in an interleaved fashion allows random access operation to occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 166 MHz is possible depending on burst length, CAS latency and speed grade of the device.

#### Signal Pin Description

| Pin                     | Type            | Signal | Polarity         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------|-----------------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK                     | Input           | Pulse  | Positive<br>Edge | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CKE                     | Input           | Level  | Active High      | Activates the CLK signal when high and deactivates the CLK signal when low, thereby initiates either the Power Down mode or the Self Refresh mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <u>cs</u>               | Input           | Pulse  | Active Low       | $\overline{\text{CS}}$ enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RAS, CAS<br>WE          | Input           | Pulse  | Active Low       | When sampled at the positive rising edge of the clock, $\overline{\text{CAS}}$ , $\overline{\text{RAS}}$ , and $\overline{\text{WE}}$ define the command to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| A0 - A13                | Input           | Level  |                  | During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12) and A0-A13 defines the row address (RA0-RA13) for 16Mx32 reduced page size when sampled at the rising clock edge.  During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9) for 32Mx16, A0-A8 defines the column address (CA0-CA8) for 16Mx32 and A0-A7 defines the column address (CA0-CA7) for 16Mx32 reduced page size when sampled at the rising clock edge.  In addition to the column address, A10(=AP) is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10(=AP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will BA0 and BA1 are used to define which bank to precharge. |
| BA0,<br>BA1             | Input           | Level  | _                | Selects which bank is to be active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DQx                     | Input<br>Output | Level  | _                | Data Input/Output pins operate in the same manner as on conventional DRAMs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LDQM<br>UDQM<br>(DM0~3) | Input           | Pulse  | Active High      | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. If it's high, LDM corresponds to DQ0-DQ7, and UDM corresponds to data on DQ8-DQ15 in 32Mx16. DM0 corresponds to DQ0-DQ7, DM1 corresponds to data on DQ8-DQ15, DM2 corresponds to DQ16-DQ23, and DM3 corresponds to data on DQ24-DQ31 in 16Mx32.                                                                                                                                                                                                                                                                                                                                         |
| VDD, VSS                | Supply          |        |                  | Power and ground for the input buffers and the core logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VDDQ<br>VSSQ            | Supply          | _      | _                | Isolated power supply and ground for the output buffers to provide improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| NC                      | Input           | _      | _                | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Confidential - 5/48 - Rev.1.0 June 2016



#### **Operation Definition**

All of SDRAM operations are defined by states of control signals  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$ , and DQM at the positive edge of the clock. The following list shows the thruth table for the operation commands.

| Operation                       | Device<br>State     | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | DQM | A0-9,<br>A11,12 | A10 | BA0<br>BA1 |
|---------------------------------|---------------------|------------|----------|----|-----|-----|----|-----|-----------------|-----|------------|
| Row Activate                    | Idle <sup>3</sup>   | Н          | Х        | L  | L   | Н   | Н  | Х   | V               | V   | V          |
| Read                            | Active <sup>3</sup> | Н          | Х        | L  | Н   | L   | Н  | Х   | V               | L   | V          |
| Read w/Autoprecharge            | Active <sup>3</sup> | Н          | Х        | L  | Н   | L   | Н  | Х   | V               | Н   | V          |
| Write                           | Active <sup>3</sup> | Н          | Х        | L  | Н   | L   | L  | Х   | V               | L   | V          |
| Write with Autoprecharge        | Active <sup>3</sup> | Н          | Х        | L  | Н   | L   | L  | Х   | V               | Н   | V          |
| Row Precharge                   | Any                 | Н          | Х        | L  | L   | Н   | L  | Х   | Х               | L   | V          |
| Precharge All                   | Any                 | Н          | Х        | L  | L   | Н   | L  | Х   | Х               | Н   | Х          |
| Mode Register Set               | Idle                | Н          | Х        | L  | L   | L   | L  | Х   | V               | V   | V          |
| No Operation                    | Any                 | Н          | Х        | L  | Н   | Н   | Н  | Х   | Х               | Х   | Х          |
| Device Deselect                 | Any                 | Н          | Х        | Н  | Х   | Х   | Х  | Х   | Х               | Х   | Х          |
| Auto Refresh                    | Idle                | Н          | Н        | L  | L   | L   | Н  | Х   | Х               | Х   | Х          |
| Self Refresh Entry <sub>6</sub> | Idle                | Н          | L        | L  | L   | L   | Н  | Х   | Х               | Х   | Х          |
| Self Refresh Exit 6             | Idle                |            |          | Н  | Х   | Х   | Х  |     |                 |     |            |
|                                 | (Self Refr.)        | L          | Н        | L  | Н   | Н   | Х  | Х   | Х               | Х   | Х          |
| Power Down Entry                | Idle                |            |          | Н  | Х   | Х   | Х  |     |                 |     |            |
|                                 | Active <sup>4</sup> | Н          | L        | L  | Н   | Н   | Х  | Х   | Х               | Х   | Х          |
| Power Down Exit                 | Any                 |            |          | Н  | Х   | Х   | Х  |     |                 |     |            |
|                                 | (Power<br>Down)     | L          | Н        | L  | Н   | Н   | L  | Х   | X               | Х   | Х          |
| Data Write/Output Enable        | Active              | Н          | Х        | Х  | Х   | Х   | Х  | L   | Х               | Х   | Х          |
| Data Write/Output Disable       | Active              | Н          | Х        | Х  | Х   | Х   | Х  | Н   | Х               | Х   | Х          |
| Deep Power Down Entry           | Idle                | Н          | L        | L  | Н   | Н   | L  | Х   | Х               | Х   | Х          |
| Deep Power Down Exit            | Deep power-<br>Down | L          | Н        | Х  | Х   | Х   | Х  | Х   | Х               | Х   | Х          |

#### Notes

- 1. V = Valid, x = Don't Care, L = Low Level, H = High Level
- 2. CKEn signal is input level when commands are provided, CKEn-1 signal is input level one clock before the commands are provided.
- 3. These are state of bank designated by BA0, BA1 signals.
- 4. Power Down Mode can not entry in the burst cycle.
- 5. After Deep Power Down mode exit a full new initialization of memory device is mandatory
- 6. Extended grade does not guarantee self-refresh function

Confidential - 6/48 - Rev.1.0 June 2016



#### Power On and Initialization

The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a pre-defined manner. During power on, all VDD and VDDQ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The CLK signal must be started at the same time. After power on, the device requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100us period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied. After the 100us delay is satisfied by issuing at least one COMMAND INHIBIT or NOP command, a PRECHARGE command must be issued. All banks must then be pre-charged, which places the device in the all banks idle state. Once all banks have been pre-charged, the Mode Register and Extended Mode Register Set Command must be issued to initialize the Mode Register. A minimum of two Auto Refresh cycles (CBR) are also required. These may be done before or after programming the Mode Register. Failure to follow these steps may lead to unpredictable start-up modes.

### Programming the Mode Register

The Mode register designates the operation mode at the read or write cycle. This register is divided into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to program the column access sequence in a burst cycle (interleaved or sequential), a CAS Latency Field to set the access time at clock cycle and a Operation mode field to differentiate between normal operation (Burst read and burst Write) and a special Burst Read and Single Write mode. The mode set operation must be done before any activate command after the initial power up. Any content of the mode register can be altered by re-executing the mode set command. All banks must be in pre-charged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the previous table.

#### Extended Mode Register

The extended Mode Register controls functions beyond those controlled by the Mode Register. These additional functions are unique to the mobile SDRAM and includes the selection of drive strength (DS). The device has four drive strength options: Full, 12, 1/4 or 3/4. And a Partial-Array Self-Refresh field (PASR). The PASR field is used to specify whether partial bank 1/2, 1/4, 1/8, 1/16 or all banks of the SDRAM array are enabled. Disabled banks will not be refreshed in Self-Refresh mode and written data will be lost. When only bank 0 is selected, it's possible to partially select only half or more quarter of bank 0. The default setting for DS is full-strength, while PASR is full memory. Both DS and PASR can be set during the initialization sequence and can be modified when the part is idle. Additionally, the device has internal temperature sensor control self refresh cycle automatically. This is the device internal Temperature Compensated Self Refresh (TCSR).

#### Read and Write Operation

When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the wordline are set. A <u>CAS</u> cycle is triggered by setting RAS high and CAS low at a

<u>clock</u> timing after a necessary delay,  $t_{RCD}$ , from the <u>RAS</u> timing. WE is used to define either a read (WE = H) or a write (WE = L) at this stage.

SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or write operations are allowed at up to a 166 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is '2', then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5.

Confidential - 7/48 - Rev.1.0 June 2016



#### Address Input for Mode Set (Mode Register Operation)



Similar to the page mode of conventional DRAM's, burst read or write accesses on any column address are possible once the RAS cycle latches the sense amplifiers. The maximum  $t_{RAS}$  or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycles is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies with an operation change from a read to a write is possible by exploiting DQM to avoid bus contention.

When two or more banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and pre-charge operations on two or more banks can realize fast serial data access modes among many different pages. Once two or more banks are activated, column to column interleave operation can be done between different pages.

Confidential - 8/48 - Rev.1.0 June 2016



#### Extended Mode Register Table



<sup>\*\*</sup>On-die temperature sensor is used in place of TCSR. Setting these bits will have no effect.
\*)BA1 and BA0 must be 1, 0 to select the Extended Mode Register (Vs. the Mode Register)

The extended Mode Register can be set during the initialization sequence. Once the device is operational, the extended Mode Register set can be issued anytime when the part is idle.

Extended grade does not guarantee self-refresh function.

Confidential - 9/48 - Rev.1.0 June 2016



#### Burst Length and Sequence:

| Burst<br>Length | Starting Address<br>(A2 A1 A0)                | Sequential Burst Addressing (decimal) |                                                      |                                      |                                      |                                      |                                      | Interleave Burst Addressing (decimal)                |                                      |  |                                      |                                      |                                      |                                      |                                      |                                      |                                      |                                 |
|-----------------|-----------------------------------------------|---------------------------------------|------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------------------------------------------------|--------------------------------------|--|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------------|
| 2               | xx0<br>xx1                                    |                                       | 0, 1<br>1, 0                                         |                                      |                                      |                                      |                                      |                                                      | 0, 1<br>1, 0                         |  |                                      |                                      |                                      |                                      |                                      |                                      |                                      |                                 |
| 4               | x00<br>x01<br>x10<br>x11                      |                                       | 0, 1, 2, 3<br>1, 2, 3, 0<br>2, 3, 0, 1<br>3, 0, 1, 2 |                                      |                                      |                                      |                                      | 0, 1, 2, 3<br>1, 0, 3, 2<br>2, 3, 0, 1<br>3, 2, 1, 0 |                                      |  |                                      |                                      |                                      |                                      |                                      |                                      |                                      |                                 |
| 8               | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7  | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>0                 | 2<br>3<br>4<br>5<br>6<br>7<br>0<br>1 | 3<br>4<br>5<br>6<br>7<br>0<br>1<br>2 | 4<br>5<br>6<br>7<br>0<br>1<br>2<br>3 | 5<br>6<br>7<br>0<br>1<br>2<br>3<br>4 | 6<br>7<br>0<br>1<br>2<br>3<br>4<br>5                 | 7<br>0<br>1<br>2<br>3<br>4<br>5<br>6 |  | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | 1<br>0<br>3<br>2<br>5<br>4<br>7<br>6 | 2<br>3<br>0<br>1<br>6<br>7<br>4<br>5 | 3<br>2<br>1<br>0<br>7<br>6<br>5<br>4 | 4<br>5<br>6<br>7<br>0<br>1<br>2<br>3 | 5<br>4<br>7<br>6<br>1<br>0<br>3<br>2 | 6<br>7<br>4<br>5<br>2<br>3<br>0<br>1 | 7<br>6<br>5<br>4<br>3<br>2<br>1 |
| Full Page       | nnn                                           | С                                     | n, C                                                 | n+1                                  | 1, C                                 | n+2                                  |                                      |                                                      |                                      |  | No                                   | t su                                 | ppo                                  | rted                                 |                                      |                                      |                                      |                                 |

#### Refresh Mode

SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the CAS -before-RAS refresh of conventional DRAMs. All of banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes.

The chip enters the Auto Refresh mode, when RAS and CAS are held low and CKE and WE are held high at a clock timing. The mode restores word line after the refresh and no external precharge command is necessary. A minimum t<sub>RC</sub> time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation.

The chip has an on-chip timer and the Self Refresh mode is available. It enters the mode when RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one t<sub>RC</sub> delay is required prior to any access command. Extended grade does not guarantee self-refresh function.

#### DQM Function

DQM has two functions for data I/O read and write operations. During reads, when it turns to "high" at a clock timing, data outputs are disabled and become high impedance after delay (DQM

Data Disable Latency  $t_{DQZ}$ ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency  $t_{DQW}$  = zero clocks).

#### **Power Down**

In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay (t<sub>RP</sub>) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can't remain in Power Down mode longer than the Refresh period (t<sub>REF</sub>) of the device. Exit from this mode is performed by taking CKE "high". One clock delay is required for mode entry and exit.

#### Auto Precharge

Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, CA10, to determine whether the chip restores or not after the operation. If CA10 is high when a Read Command is issued, the **Read with Auto-Precharge** function is initiated. The SDRAM automatically enters the precharge operation one clock before the last data out for CAS latencies 2, and two clocks for CAS latencies 3. If CA10 is high when a Write Command is

Confidential - 10/48 - Rev.1.0 June 2016



issued, the **Write with Auto-Precharge** function is initiated. The SDRAM automatically enters the precharge operation a time delay equal to  $t_{WR}$  (Write recovery time) after the last data in.

#### Precharge Command

There is also <u>a separate</u> precharge command available. When RAS and WE are low and CAS is high at a clock timing, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are used to define banks as shown in the following list. The precharge command can be imposed one clock before the last data out for CAS latency = 2, two clocks before the last data out for CAS latency = 3. Writes require a time delay twr from the last data out to apply the precharge command.

#### Bank Selection by Address Bits:

| A10 | BA0 | BA1 |           |
|-----|-----|-----|-----------|
| 0   | 0   | 0   | Bank 0    |
| 0   | 0   | 1   | Bank 1    |
| 0   | 1   | 0   | Bank 2    |
| 0   | 1   | 1   | Bank 3    |
| 1   | Х   | Х   | all Banks |

Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Pre-charge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid I/O contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the I/O pins before the Burst Stop Command is registered will be written to the memory.

#### Deep Power Down Mode

The Deep Power Down mode is an unique with very low standby currents. All internal voltage generators inside the Mobile SDRAM are stopped; all memory data is lost in this mode. To enter the Deep Power Down mode all banks must be precharged

#### **Burst Termination**

#### Recommended Operation and Characteristics

 $T_A$  = -25 to 85 °C(Commercial); -40 to 125 °C(Extended)  $V_{SS}$  = 0 V;  $V_{DD}$  = 1.8 V,  $V_{DDQ}$  = 1.8 V

|                                                                                          |                   | Limit \              |                      |      |       |
|------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|------|-------|
| Parameter                                                                                | Symbol            | min.                 | max.                 | Unit | Notes |
| Supply voltage                                                                           | V <sub>DD</sub>   | 1.7                  | 1.95                 | V    |       |
| I/O Supply Voltage                                                                       | $V_{DDQ}$         | 1.7                  | 1.95                 | V    | 1, 2  |
| Input high voltage (AC)                                                                  | V <sub>IH</sub>   | 0.8xV <sub>DDQ</sub> | V <sub>DD</sub> +0.3 | V    | 1, 2  |
| Input low voltage (AC)                                                                   | V <sub>IL</sub>   | - 0.3                | 0.3                  | V    | 1, 2  |
| Output high voltage (I <sub>OUT</sub> = – 0.1 mA)                                        | V <sub>OH</sub>   | 0.9*V <sub>CCQ</sub> | -                    | V    |       |
| Output low voltage (I <sub>OUT</sub> = 0.1 mA)                                           | V <sub>OL</sub>   | _                    | 0.2                  | V    |       |
| Input leakage current, any input (0 V < V <sub>IN</sub> < 3.6 V, all other inputs = 0 V) | I <sub>I(L)</sub> | <b>-1</b>            | 1                    | μА   |       |
| Output leakage current (DQ is disabled, 0 V < V <sub>OUT</sub> < V <sub>CC</sub> )       | I <sub>O(L)</sub> | <b>–</b> 1.5         | 1.5                  | μА   |       |

#### Note:

All voltages are referenced to V<sub>SS</sub>.

Confidential - 11/48 - Rev.1.0 June 2016

<sup>2.</sup> V<sub>IH</sub> may overshoot to V<sub>CC</sub> + 2 V for pulse width of < 3ns with 1.8V. V<sub>IL</sub> may undershoot to -2 V for pulse width < 3ns with 1.8V. Pulse width measured at 50% points with amplitude measured peak to DC reference.



#### Absolute Maximum Ratings\*

Operating temperature range (commercial)-25 to 85 °C Operating temperature range (industrial) -40 to 85 °C Storage temperature range ......-55 to 150 °C Input/output voltage .....-0.5 to 2.4 V Power supply voltage .....-0.5 to 2.4 V

Stresses above those listed under "Absolute Maximum \*Note:

Ratings" may cause permanent damage of the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Operating Currents** T<sub>A</sub> =-25 to 85 °C(Commercial)/-40 to 85 °C(Industrial);

 $V_{SS}$  = 0 V;  $V_{DD}$ = 1.8 V, $V_{DDQ}$  = 1.8V(Recommended Operating Conditions unless otherwise noted)

|        |                                                                                                                           |                                                                                                                | Ma  | ax. |      |      |
|--------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Symbol | Parameter & Test Condition                                                                                                |                                                                                                                | -6  | -7  | Unit | Note |
| ICC1   | Operating Current $t_{RC} = t_{RCMIN}$ , $t_{RC} = t_{CKMIN}$ . Active-precharge command cycling, without Burst Operation | 1 bank operation                                                                                               | 50  | 45  | mA   | 7    |
| ICC2P  | Precharge Standby Current<br>in Power Down Mode<br>CS =V <sub>IH</sub> , CKE≤ V <sub>IL(max)</sub>                        | t <sub>CK</sub> = min.                                                                                         | 0.3 | 0.3 | mA   | 7    |
| ICC2N  | Precharge Standby Current<br>in Non-Power Down Mode<br>CS =V <sub>IH</sub> , CKE≥ V <sub>IL(max)</sub>                    | t <sub>CK</sub> = min.                                                                                         | 10  | 10  | mA   |      |
| ICC3N  | No Operating Current $t_{CK} = min, \overline{CS} = V_{IH(min)}$                                                          | $CKE \ge V_{IH(MIN.)}$                                                                                         | 20  | 20  | mA   |      |
| ICC3P  | bank ; active state ( 4 banks)                                                                                            | $\begin{aligned} \text{CKE} &\leq \text{V}_{\text{IL}(\text{MAX.})} \\ \text{(Power down mode)} \end{aligned}$ | 5   | 5   | mA   |      |
| ICC4   | Burst Operating Current t <sub>CK</sub> = min Read/Write command cycling                                                  |                                                                                                                | 75  | 70  | mA   | 7,8  |
| ICC5   | Auto Refresh Current t <sub>CK</sub> = min Auto Refresh command cycling                                                   |                                                                                                                | 95  | 95  | mA   | 7    |
| IZZ    | Deep Power Down Current                                                                                                   |                                                                                                                | 10  | 10  | uA   |      |

- 12/48 -Rev.1.0 June 2016 Confidential

<sup>7.</sup> These parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of  $t_{CK}$  and  $t_{RC}$ . Input signals are changed one time during  $t_{CK}$ . These parameter depend on output loading. Specified values are obtained with output open.



## Temperature Compensated/Partial Array Self-Refresh Currents

| Parameter & Test Condition                          | Extended Mode<br>Register A[2:0]<br>Tcase [°C] | Symb. | max. | Unit | Note |
|-----------------------------------------------------|------------------------------------------------|-------|------|------|------|
| Self Refresh Current Self Refresh Mode              | 85°C max.                                      | ICC6  | 600  | uA   |      |
| CKE=Low, tck=min, full array activations, all banks | 45°C max.                                      | ICC6  | 300  | uA   |      |
| Self Refresh Current Self Refresh Mode              | 85°C max.                                      | ICC6  | 480  | uA   |      |
| CKE=Low, tck=min, 1/2 array activations             | 45°C max.                                      | ICC6  | 260  | uA   |      |
| Self Refresh Current Self Refresh Mode              | 85°C max.                                      | ICC6  | 420  | uA   |      |
| CKE=Low, tck=min, 1/4 array activation              | 45°C max.                                      | ICC6  | 250  | uA   |      |
| Self Refresh Current Self Refresh Mode              | 85°C max.                                      | ICC6  | 420  | uA   |      |
| CKE=Low, tck=min, 1/8 array activation              | 45°C max.                                      | ICC6  | 250  | uA   |      |
| Self Refresh Current Self Refresh Mode              | 85°C max.                                      | ICC6  | 400  | uA   |      |
| CKE=Low, tck=min, 1/16 array activation             | 45°C max.                                      | ICC6  | 250  | uA   |      |

Confidential - 13/48 - Rev.1.0 June 2016



#### AC Characteristics

 $T_A$  = -25 to 85 °C(Commercial)/-40 to 85 °C(Industrial)  $V_{SS}$  = 0 V;  $V_{DD}$ = 1.8 V,  $V_{DDQ}$  = 1.8V,  $t_T$ =1 ns

|     |                  |                                                          | Limit Values |            |          |            |            |      |
|-----|------------------|----------------------------------------------------------|--------------|------------|----------|------------|------------|------|
|     |                  |                                                          | -6           |            | -7       |            |            |      |
| #   | Symbol           | Parameter                                                | Min.         | Max.       | Min.     | Max.       | Unit       | Note |
| Clo | ck and C         | lock Enable                                              |              | I          | I        | <u> </u>   | I          |      |
| 1   | t <sub>CK</sub>  | Clock Cycle Time  CAS Latency = 3  CAS Latency = 2       | 6<br>9       | -<br>-     | 7.5<br>9 | -<br>-     | ns<br>ns   | 6    |
| 2   | f <sub>CK</sub>  | Clock Frequency CAS Latency = 3 CAS Latency = 2          | -<br>-       | 166<br>110 | -<br>-   | 133<br>110 | MHz<br>MHz |      |
| 3   | t <sub>AC</sub>  | Access Time from Clock  CAS Latency = 3  CAS Latency = 2 | -            | 5<br>8     |          | 5.4<br>8   | ns<br>ns   |      |
| 4   | t <sub>CH</sub>  | Clock High Pulse Width                                   | 2.5          | _          | 2.5      | -          | ns         |      |
| 5   | t <sub>CL</sub>  | Clock Low Pulse Width                                    | 2.5          | -          | 2.5      | -          | ns         |      |
| 6   | t <sub>T</sub>   | Transition Tim                                           | 0.3          | 1.2        | 0.3      | 1.2        | ns         | 9    |
| Set | up and H         | old Times                                                |              |            |          |            |            |      |
| 7   | t <sub>CKH</sub> | CKE hold time                                            | 1            | -          | 1        | -          | ns         |      |
| 8   | t <sub>CKS</sub> | CKE setup time                                           | 1.5          | _          | 1.5      | -          | ns         |      |
| 9   | t <sub>DH</sub>  | Data-in hold time                                        | 1            | -          | 1        | -          | ns         |      |
| 10  | t <sub>DS</sub>  | Data-in setup time                                       | 1.5          | _          | 1.5      | -          | ns         |      |
| 11  | t <sub>AH</sub>  | Address hold time                                        | 1            | _          | 1        | -          | ns         |      |
| 12  | t <sub>AS</sub>  | Address setup time                                       | 1.5          | _          | 1.5      | -          | ns         |      |
| 13  | t <sub>CMH</sub> | /CS, /RAS, /CAS, /WE, DQM hold time                      | 1.5          |            | 1.5      | -          | ns         |      |
| 14  | t <sub>CMS</sub> | /CS, /RAS, /CAS, /WE, DQM setup time                     | 0.5          | _          | 0.5      | _          | ns         |      |
| 15  | t <sub>MRD</sub> | Mode Register Set to Command delay                       | 2            | _          | 2        | -          | CLK        |      |
| Coi | mmon Pa          | rameters                                                 |              |            |          |            |            |      |
| 16  | t <sub>RCD</sub> | Row to Column Delay Time                                 | 18           | -          | 19.2     | -          | ns         |      |
| 17  | t <sub>RP</sub>  | Row Precharge Time                                       | 18           | _          | 19.2     | -          | ns         |      |
| 18  | t <sub>RAS</sub> | Row Active Time                                          | 42           | 100K       | 45       | 100k       | ns         |      |
| 19  | t <sub>RC</sub>  | Active to Active/Auto Refresh command period             | 60           | -          | 67.5     | -          | ns         |      |
| 20  | t <sub>RRD</sub> | Activate(a) to Activate(b) Command Period                | 2            | -          | 2        | _          | CLK        |      |
| 21  | t <sub>BDL</sub> | Last data-in to burst STOP command                       | 1            | -          | 1        | _          | CLK        | 12   |
| 22  | t <sub>CCD</sub> | CAS(a) to CAS(b) Command Period                          | 1            | _          | 1        | _          | CLK        | 12   |
| 23  | t <sub>CDL</sub> | Last data-in to new READ/WRITE command                   | 1            | _          | 1        | -          | CLK        | 13   |

Confidential - 14/48 - Rev.1.0 June 2016



### AC Characteristics (Cont'd)

|     |                   |                                                                                                                                            | Limit Values |        |        |          |            |       |
|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|--------|----------|------------|-------|
|     |                   |                                                                                                                                            | -6           |        | -7     |          |            |       |
| #   | Symbol            | Parameter                                                                                                                                  | Min.         | Max.   | Min.   | Max.     | Unit       | Note  |
| 24  | t <sub>CKED</sub> | CKE to clock disable or power-down entry mode                                                                                              | 1            | -      | 1      | -        | CLK        | 13    |
| 25  | t <sub>PED</sub>  | CKE to clock enable or power-down exit mode                                                                                                | 1            | _      | 1      | -        | CLK        | 13    |
| Ref | Refresh Cycle     |                                                                                                                                            |              |        |        |          |            |       |
| 26  | t <sub>REF</sub>  | Refresh Period (8192 cycles)                                                                                                               | ı            | 64     | _      | 64       | ms         | 8     |
| 27  | t <sub>XSR</sub>  | Exit SELF REFRESH to first valid command                                                                                                   | 112          | -      | 112.5  | -        | ns         | 11    |
| 28  | t <sub>RFC</sub>  | Row Refresh Cycle Time                                                                                                                     | 97.5         | -      | 97.5   | _        | ns         |       |
| Rea | d Cycle           |                                                                                                                                            |              |        |        |          |            | •     |
| 29  | t <sub>OH</sub>   | Data Out Hold Time(load)                                                                                                                   | 2.5          | _      | 2.5    | _        | ns         |       |
| 30  | t <sub>OHN</sub>  | Data Out Hold Time(no load)                                                                                                                | 1.8          | _      | 1.8    | _        | ns         |       |
| 31  | t <sub>LZ</sub>   | Data Out to Low Impedance Time                                                                                                             | 1            | -      | 1      | ı        | ns         | 7     |
| 32  | t <sub>HZ</sub>   | $\frac{\text{Data Out to High Impedance Time}}{\frac{\text{CAS}}{\text{CAS}}} \text{ Latency = 3}$ $\frac{\text{CAS}}{\text{Latency = 2}}$ | -            | 5<br>8 | -<br>- | 5.4<br>8 | ns<br>ns   |       |
| 33  | t <sub>ROH</sub>  | Data-out High-Z from PRECHARGE command  CAS Latency = 3  CAS Latency = 2                                                                   | 3<br>2       | _<br>_ | 3<br>2 |          | CLK<br>CLK | 12    |
| Wri | te Cycle          |                                                                                                                                            |              |        |        |          |            |       |
| 34  | t <sub>WR</sub>   | Write Recovery Time                                                                                                                        | 15           | -      | 15     | _        | ns         | 10    |
| 35  | t <sub>DAL</sub>  | Data-in to ACTIVE command                                                                                                                  | 5            | _      | 5      | _        | CLK        | 14,16 |
| 36  | t <sub>DPL</sub>  | Data-in to PRECHARGE command                                                                                                               | 2            | -      | 2      | _        | CLK        | 15,16 |
| 37  | t <sub>DQD</sub>  | DQM to input data delay                                                                                                                    | 0            | -      | 0      | -        | CLK        | 12    |
| 38  | t <sub>DQM</sub>  | DQM to data mask during WRITEs                                                                                                             | 0            | _      | 0      | -        | CLK        | 12    |
| 39  | t <sub>DQZ</sub>  | DQM to data High-Z during READs                                                                                                            | 2            | -      | 2      | -        | CLK        | 12    |
| 40  | t <sub>DWD</sub>  | WRITE command to input data delay                                                                                                          | 0            | -      | 0      | -        | CLK        | 12    |
| 41  | t <sub>RDL</sub>  | Last data-in to PRECHARGE command                                                                                                          | 2            | -      | 2      | ı        | CLK        | 15,16 |

Confidential - 15/48 - Rev.1.0 June 2016



#### Note:

- 1. A full initialization sequence is required before proper device operation is ensured.
- 2. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range ( $0^{\circ}$ C< TA <+ $70^{\circ}$ C standard temperature and - $40^{\circ}$ C < TA <+ $85^{\circ}$ C industrial temperature) is ensured.
- 3. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 4. Outputs measured for 1.8V at 0.9V with equivalent load:



Test loads with full DQ driver strength. Performance will vary with actual system DQ bus capacitive loading, termination, and programmed drive strength.

- 5. AC timing tests have VIL and Vih with timing referenced to VIH/2 = crossover point. If the input transition time is longer than tT (MAX), then the timing is referenced at VIL (MAX) and VIH (MIN) and no longer at the VIH/2 crossover point.
- 6. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock ball) during access or pre-charge states (READ, WRITE, including tWR, and PRE-CHARGE commands). CKE may be used to reduce the data rate.
- 7. tHZ defines the time at which the output achieves the open circuit condition, it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z.
- 8. The 512M Mobile SDRAM requires 8,192 AUTO REFRESH cycles every 64ms (tREF). Providing a distributed AUTO REFRESH command every 7.8125gs meets the refresh requirement and ensures that each row is refreshed. Alternatively, 8,192 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (tRFC), once every 64ms. 9. AC characteristics assume tT = 1ns.
- 10. Auto pre-charge mode only. The pre-charge timing budget (tRP) begins at x ns for -7 after the first clock delay and after the last WRITE is executed. May not exceed the limit set for pre-charge mode.
- 11. CLK must be toggled a minimum of two times during this period.
- 12. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- 13. Timing is specified by tCKS. Clock(s) specified as a reference only at minimum cycle rate.
- 14. Timing is specified by tWR plus tRP. Clock(s) specified as a reference only at minimum cycle rate.
- 15. Timing is specified by tWR. 16. Based on tCK (MIN), CL = 3.

Confidential - 16/48 - Rev.1.0 June 2016



#### **Timing Diagrams**

- 1. Bank Activate Command Cycle
- 2. Burst Read Operation
- 3. Read Interrupted by a Read
- 4. Read to Write Interval
  - 4.1 Read to Write Interval
  - 4.2 Minimum Read to Write Interval
  - 4.3 Non-Minimum Read to Write Interval
- 5. Burst Write Operation
- 6. Write and Read Interrupt
  - 6.1 Write Interrupted by a Write
  - 6.2 Write Interrupted by Read
- 7. Burst Write & Read with Auto-Precharge
  - 7.1 Burst Write with Auto-Precharge
  - 7.2 Burst Read with Auto-Precharge
- 8. Burst Termination
  - 8.1 Termination of a Burst Write Operation
  - 8.2 Termination of a Burst Write Operation
- 9. AC- Parameters
  - 9.1 AC Parameters for a Write Timing
  - 9.2 AC Parameters for a Read Timing
- 10. Mode Register Set
- 11. Power on Sequence and Auto Refresh (CBR)
- 12. Power Down Mode
- 13. Self Refresh (Entry and Exit)
- 14. Auto Refresh (CBR)

Confidential - 17/48 - Rev.1.0 June 2016



#### Timing Diagrams (Cont'd)

15. Random Column Read ( Page within same Bank)

15.1 
$$\overline{\text{CAS}}$$
 Latency = 2

$$15.2 \overline{\text{CAS}} \text{ Latency} = 3$$

16. Random Column Write ( Page within same Bank)

16.1 
$$\overline{\text{CAS}}$$
 Latency = 2

$$16.2 \overline{\text{CAS}} \text{ Latency} = 3$$

17. Random Row Read (Interleaving Banks) with Precharge

$$17.1 \overline{\text{CAS}} \text{ Latency} = 2$$

$$17.2 \overline{\text{CAS}} \text{ Latency} = 3$$

18. Random Row Write (Interleaving Banks) with Precharge

18.1 
$$\overline{\text{CAS}}$$
 Latency = 2

$$18.2 \overline{\text{CAS}} \text{ Latency} = 3$$

19. Precharge Termination of a Burst

19.1 
$$\overline{\text{CAS}}$$
 Latency = 2

$$19.2 \overline{\text{CAS}} \text{ Latency} = 3$$

20. Deep Power Down Entry/Exit

20.1 Deep Power Down Entry

20.2 Deep Power Down Exit

Confidential - 18/48 - Rev.1.0 June 2016

#### 1. Bank Activate Command Cycle

## $\overline{(CAS| latency = 3)}$



## 2. Burst Read Operation





Confidential - 19/48 - Rev.1.0 June 2016

#### 3. Read Interrupted by a Read

## (Burst Length = 4, $\overline{CAS}$ latency = 2, 3)



#### 4.1 Read to Write Interval

## (Burst Length = 4, $\overline{CAS}$ latency = 3)



Confidential - 20/48 - Rev.1.0 June 2016

#### 4.2 Minimum Read to Write Interval

(Burst Length = 4,  $\overline{CAS}$  latency = 2)



#### 4.3 Non-Minimum Read to Write Interval

(Burst Length = 4,  $\overline{CAS}$  latency = 2, 3)



Confidential - 21/48 - Rev.1.0 June 2016

#### 5. Burst Write Operation

## (Burst Length = 4, $\overline{CAS}$ latency = 2, 3)



### 6.1 Write Interrupted by a Write

## (Burst Length = 4, $\overline{CAS}$ latency = 2, 3)



Confidential - 22/48 - Rev.1.0 June 2016

#### 6.2 Write Interrupted by a Read

## (Burst Length = 4, $\overline{CAS}$ latency = 2, 3)



## 7. Burst Write with Auto-Precharge

## Burst Length = 2, $\overline{CAS}$ latency = 2, 3)



Confidential - 23/48 - Rev.1.0 June 2016



#### 7.2 Burst Read with Auto-Precharge

## Burst Length = 4, $\overline{CAS}$ latency = 2, 3)



Bank can be reactivated after  $t_{\mbox{\scriptsize RP}}$ 

Confidential - 24/48 - Rev.1.0 June 2016

#### 8.1 Termination of a Burst Read Operation

## $(\overline{CAS} | Iatency = 2, 3)$



## 8.2 Termination of a Burst Write Operation

## $(\overline{CAS} | Iatency = 2, 3)$



Input data for the Write is masked.

Confidential - 25/48 -Rev.1.0 June 2016









#### 11. Power on Sequence and Auto Refresh (CBR)



 PRE = PRECHARGE command, AR = AUTO REFRESH command, LMR = LOAD MODE REG-ISTER command.

- 2. NOPs or DESELECTs must only be provided during tRFC time.
- 3. NOPs or DESELECTs must only be provided during tMRD time.

Confidential - 29/48 - Rev.1.0 June 2016























CBy

RBy

늄

t<sub>AC3</sub>

trcD |

DQM

CBX

RBX

Addr

Byo

Ax7

Ax6

Ax5

Ax4

Ax3

Ax2

AX1

Axo

Bx7

Bx6

Bx5

Bx4

Bx3

Bx2

Bx1

Bx0

ΞĮ

0

Precharge Command Bank A

Read Command Bank B

Activate Command Bank B

Precharge Command Bank B

Read Command Bank A

Activate Command Bank A

Read Command Bank B

Activate Command Bank B













### 20.1 Deep Power Down Mode Entry



The deep power down mode has to be maintained for a minimum of 100µs

Confidential - 43/48 - Rev.1.0 June 2016

#### 20.2 Deep Power Down Exit

The deep power down mode is exited by asserting CKE high. After the exit, the following sequence is needed to enter a new command:

- 1. Maintain NOP input conditions for a minimum of 200 s
- Issue precharge commands for all banks of the device
   Issue eight or more autorefresh commands
- 4. Issue a mode register set command to initialize the mode register
- 5. Issue an extended mode register set command to initialize the extende mode register



Confidential - 44/48 -Rev.1.0 June 2016

#### Mobile SDRAM State Diagram



Confidential - 45/48 - Rev.1.0 June 2016



#### Package Diagram

### 32Mx16 54-BALL 0.8mm pitch BGA



Confidential - 46/48 - Rev.1.0 June 2016



### Package Diagram

### 16Mx32 90-BALL 0.8mm pitch BGA



Confidential - 47/48 - Rev.1.0 June 2016



#### PART NUMBERING SYSTEM

| AS4C | 32M16MS or 16M32MS                              | 6/7                  | В        | C/I                                                                  | N                                |
|------|-------------------------------------------------|----------------------|----------|----------------------------------------------------------------------|----------------------------------|
| DRAM | 32M16=32Mx16<br>16M32=16Mx32<br>MS=Mobile SDRAM | 6=166MHz<br>7=133MHz | B = FBGA | C=Commercial<br>(-25° C~+85° C)<br>I = Industrial<br>(-40° C~+85° C) | Indicates Pb and<br>Halogen Free |



Alliance Memory, Inc. 511 Taylor Way, San Carlos, CA 94070 Tel: 650-610-6800

Fax: 650-620-9211

www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.

Confidential - 48/48 - Rev.1.0 June 2016