# MIC2555

# **USB OTG Transceiver**

#### **Features**

- Complies with USB-IF USB Standard 2.0 and OTG Supplement Revision 1.0a
- Provides Signaling and Control Logic for SRP and HNP, Enabling USB Dual-Role Device Operation
- Designed for Full-Speed and Low-Speed USB Communications
- I<sup>2</sup>C Controller Interface
- Offers Three Modes of Operation:
  - USB
  - UART
  - Audio
- Operates with V<sub>LOGIC</sub> of 1.6V to 4.5V, Assuring Compatibility with Low Voltage ASICs
- Tri-Level ID Detection for Recognition of USB and non-USB Devices
- · Supports USB/Car Kit Audio Interface
- Allows Single-Ended and Differential Logic I/O
- Integrated Charge Pump for V<sub>BUS</sub> Supply
- On-Chip Pull-Up, Pull-Down Resistors Minimize External Component Count
- Suspend and Power-Down Modes for Power Conservation
- Operates over the Full Industrial Temperature Range: –40°C to +85°C

#### **Applications**

- · Cellular Telephones
- PDAs
- · Digital Still Cameras
- Camcorders
- · Data Cradles
- · CD and MP3 players
- Printers

#### **General Description**

MIC2555 is a USB On-The-Go (OTG) transceiver designed to enable intelligent self-powered devices to communicate on a peer-to-peer basis with other USB and USB OTG enabled devices. Designed to perform as a PHY for USB Serial Interface Engines (SIE), MIC2555 is compatible with a wide variety of stand-alone OTG SIE chips, OTG IP cores (used in ASIC and COT designs), and Application Specific Standard Products (ASSPs).

MIC2555 is fully compliant to USB-IF's *Universal Serial Bus Specification 2.0* and the *On-the-Go Supplement Rev 1.0a*, for low-speed and full-speed operation, and allows dual-role device (DRD) operation via an I<sup>2</sup>C-based controller interface. The controller's robust register set permits full control over bus and interface activity for transacting Session Request Protocol (SRP) and Host Negation Protocol (HNP) sequences.

Messaging between Host and Target devices can utilize either USB or UART signaling methods. Additionally, the MIC2555 permits audio signaling on its D+, D-, and ID lines in support of analog car kit applications.

USB communication is complemented with on-chip D+, D- pull-up/pull-down resistors, an integrated charge pump and low dropout voltage regulators to provide stable internal supply voltages and to supply V<sub>BUS</sub> power when operating as an A-device. Logic input levels spanning 1.6V to 4.5V ensure compatibility with current and future generations of process technology.

The MIC2555 is offered in a space-saving 4 mm x 4 mm 24-pin QFN package.

## **Package Type**



# **Typical Application Circuit**



# **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings †**

Davier Complet Valtage

| Power Supply Voltage:                           |                                      |
|-------------------------------------------------|--------------------------------------|
| V <sub>BAT. GPIO</sub>                          |                                      |
| V <sub>DD</sub> L <sub>GC</sub>                 | 0.3V to +6.0V and ≤ V <sub>BAT</sub> |
| USB Bus Voltage:                                |                                      |
| V <sub>BUS</sub>                                |                                      |
| V <sub>DD LGC</sub>                             | 0.3V to +6.0V and ≤ V <sub>BUS</sub> |
| Voltage on Any Other Pin                        |                                      |
| Current into/out of Any Pin                     | ±10 mA                               |
| ESD Rating, HBM (V <sub>BUS</sub> , D+, D-, ID) |                                      |
| ESD Rating, HBM (All Other Pins)                | 1.5 kV                               |
| Operating Ratings ††                            |                                      |
| Power Supply Voltage:                           |                                      |

V<sub>BAT</sub> .......+3.0V to +4.5V **† Notice:** Exceeding the absolute maximum ratings may damage the device.

**†† Notice:** The device is not guaranteed to function outside its operating ratings.

#### **ELECTRICAL CHARACTERISTICS**

Electrical Characteristics: Test condition is +25°C unless otherwise specified. Bold values are valid for -40°C to  $+85^{\circ}$ C,  $V_{BAT} = 3.6$ V,  $V_{DD}$   $L_{GC} = 3.6$ V,  $V_{BUS} = 5.0$ V,  $V_{TRM} = 1$   $\mu$ F, C+ = 0.22  $\mu$ F, C++ = 220  $\mu$ F,  $C_{VBUS} = 10$   $\mu$ F. Note 1 **Parameter** Sym. Min. Typ. Max. **Units Conditions Power Supplies** System Supply Voltage 3.0 4.5 V  $V_{BAT}$ ٧ Logic Supply Voltage 1.6  $V_{DD LGC}$  $V_{BAT}$ Termination Voltage  $I_{TRM} \le 2.5 \text{ mA}, 3.0 < V_{BAT} <$ 2.8 3.3 3.6 ٧  $V_{TRM}$ (Internal Supply Voltage) 13 20 Power Down mode I<sub>BAT PD</sub> μΑ 140 250 μΑ Suspend mode I<sub>BAT\_SUS</sub> Full Speed, Idle, D+ ≥ 2.8V, 2.8 5.0 mΑ I<sub>BAT\_FS\_I</sub>  $D- \le 0.3V$ ,  $I_{VBUS} = 0$  mA Full Speed Transmitting 12 Mb/s, 17 40 mA I<sub>BAT\_FS\_HC</sub>  $C_{LOAD} \le 350 \text{ pF on D+, D-,}$  $I_{VBUS} = 0 \text{ mA}$ System Supply Current **Full Speed Transmitting** 12 Mb/s, 2.5 6 mA I<sub>BAT\_FS\_LC</sub>  $C_1 = 50 \text{ pF on D+,D-,}$  $I_{VBUS} = 0 \text{ mA}$ Low Speed Transmitting 1.5 Mb/s, 6.5 12 mΑ BAT\_LS\_HC  $C_L = 350 \text{ pF on D+,D-,}$  $I_{VBUS} = 0 \text{ mA}$ 

Note 1: Specification for packaged product only.

**2:** Parameters are guaranteed by design. They are not production tested.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Test condition is +25°C unless otherwise specified. Bold values are valid for -40°C to  $+85^{\circ}$ C,  $V_{BAT} = 3.6$ V,  $V_{DD\ LGC} = 3.6$ V,  $V_{BUS} = 5.0$ V,  $V_{TRM} = 1$   $\mu$ F, C + = 0.22  $\mu$ F, C + + = 220  $\mu$ F,  $C_{VBUS} = 10$   $\mu$ F. Note 1 **Parameter** Sym. Min. Тур. Max. Units **Conditions** Current Drawn by System 80 100 Suspend mode, OE INT/ = 1 μΑ I<sub>VBUS\_S</sub> from V<sub>BUS</sub> Current Drawn by System 7 15 μΑ OE INT/ = 1 $I_{VDD\_LGC}$ for Core Logic Charge Pump and V<sub>BUS</sub> Voltage Output to V<sub>BUS</sub> 4.4 5.0 5.25  $I_{BUS} = 10 \text{ mA}, V_{BAT} = 3.0 \text{V}$ V<sub>BUS</sub> OUT V<sub>BUS</sub> Output Current 10 27 mΑ  $4.4V \le V_{BUS} \le 5.25V$ I<sub>VBUS</sub> B Device SRP Pull-Up 281 1300 7500 Ω Pull-up voltage =  $V_{TRM}$ R<sub>VBUS PU</sub> Resistor on  $V_{\scriptsize BUS}$ B Device SRP Pull-Down 2300 7500 R<sub>VBUS PD</sub> 675 Ω Pull-down to GND Resistor on V<sub>BUS</sub> V<sub>BUS</sub> Input Resistance 40 63 100 kΩ Seen from V<sub>BUS</sub> pin to GND R<sub>A BUS IN</sub> 'V<sub>BUS</sub> Valid' Comparator ٧ 4.4 4.5 4.6 V<sub>TH</sub> VBUS Threshold Voltage 'Session Valid' Comparator Threshold 8.0 1.4 2.0 ٧  $V_{TH SV}$ Voltage 'Session End' Comparator 0.2 0.4 8.0 ٧  $V_{TH}$  SE Threshold Voltage ID Upper Threshold for ID 2.45 2.55 2.65 ٧  $V_{BAT} = 3.0V$  $V_{THH\_R\_ID}$ Resistor Sensing Lower Threshold for ID V 0.35 0.42 0.55  $V_{THL\_R\_ID}$  $V_{BAT} = 3.0V$ Resistor Sensing Pull-Up Resistor Switched to ID for Detecting 70 90 130 kΩ R<sub>ID PU</sub> Non-USB Devices Weak Pull-Up Current 2 4 6  $V_{ID} = 0V$  $I_{ID\_WPU}$ μΑ Source Driving ID Pin Interrupt Pulse Switch 1.0 4.0 kΩ V<sub>ID</sub> ≤ 200 mV R<sub>ID</sub> SW GND Logic Levels - SDA, SCL, ADR0, OE\_INT/, SE0\_VM\_TX, DAT\_VP\_RX, RCV, INT/, RESET/ & GPIO 0.3 x Low Level Input Voltage V  $V_{IL}$ V<sub>DD LGC</sub> 0.7 x SDA, SCL V High Level Input Voltage  $V_{IH}$ V<sub>DD\_LGC</sub> 100 Input Hysteresis mV 0.15 x ADR0, OE\_INT/, SE0\_VM\_TX, Low Level Input Voltage  $V_{IL}$ DAT\_VP\_RX, RCV, INT/, V<sub>DD\_LGC</sub> RESET/ & GPIO 0.85 xApplies to USB and UART High Level Input Voltage ٧  $V_{IH}$  $V_{DD\_LGC}$ modes.

**Note 1:** Specification for packaged product only.

<sup>2:</sup> Parameters are guaranteed by design. They are not production tested.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Test condition is +25°C unless otherwise specified. Bold values are valid for –40°C to +85°C, V<sub>RAT</sub> = 3.6V, V<sub>DD, LGC</sub> = 3.6V, V<sub>RMS</sub> = 5.0V, V<sub>TRM</sub> = 1 μF, C+ = 0.22 μF, C++ = 220 μF, C<sub>VRMS</sub> = 10 μF. Note 1

| $+85^{\circ}\text{C}, V_{\text{BAT}} = 3.6\text{V}, V_{\text{DD\_L}}$ | $_{GC}$ = 3.6V, $V_{Bl}$ | $_{\rm JS}$ = 5.0V, $V_{\rm T}$ | $_{RM} = 1 \mu$              | -, C+ = 0.22                 | μ <del>-</del> , C++ : | = 220 μF, C <sub>VBUS</sub> = 10 μF. Note 1             |
|-----------------------------------------------------------------------|--------------------------|---------------------------------|------------------------------|------------------------------|------------------------|---------------------------------------------------------|
| Parameter                                                             | Sym.                     | Min.                            | Тур.                         | Max.                         | Units                  | Conditions                                              |
| Input Leakage Current                                                 | I <sub>IN_LGC</sub>      | <b>-</b> 5                      | _                            | 5                            | μA                     | 1.6V ≤ V <sub>DD_LGC</sub> ≤ 4.5V                       |
| Low Level Output Voltage                                              | $V_{OL}$                 | _                               | .02                          | 0.1                          | V                      | I <sub>OL</sub> = 100 μA                                |
| High Level Output Voltage                                             | V <sub>OH</sub>          | 0.9 x<br>V <sub>DD_LGC</sub>    | _                            | _                            | V                      | I <sub>OH</sub> = 100 μA                                |
| Low Level Output Voltage at SDA Pin                                   | V <sub>OL_SDA</sub>      | _                               | _                            | 0.3 x<br>V <sub>DD_LGC</sub> | V                      | I <sub>OL</sub> = 5 mA                                  |
| High Level Output Voltage at SDA Pin                                  | V <sub>OH_SDA</sub>      | 0.7 x<br>V <sub>DD_LGC</sub>    | _                            | _                            | V                      | $R_{SDA\_PU} = 3.0 \text{ k}\Omega$                     |
| Low Level Output Voltage at GPIO Pins                                 | V <sub>OL_GPIO</sub>     | _                               | 150                          | 250                          | mV                     | I <sub>OL</sub> = 10 mA                                 |
| High Level Output Voltage at GPIO Pins                                | V <sub>OH_GPIO</sub>     | _                               | V <sub>DD_PU</sub><br>- 0.1V | V <sub>DD_PU</sub>           | V                      | R <sub>PU</sub> = 3.0 kΩ                                |
| GPIO Output Driver<br>Leakage Current                                 | I <sub>OH_GPIO</sub>     | _                               | 1                            | 30                           | μA                     | V <sub>DD_PU</sub> = V <sub>OH_GPIO</sub> = 5V          |
| Transceiver DC Character                                              | ristics - D+, D          | -                               |                              |                              | -                      |                                                         |
| Differential Input<br>Sensitivity                                     | $V_{DI}$                 | 0.2                             |                              |                              | V                      | $ (D+) - (D-) , V_{IN} = 0.8V - 2.5V$                   |
| Differential<br>Common-Mode Range                                     | $V_{CM}$                 | 0.8                             | _                            | 2.5                          | V                      | Includes V <sub>DI</sub> Range                          |
| Single-Ended Receiver<br>Threshold                                    | $V_{TH\_SE}$             | 0.8                             | 1.5                          | 2.0                          | V                      | _                                                       |
| Receiver Hysteresis                                                   | $V_{HYS}$                | _                               | 200                          | -                            | mV                     | D+, D-                                                  |
| Low Level Output Voltage                                              | V <sub>OL</sub>          | _                               | 0.1                          | 0.3                          | V                      | OE_INT/ = 0,<br>R <sub>L</sub> = 1.5 k $\Omega$ to 3.6V |
| High Level Output Voltage                                             | V <sub>OH</sub>          | 2.8                             | 3.3                          | 3.6                          | V                      | OE_INT/ = 0, I <sub>SOURCE</sub> = 1 mA                 |
| Transceiver Output<br>Resistance                                      | R <sub>DRV</sub>         | 5                               | 12                           | 24                           | Ω                      | D+, D-                                                  |
| Internal Pull-Up Resistor                                             | D                        | 1.425                           | 2.25                         | 3.09                         | kΩ                     | Active, V <sub>TRM</sub> to D+ or D-                    |
| on D+ and D-                                                          | R <sub>PU_D</sub>        | 0.900                           | 1.24                         | 1.575                        | kΩ                     | Idle, V <sub>TRM</sub> to D+ or D-                      |
| Internal Pull-Down<br>Resistor or D+ and D-                           | R <sub>PD_D</sub>        | 14.3                            | 19.5                         | 24.8                         | kΩ                     | D+ to GND, D- to GND                                    |
| Transceiver Input<br>Capacitance                                      | C <sub>IN_D</sub>        | _                               | _                            | 20                           | pF                     | D+, D- pins to GND, Note 2                              |
| Interrupt Detector<br>Threshold High                                  | V <sub>THL_INT_HI</sub>  | 2.5                             | 3.0                          | 3.3                          | V                      | _                                                       |
| Interrupt Detector<br>Threshold Low                                   | V <sub>THL_INT_LO</sub>  | 0.3                             | 0.5                          | 0.7                          | V                      |                                                         |

Note 1: Specification for packaged product only.

**<sup>2:</sup>** Parameters are guaranteed by design. They are not production tested.

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Test condition is +25°C unless otherwise specified. Bold values are valid for -40°C to  $+85^{\circ}$ C,  $V_{BAT} = 3.6$ V,  $V_{DD\ LGC} = 3.6$ V,  $V_{BUS} = 5.0$ V,  $V_{TRM} = 1$   $\mu$ F, C + = 0.22  $\mu$ F, C + + = 220  $\mu$ F,  $C_{VBUS} = 10$   $\mu$ F. Note 1 Min. **Parameter** Sym. Тур. Max. Units **Conditions** Transceiver AC Characteristics - D+, D-Channel-to-Channel DC bias (pin to GND) = 0.4V Isolation between D+, D-AC signal =  $600 \text{ mV}_{PP}$  $V_{C2C} \\$ -60dB and ID Pins (in audio Freq. = 2 kHz mode) Note 2  $0V < V_D < 3.6V$ , f = 2 kHz OE INT/ = 1High-Z State Output 300 kΩ Measured at D+, D- pins, with Z<sub>OUT\_3S\_D</sub> Impedance respect to GND Note 2 **Data Rate** 400 100  $V_{BAT} = 3.6V$ I<sup>2</sup>C Signaling Rate kbps F<sub>I2C</sub>  $V_{BAT} = 3.0V$ 100 200 Driver Characteristics - Full Speed, T<sub>A</sub> = +25°C Transition Rise/Fall Time 12.5 20 t<sub>R FS</sub>/t<sub>F FS</sub> 4  $C_1 = 50 \text{ pF to } 125 \text{ pF}, \text{ Note } 2$ ns Rise/Fall Time Matching 90 111.11 %  $t_R/t_F$  $(t_R/t_F)$ **Output Signal Crossover** 2.0 ٧ 1.3  $V_{CRS}$ Voltage 18 Low to High, Note 2  $t_{PLH}$ ns **Propagation Delay** 18 High to Low, Note 2 ns  $t_{PHL}$ 15 ns High to Off, Note 2 Driver Disable to Tri-State  $t_{PDZ}$ Delay, (Full or Low Speed) 15 ns Low to Off, Note 2 15 Off to High, Note 2 ns Driver Tri-State to Enable  $t_{PZD}$ Delay, (Full or Low Speed) Off to Low, Note 2 15 Driver Characteristics - Low Speed, T<sub>A</sub> = +25°C Transition Rise Time 75 245 300  $C_1 = 350 \text{ pF}, \text{Note 2}$ ns t<sub>R LS</sub> Transition Fall Time 75 265 300  $C_1 = 350 \text{ pF}, \text{Note 2}$ ns t<sub>F LS</sub> Rise/Fall Time Matching 80 90 125 %  $t_R/t_F$  $(t_R/t_F)$ Output Signal Crossover 1.3 1.7 2.0 V  $V_{CRS}$ Voltage Receiver Characteristics - Full Speed/Low Speed **Differential Receiver** 15 ns Low to High, Note 2  $t_{P\_LH}$ **Propagation Delay** 15 ns High to Low, Note 2  $t_{P\_HL}$ Single-Ended Receiver 18 Low to High, Note 2 t<sub>P LH</sub> ns Propagation Delay 18 High to Low, Note 2 ns t<sub>P HL</sub>

Note 1: Specification for packaged product only.

<sup>2:</sup> Parameters are guaranteed by design. They are not production tested.

# **TEMPERATURE SPECIFICATIONS**

| Parameters                    | Sym.           | Min. | Тур. | Max. | Units | Conditions |  |  |
|-------------------------------|----------------|------|------|------|-------|------------|--|--|
| Temperature Ranges            |                |      |      |      |       |            |  |  |
| Storage Temperature Range     | T <sub>S</sub> | -65  | _    | +125 | °C    | _          |  |  |
| Maximum Junction Temperature  | $T_J$          | _    | _    | +150 | °C    | _          |  |  |
| Operating Temperature Range   | T <sub>A</sub> | -40  | _    | +85  | °C    | _          |  |  |
| Package Thermal Resistance    |                |      |      |      |       |            |  |  |
| Thermal Resistance, QFN 24-Ld | $\theta_{JA}$  | _    | 49   | _    | °C/W  | _          |  |  |

Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e.,  $T_A$ ,  $T_J$ ,  $\theta_{JA}$ ). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability.

# 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

TABLE 2-1: MIC2555 PIN FUNCTION TABLE

| Pin Number | Pin Name  | Pin Type | Description                                                                                                                                                                                                                                                                                        |
|------------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RCV       | 0        | Output from differential receiver.                                                                                                                                                                                                                                                                 |
| 2          | SE0_VM_TX | I/O      | = SE0 in USB DAT-SE0 mode<br>= VM in VP-VM mode.<br>= UART Transmit output when in UART Mode<br>See Figure 2-1 and Figure 2-2.                                                                                                                                                                     |
| 3          | DAT_VP_RX | I/O      | <ul><li>= DAT in USB DAT-SE0 mode.</li><li>= VP in VP-VM mode</li><li>= UART Receive input when in UART mode</li><li>See Figure 2-1 and Figure 2-2.</li></ul>                                                                                                                                      |
| 4          | OE_INT/   | I/O      | A multi-mode pin controlling various functions in conjunction with control register bits. A logic low on this pin gives the following results:  = OE (Output Enable): Enables D+, D- as USB outputs.  = INT/ (Interrupt): Active-low output when register bits 'suspend' and 'oe_int_en' both = 1. |
| 5          | INT/      | Ο        | Interrupt (bar). Open-drain active-low output. May be wire-ORed with other interrupt signals.                                                                                                                                                                                                      |
| 6          | GPIO_0_RX | 1/0      | = General purpose I/O. Open-drain output.<br>= Alternate UART Receive input.<br>See Figure 2-1 and Figure 2-2.                                                                                                                                                                                     |
| 7          | GPIO_1_TX | 1/0      | = General purpose I/O. Open-drain output.<br>= Alternate UART Transmit output.<br>See Figure 2-1 and Figure 2-2.                                                                                                                                                                                   |
| 8          | SCL       | I/O      | I <sup>2</sup> C Clock                                                                                                                                                                                                                                                                             |
| 9          | SDA       | I/O      | I <sup>2</sup> C Data                                                                                                                                                                                                                                                                              |
| 10         | ADR_0     | 1        | Sets Address bit A0 of I <sup>2</sup> C controller. This pin is a digital input and must not be left floating.                                                                                                                                                                                     |
| 11         | RESET/    | I        | System reset. Active-low.                                                                                                                                                                                                                                                                          |
| 12         | GPIO_2    | I/O      | General purpose I/O. Open-drain output.                                                                                                                                                                                                                                                            |
| 13         | GND_D     | I/O      | System digital ground.                                                                                                                                                                                                                                                                             |
| 14         | ID        | I/O      | Identification input. Monitors the ID pin of the USB connector and indicates both the presence of a device and type (USB or not USB).                                                                                                                                                              |
| 15         | D+        | I/O      | <ul> <li>= USB D+ when in USB mode.</li> <li>= UART Receive in UART mode.</li> <li>= Right Speaker audio output in stereo mode.</li> <li>= Microphone signal from car kit.</li> </ul>                                                                                                              |
| 16         | D-        | I/O      | = USB D- when in USB mode. = UART Transmit out in UART mode. = Left Speaker audio output in stereo mode. = Monaural audio output to car kit.                                                                                                                                                       |
| 17         | VBUS      | I/O      | USB 5V power.                                                                                                                                                                                                                                                                                      |
| 18         | VTRM      | I/O      | Internal 3.3V supply. Sets USB signal levels.                                                                                                                                                                                                                                                      |
| 19         | CAP++     | I        | Positive lead for charge pump reservoir capacitor.                                                                                                                                                                                                                                                 |
| 20         | CAP+      | I        | Positive lead for charge pump capacitor.                                                                                                                                                                                                                                                           |
| 21         | VBAT      | I        | Positive voltage from battery. Supplies power to MIC2555 internal circuitry and power for charge pump when driving VBUS.                                                                                                                                                                           |

TABLE 2-1: MIC2555 PIN FUNCTION TABLE (CONTINUED)

| Pin Number | Pin Name | Pin Type | Description                                                                                |  |  |  |
|------------|----------|----------|--------------------------------------------------------------------------------------------|--|--|--|
| 22         | CAP-     | I        | Negative lead for charge pump capacitor.                                                   |  |  |  |
| 23         | GND_A    | I        | Analog ground. Isolated charge pump ground.                                                |  |  |  |
| 24         | VDD_LGC  | I        | Logic supply voltage. Used to set logic levels between MIC2555 and System Controller/ASIC. |  |  |  |

# **Interconnect Diagrams**



FIGURE 2-1: Controller with Multiplexed Serial Interfaces.



FIGURE 2-2: Controller with Parallel Serial Interfaces.

**Note:** Examples of a Host Controller include:

- Baseband Processor/IC
- µProcessor
- Modem

#### 3.0 PIN DESCRIPTIONS

#### 3.1 **VBAT**

This pin is an input and supplies power to the transceiver. Transceiver typical operational voltages are between 3.0V  $\leq$  V<sub>BAT</sub>  $\leq$  4.5V and 1.6V  $\leq$  V<sub>DD LGC</sub>  $\leq$  V<sub>BAT</sub>.

#### 3.2 VDD\_LGC

This input is used to set the logic thresholds of the following logic signals:

- DAT VP RX
- SE0\_VM\_TX
- RCV
- OE INT/
- INT/
- ADR0
- RESET/
- GPIO

It is important to note that  $V_{DD\_LGC}$  can be at a voltage less than or equal to  $V_{BAT}$ , but never higher than  $V_{BAT}$ . Doing so will forward bias internal pad protection diodes and current will flow from  $V_{DD\_LGC}$  to  $V_{BAT}$ . For this reason, systems should not allow  $V_{BAT}$  to go to zero while  $V_{DD\_LGC}$  remains powered. This condition may damage the MIC2555 and could put a severe load on  $V_{DD\_LGC}$  as it attempts to power the MIC2555 and all other circuits attached to the  $V_{BAT}$  line.

#### **3.3 VBUS**

This pin functions as both an input to, and output from, the transceiver. Unlike standard USB transceivers, however, the MIC2555 always derives its operating power from  $V_{BAT}$  and never from  $V_{BUS}$ . The MIC2555 will supply power to  $V_{BUS}$  when acting as a host device and when petitioning another OTG, capable device to become the host. To do so the vbus\_chrg bit is asserted. To power  $V_{BUS}$ , as a host device, the vbus\_drv bit is asserted. The difference between these two controls is vbus\_chg applies  $V_{TRM}$  (3.3V) to  $V_{BUS}$ , whereas vbus\_driv uses the 5V charge pump output. While  $V_{TRM}$  is sufficient for signaling purposes, it does not meet the 4.4V minimum for  $V_{BUS}$ .

#### 3.4 **VTRM**

 $V_{TRM}$  supplies a regulated 3.3V to the D+, D- output drivers, pull-up resistors and other circuitry internal to the MIC2555. A small filter capacitor is required to insure the regulator remains stable under all operating conditions. A good quality 1  $\mu\text{F}$  capacitor is sufficient for this purpose.

 $V_{TRM}$  can be used to supply small amounts of current to other system functions, typically 3 mA or less. However, trying to source more current can reduce output drive on D+, D- by stealing current from the differential driver.

#### 3.5 ID

ID detects the arrival or departure of a peripheral device, and differentiates between USB and non-USB devices. To accomplish this, ID is pulled-up by a resistance of approximately 100 k $\Omega$  connected to  $V_{BAT}$  and the voltage at ID is monitored by a set of comparators. When no device is present, ID is pulled high and a NO DEVICE condition is reported. When a Mini-A plug is inserted into the system's Mini-AB receptacle, ID is connected to ground by the Mini-A plug, which triggers the MIC2555 to indicate a USB device is present.

Non-USB peripherals use a modified Mini-A plug or non-standard cable assembly with a resistor connected between ID and ground. When connected, this forms a resistor divider such that a voltage of approximately  $\frac{1}{2}$  V<sub>BAT</sub> appears at MIC2555's ID pin, indicating a non-USB device is present.

Additionally, ID can be used to signal non-USB devices. This is accomplished by grounding ID through a low value resistor (~1 k $\Omega$ ), dropping the ID voltage from ½ V<sub>BAT</sub> to nearly zero, which can be detected by the attached device. This switch is activated by the id\_gnd\_out bit in Control Register 2.

#### 3.6 C-, C+, C++

C-, C+, and C++ are the capacitors required for charge pump operation. C- and C+ are the connections to the 'flying' capacitor that creates the pumping effect. C++ is the reservoir capacitor that stores the 5V supplied to  $V_{BUS}$  when vbus\_drv is asserted.

Because the input source is a low voltage and the charge pump's regulator is set to limit  $V_{OUT}$  to 5V, these capacitors need only be rated at 6V DC, which helps reduce physical size and cost.

#### 3.7 **GND\_A**, **GND\_D**

MIC2555 uses separate ground lines within the chip to isolate digital noise from analog signals. Ultimately, these two grounds need to be tied together. This is best done by having both grounds return separately to the power source and join at the bypass capacitor.

#### 3.8 RESET/

System reset returns all control register bits to their default settings. MIC2555 is not equipped with an internal power-on reset generator, and thus relies upon the system for its reset at power up.

## 3.9 DAT\_VP\_RX, SE0\_VM\_TX, RCV

DAT\_VP\_RX, SE0\_VM\_TX and RCV provide the data transfer interface between the system controller and MIC2555. RCV is an output only pin, supplying the output of a differential receiver monitoring the D+, D-pins, while DAT\_VP\_RX, SE0\_VM\_TX are bi-directional (I/O) pins and change function in accordance with different USB and UART mode selections.

In UART mode, DAT\_VP\_RX and SE0\_VM\_TX are the primary data transmit and receive pins.

In USB mode, the setting of the dat\_se0 determines their action, as described in the tables of the Serial Controller section.

# 3.10 OE\_INT/

The "output enable – interrupt bar" (OE\_INT/) pin has three modes of operation, shown in the table below. Suspend modes are controlled by the oe\_int\_en bit found in Control Register 1.

TABLE 3-1: OE\_INT/ OPERATING MODES

| suspend | oe_int_en | I/O    | Description                                                                              |
|---------|-----------|--------|------------------------------------------------------------------------------------------|
| 0       | Х         | Input  | OE_INT/ acts as output enable, and controls direction of DAT_VP_RX, SE0_VM_TX, D+, and D |
| 1       | 0         | Input  | OE_INT/ is an input, but does not control anything.                                      |
| 1       | 1         | Output | OE_INT/ is asserted low if interrupt condition exists.                                   |

#### 3.11 SCL, SDA

The serial clock (SCL) and serial data (SDA) signals implement a two-wire I<sup>2</sup>C serial bus for control of the MIC2555. As with all I<sup>2</sup>C busses, the MIC2555 shares a common external pull-up resistor on each line.

#### 3.12 INT/

The interrupt (INT/) pin is asserted while an interrupt condition exists. It is an open drain output so that it can be wire-ORed with other interrupt signals and requires an external pull-up resistor to provide a logic output. The pull-up voltage must not be greater than  $V_{BAT}$ .

#### 3.13 ADR0

Because some systems may have more than one transceiver on the  $I^2C$  bus, OTG transceivers have been assigned four  $I^2C$  address locations by convention.

MIC2555 address: 01011xxb (Bit order: A6 to A0)

The ADR0 pin and MIC2555's 'dash number' control the 'xx' of MIC2555's address, where –0 or –1 specifies the higher order bit's value where "x" indicates the state of ADR0.

TABLE 3-2: MIC2555 ADDRESS RANGE

| Part Number  | Address Range |
|--------------|---------------|
| MIC2555YML-0 | 0x            |
| MIC2555YML-1 | 1x            |

#### 3.14 D+, D-

The data plus (D+) and data minus (D-) pins output the USB data signals. When operating as a non-USB transceiver, the role of D+, D- changes.

In UART mode, D+ equals RXD and D- equals TXD.

# 3.15 GPIO\_1\_TX, GPIO\_0\_RX, GPIO\_2

GPIO\_0, GPIO\_1, and GPIO\_2 are general purpose I/Os that can be used as data ports or interrupt sources for the system controller, display drivers, or power switches for actuators or annunciators.

These GPIO have open-drain outputs capable of sinking at least 10 mA, can be wire ORed together, and may be pulled above the MIC2555's operating supply voltage, but not beyond the 6V absolute maximum allowed. As logic inputs, the GPIO logic thresholds are standard CMOS thresholds set by  $V_{DD\ LGC}$  voltage.

The GPIO Input Register is a read-only register and shows real-time status of the GPIOs, independent of other I/O settings. The GPIO Output Register holds the desired output value for each I/O. Each I/O can act as an independent interrupt source and can be programmed for triggering on T to F, F to T, or both transitions simultaneously.

The GPIO pins serve double duty as active signal pins when called into action by the appropriate control bit:

- GPIO 0 = Secondary UART Receive input.
- GPIO\_1 = Secondary UART Transmit output.
- GPIO\_2 = External charge pump oscillator input.

TABLE 3-3: AUDIO MODE

| Pin | Mode   | Notes                        |
|-----|--------|------------------------------|
| D+  | Stereo |                              |
| D-  | Stereo | These are generally agreed   |
| D+  | Mono   | upon, but are not mandatory. |
| D-  | Mic.   |                              |

#### 4.0 FUNCTIONAL DESCRIPTION

The MIC2555 is designed to provide full USB On-the-Go (OTG) connectivity in mobile systems where low power and small size are key considerations. Intended for use in self-powered systems, the MIC2555 draws no current from VBUS for its operation, but will supply a minimum of 10 mA at 5V to VBUS, from an on-chip charge pump, when operating as an A-device. The MIC2555 meets USB physical layer specifications while operating with logic supply voltages as low as 1.6V and battery voltages down to 3.0V.

MIC2555 operation is controlled through an  $\rm I^2C$  bus by reading and/or writing to registers within the MIC2555. Control registers are used to set the operational mode to USB, Audio, or UART ('RS232' format). Other features include VBUS comparators for SRP detection and ID pin recognition of USB and non-USB peripherals.

The MIC2555 minimizes collateral components, requiring only four external capacitors and two resistors. All USB required pull-up/pull-down resistors are on-chip. 8 kV ESD protection on all pins exposed to user contact (VBUS, D+, D-, ID and GND) eliminates the need for external ESD transient protection devices.

#### 4.1 Definitions and Conventions

- · Car Kit: A non-USB target device
- I<sup>2</sup>C: Inter IC Bus (I<sup>2</sup>C)
- · NUT: Non-USB target device
- OTG: On-The-Go (Note 1)
- · SIE: Serial Interface Engine
- · SE0: Single-Ended Zero
- SRP: Session Request Protocol
- · USB: Universal Serial Bus
- · USB-IF: USB Implementers Forum
- Serial Controller: Means the I<sup>2</sup>C control function within MIC2555.
- · UPPER CASE: IC pins
- · Lower case: Control Register Bits

Note 1: An 'OTG Controller' is understood to be any integrated circuit, or system, possessing a built-in USB OTG Host/Device control function but lacking the USB physical layer interface.

#### 5.0 SYSTEM DESCRIPTION

#### 5.1 Overview

The MIC2555 OTG Transceiver provides the physical interface for ASICs,  $\mu Ps$ , and SOCs that have an On-the-Go Serial Interface Engine (SIE), but that lack a physical interface capable of driving cables, or generating and detecting the necessary voltages to operate as a USB host.

MIC2555 goes beyond the confines of the USB OTG standard and provides flexible communication between many kinds of digital devices. Point-to-point UART and Audio communications can also be accomplished using the MIC2555 and any and all of these formats can be utilized by a single system.

All communications are accomplished via the D+ and D- I/O pins. The information passed through D+ and D-, such as USB, UART, or audio, depends upon the mode of communication. The system controls the mode of communication through the MIC2555's control registers.

#### 5.2 Modes of Operation

The MIC2555 OTG Transceiver has three distinct operating modes:

- USB mode: Operates as a USB OTG transceiver.
- · UART mode: Operates as a UART transceiver.
- Audio mode: Operates as a passive device within the audio path, but actively monitoring for digital control signals.

#### 5.2.1 USB MODE

The two modes of USB operation involve the way data is transferred between the SIE and the transceiver. These modes are:

#### • DAT-SE0 mode:

- DAT\_VP\_RX to.DAT: single ended data I/O
- SE0\_VM\_TX to SEO: detects or sends the SE0 condition.
- RCV is not used

#### VP-VM mode:

- DAT\_VP\_RX to VP: D+ data to transceiver output.
- SE0\_VM\_TX to VM: D- data to transceiver output.
- RCV to Output of the differential receiver.

Data flow direction:

Transmit to OE INT/ = 0

Receive to OE INT/ = 1

Conditions for USB mode:

 $uart_en = 0$ 

Speed = Low speed =0

Full speed = 1

#### 5.2.2 UART MODE

There are two UART modes of operation:

#### Direct UART

- UART TX to SE0\_VM\_TX pin, data is output on D-
- UART RX from DAT\_VP\_RX pin receives UART data from D+

#### Secondary UART

- UART TX to GPIO\_1\_TX pin, data is output on D-
- UART RX from GPOI\_0\_RX pin, received from D+

Conditions for UART mode:

```
uart_en = 1
speed = 1
uart_io = Direct UART = 0
Secondary UART inputs (GPIO) = 1
```

Note that it is not necessary to reset uart\_io when switching from UART to USB mode; uart\_io is deactivated when uart\_en = 0, so its setting will not affect DAT\_VP\_RX or SE0\_VM\_TX's operation in USB mode.

#### 5.2.3 AUDIO MODE

There is one mode of Audio operation. In audio mode, the MIC2555's D+ and D- outputs are tri-stated (high impedance) and the OTG controller or system components can send and receive audio signals via the D+, D- lines. The MIC2555 will monitor the D+ line for voltages crossing one of two levels, as a means of detecting a car kit interrupt signal. These interrupt events are captured and flagged by the Serial Controller.

#### Conditions:

```
uart_en = 0
OE_INT/ = 1
cr_int_sel = detect @ 3.0V = 1
detect @ 0.5V = 0
```

Note that the MIC2555 has no provision to connect or disconnect audio devices from the D+, D- lines, so the designer is cautioned to be sure that when the MIC2555 is operating as a data transceiver, no damage will ensue if the system's audio components are exposed to USB or UART digital signal levels.

#### 5.3 Power Management

The transceiver's power modes are:

#### 5.3.1 ACTIVE POWER

All functions active, transceiver fully powered.

#### Conditions:

```
suspend = 0pwr_dn = 0
```

#### 5.3.2 SUSPEND POWER

The differential transmitter and receiver are turned off to conserve power, but the USB interface is still active (i.e., pull-ups and pull-downs still active, VBUS generation on, etc.).

#### Conditions:

```
suspend = 1
pwr_dn = 0
```

#### 5.3.3 POWER DOWN

Only the serial interface is still active and the transceiver is able to detect SRP. The ID pin sensing may be turned on or off with a control bit in the control registers.

#### Conditions:

suspend = 1pwr\_dn = 1

TABLE 5-1: POWER MANAGEMENT TABLE

| Functions Powered                                      | Control Bit |        |        |  |  |
|--------------------------------------------------------|-------------|--------|--------|--|--|
| Down by Control Bit                                    | suspend     | pwr_dn | cp_off |  |  |
| Differential Driver                                    | Х           | _      | _      |  |  |
| Differential Receiver                                  | Х           | _      | _      |  |  |
| UART TXD                                               | Х           | _      | _      |  |  |
| D+ Interrupt<br>Comparators                            | Х           | _      | _      |  |  |
| V <sub>BUS</sub> Comparators                           | _           | Х      | _      |  |  |
| V <sub>TRM</sub> LDO                                   | _           | Х      | _      |  |  |
| VBUS Output                                            | _           | Х      | _      |  |  |
| Internal Biasing<br>Circuits and Band Gap<br>Reference | _           | х      | _      |  |  |
| Charge Pump Off                                        | _           | Х      | Х      |  |  |

Note that the Suspend and Power-Down bits operate independently of each other. Activating Power-Down does not automatically invoke Suspend.

For lowest power operation, Suspend, Power-Down and Charge Pump OFF modes must be activated.

# MIC2555

#### Conditions:

suspend = 1

 $pwr_dn = 1$ 

 $cp_off = 1$ 

Circuits still operating:

ID detect and D-receiver continue to function. This includes the ID comparators, ID pull-up circuits, and D- data receiver.

#### 5.4 Serial Controller Block

The Serial Controller manages MIC2555 operations. Turning ON/OFF features, changing operating modes, setting and selecting interrupts are all handled by the Serial Controller. MIC2555's Serial Controller communicates with the OTG Controller as an I<sup>2</sup>C slave using the SCL and SDA pins.

The Serial Controller includes the following functions:

- · Control registers
- · Status registers
- · Interrupt latches
- · Interrupt enable registers
- · Interrupt clear registers
- · Interrupt generator

# 5.5 VBUS Charge Pump and 5V Regulator

The charge pump draws power from VBAT and boosts the voltage to the requisite 5V to power VBUS. This subsystem is a combination of a charge pump circuit and a control loop that gates the charge pump's oscillator. If the output voltage is below 5V, then the oscillator is ON; otherwise, the oscillator is gated OFF. The charge pump's maximum output is controlled by the magnitude of  $V_{BAT}$ . When  $V_{BAT}$  is at 3.0V, the charge pump is designed to support loads of at least 8 mA on VBUS. As  $V_{BAT}$  increases, the maximum charge pump output current also increases. For proper operation the charge pump circuit requires two capacitors; one for the voltage doubler, connected between C- and C+, and a reservoir/filter capacitor between C++ and ground. The charge pump's nominal operating frequency is 200 kHz, which is set by an on-chip oscillator. A special feature of MIC2555 is that an external oscillator can drive the charge pump as well, allowing the designer to shift radiated noise away from sensitive frequencies when necessary. Also, when 5V power is not required from VBUS, the charge pump can be shut down to conserve power.



FIGURE 5-1: VBUS Circuitry.

#### 5.6 VBUS Resistors and Switches

MIC2555 is able to:

- · charge up VBUS through a resistor
- · initiate SRP
- · pull down VBUS through a resistor to ground
- · discharge VBUS before initiating SRP
- switch VBUS power from the charge pump ON/OFF

Dedicated bits in the control registers control all of these functions. Because these bits act independently, it is possible to have VBUS both charging and discharging at the same time. This situation will not harm the MIC2555.

To prevent system leakage currents from biasing VBUS to a voltage that would mimic a session valid condition, the MIC2555 maintains a 68 k $\Omega$  resistor between VBUS and ground to ensure that at no time will VBUS assume a floating condition.

#### 5.7 VBUS Comparators

VBUS comparators monitor the voltage level of VBUS. As described in the USB On-the-Go Supplement, VBUS not only supplies power but also is used to signal various operational conditions as part of the SRP protocol. Depending upon the voltage on VBUS, three states of operation can be defined:

- VBUS Valid
- · Session Valid
- · Session End

#### 5.7.1 VBUS VALID COMPARATOR

This comparator is used by an A-device to determine whether the voltage on VBUS is at a valid level for operation. The minimum threshold for the VBUS valid comparator is 4.4V. Any voltage on VBUS below the threshold of the VBUS valid comparator is considered a fault. During power up, it is expected that this comparator's output will be ignored.

#### 5.7.2 SESSION VALID COMPARATOR

The session valid comparator determines when  $V_{BUS}$  is high enough for a session to start. Both the A-device and B-device use this comparator to detect when a session is being started. The A-device also uses this comparator to indicate when a session is over.

The session valid window for an A-device is 0.8 to 2.0V while the session valid window for a B-device is 0.8 to 4.0V. Because these ranges overlap, the A-device window is typically chosen to service both requirements and a single comparator can be used. This is the case with MIC2555.

#### 5.7.3 SESSION END COMPARATOR

The USB OTG Supplement specifies that a B-device cannot initiate SRP unless  $V_{BUS}$  is below the B-device Session End threshold of 0.8V. Monitoring VBUS with a comparator will give an exact and positive determination of when  $V_{BUS}$  has dropped below 0.8V, but the USB OTG supplement allows that the 0.8V limit can also be inferred, by discharging VBUS through a low value resistor for a predetermined period. The MIC2555 provides both a session-end comparator and a discharging resistor. To accommodate either technique, the designer can use them individually or, in concert as he so chooses.

#### 5.8 Pull-Up/Down Resistors on D+/D-

MIC2555 supplies the pull-up and pull-down resistors for termination and signaling required by USB specifications. These resistors are integrated within the chip and switched into the circuit, as needed, via individual control bits in the control registers.



FIGURE 5-2: Resistors and Circuitry Associated with D+, D– Pins.

#### 5.9 ID Detector

The ID function, defined within the USB On-the-Go supplement, represents a new addition to the USB standard. It is used to detect the presence or removal of a peripheral device as well as to differentiate between USB and non-USB peripherals. ID is unique to the mini-USB connectors and receptacles.

MIC2555's ID detector is operational in both the Active and Suspended power modes, and differentiates between three conditions:

TABLE 5-2: ID DETECTOR STATES

| ID Pin<br>Condition               | Device Status             | V <sub>ID</sub>                                                  |  |  |  |  |  |
|-----------------------------------|---------------------------|------------------------------------------------------------------|--|--|--|--|--|
| Floating                          | No device present         | V <sub>ID</sub> > 0.85V <sub>BAT</sub>                           |  |  |  |  |  |
| Grounded                          | USB device present        | V <sub>ID</sub> < 0.15V <sub>BAT</sub>                           |  |  |  |  |  |
| Grounded<br>through a<br>Resistor | Non-USB<br>device present | 0.15V <sub>BAT</sub> < V <sub>ID</sub><br>> 0.85V <sub>BAT</sub> |  |  |  |  |  |

Here, "Grounded through a Resistor" means a resistor of a considerable value, typically 100 k $\Omega$ . The ID comparators are set to ignore the modest resistances contributed by the cables and connector contacts.

That a non-USB device is present (ID = resistive) is inferred from the interrupt register by the indication of an interrupt (ID has changed state) and that neither ID = GND or ID = Float are true. Viewing the Interrupt source register will give the real-time status of the ID comparator outputs. Viewing this register is necessary to determine the true state of affairs as insertion of the USB plug can produce multiple rail-to-rail transitions. These will trigger both comparators and produce a conflicting result: ID = GND and ID = Float. The Interrupt source register contains the debounced steady state value of ID.

After the nature of the newly connected device has been determined, activating a current source in series with the internal ID pull-up resistor can reduce power consumption caused by ID sensing. This is accomplished by clearing rcs\_dis in Control Register 3.

When the connected device is removed, and the ID pin is pulled high by the current source (ID = GND is no longer true), MIC2555 automatically resets rcs\_dis, disabling the current source.



FIGURE 5-3: Diagram.

ID Pin - Operational

#### 5.10 VTRM

VBAT powers VTRM, which supplies 3.3V power to the differential USB transmitter and the UART drivers and receivers. As  $V_{BAT}$  drops below 3.4V,  $V_{TRM}$  is no longer able to regulate and follows  $V_{BAT}$  at about 0.1V less than  $V_{BAT}$ . When this occurs, output drive levels for USB and UART are reduced accordingly.

#### 5.11 Interrupt Detector

When in Audio mode, the MIC2555 does not participate in the audio transmissions, but monitors the D+ line for interrupt pulses. If the Serial Controller is configured to flag interrupt pulses, the system controller can exchange both audio signals and digital information with the target device.

MIC2555 is designed to detect two different interrupt pulses, those exceeding 3.0V and those crossing the 0.5V level. Under normal circumstances, the audio signal seen on D+ is transposed on a DC level and limited to voltage excursions between the 0.5V and 3.0V levels, so only interrupt pulses should cross these thresholds. Signaling is typically done with only one polarity pulse so MIC2555 is designed to monitor only one threshold at a time. Threshold selection is done with the cr\_int\_sel bit, and the interrupt (cr\_int) can be set to trigger on pulses of either polarity.

#### 5.12 UART Mux

System controllers with UART communication ability may or may not be able to route their UART signals through the VP, VM or DAT, SE0 pins. For those with independent UART connectivity, MIC2555 provides a secondary UART I/O port. The MUX, under direction of the Serial Controller, selects which UART I/O is used by the OTG controller.

#### Condition:

## 5.13 Differential Driver/Differential Receiver

Operation of the Differential Driver and Differential Receiver is described in Table 5-3, Table 5-4, and Table 5-5. The register bits used in the column headings are described in the Serial Controller section of this data sheet.

TABLE 5-3: USB MODE: UART\_EN = 0

| suspend | dat_se0 | OE_INT/ | RCV  | DAT_VP  | SE0_VM  | D+      | D-      |
|---------|---------|---------|------|---------|---------|---------|---------|
| 0       | 0       | 0       | DIFF | TX data | TX data | DAT_VP  | SE0_VM  |
| 0       | 0       | 1       | DIFF | SE_DP   | SE_DM   | RX data | RX data |
| 0       | 1       | 0       | Z    | TX data | TX data | TX_DAT  | TX_SE0  |
| 0       | 1       | 1       | Z    | DIFF    | DIFF    | RX data | RX data |
| 1       | 0       | 1       | Z    | SE_DP   | SE_DM   | RX data | RX data |
| 1       | 1       | 1       | Z    | SE_DP   | RX_SE0  | RX data | RX data |

DIFF = Differential receiver output

TX\_SE0 = Not (DAT\_VP) and not (SE0\_VM)

RX\_SE0 = Not (SE\_DP) and not (SE\_DM)

Z = Tri-State

TX\_DAT = DAT\_VP and not (SE0\_VM)

TABLE 5-4: USB TRANSMIT OPERATION

| USB Mode | Inp       | uts       | Outputs |    |           |  |
|----------|-----------|-----------|---------|----|-----------|--|
| USB Wode | DAT_VP_RX | SE0_VM_TX | D+      | D- | RCV       |  |
|          | 0         | 0         | 0       | 1  | unused    |  |
| DAT-SE0  | 1         | 0         | 1       | 0  | unused    |  |
| DAI-SEU  | 0         | 1         | 0       | 0  | unused    |  |
|          | 1         | 1         | 0       | 0  | unused    |  |
|          | 0         | 0         | 0       | 0  | undefined |  |
| VP-VM    | 1         | 0         | 1       | 0  | 1         |  |
|          | 0         | 1         | 0       | 1  | 0         |  |
|          | 1         | 1         | 1       | 1  | undefined |  |

The transceiver receives USB data from D+, D- lines when the following conditions are met:

 $Uart_en = 0$ 

 $OE_INT/ = 0$ 

Operation of the DAT\_VP\_RX, SE0\_VM\_TX and RCV pins during receive follows Table 5-5.

TABLE 5-5: USB RECEIVE OPERATION

| USB Mode | Cuppend | Inp | uts | Outputs   |           |     |  |
|----------|---------|-----|-----|-----------|-----------|-----|--|
| USB Wode | Suspend | D+  | D-  | DAT_VP_RX | SE0_VM_TX | RCV |  |
|          | 0       | 0   | 0   | undefined | 1         | N/A |  |
|          | 0       | 1   | 0   | 1         | 0         | N/A |  |
|          | 0       | 0   | 1   | 0         | 0         | N/A |  |
| DAT-SE0  | 0       | 1   | 1   | undefined | 0         | N/A |  |
| DAI-SEU  | 1       | 0   | 0   | 0         | 1         | N/A |  |
|          | 1       | 1   | 0   | 1         | 0         | N/A |  |
|          | 1       | 0   | 1   | 0         | 0         | N/A |  |
|          | 1       | 1   | 1   | 1         | 0         | N/A |  |

TABLE 5-5: USB RECEIVE OPERATION (CONTINUED)

| USB Mode | Sugnand | Inp | uts | Outputs   |           |           |  |
|----------|---------|-----|-----|-----------|-----------|-----------|--|
| USB Wode | Suspend | D+  | D-  | DAT_VP_RX | SE0_VM_TX | RCV       |  |
|          | 0       | 0   | 0   | 0         | 0         | undefined |  |
|          | 0       | 1   | 0   | 1         | 0         | 1         |  |
|          | 0       | 0   | 1   | 0         | 1         | 0         |  |
| VD VM    | 0       | 1   | 1   | 1         | 1         | undefined |  |
| VP-VM    | 1       | 0   | 0   | 0         | 0         | N/A       |  |
|          | 1       | 1   | 0   | 1         | 0         | N/A       |  |
|          | 1       | 0   | 1   | 0         | 1         | N/A       |  |
|          | 1       | 1   | 1   | 1         | 1         | N/A       |  |

If the transceiver is in the DAT-SE0 mode, and the suspend bit has not been set, then the DAT\_VP\_RX pin always follows the output of the differential receiver during receive operation. The DAT\_SE0 pin is not gated by the outputs of the single-ended receivers. In the VP-VM mode, the RVC pin always follows the output of the differential receiver. The RVC pin is not gated by the outputs of the singled ended receivers.

TABLE 5-6: UART MODE: UART\_EN = 1

| suspend | DAT_VP | SE0_VM  | D+      | D-     |
|---------|--------|---------|---------|--------|
| 0       | SE_DP  | TX data | RX data | SE0_VM |
| 1       | Z      | Z       | Z       | Z      |

Z = Tri-State

#### 5.14 Single-Ended Receivers

The Single-Ended Receivers detect the logic levels on the D+ and D- lines and provide this information to the Single-Ended Decoder.

## 5.15 Single-Ended Decoder

Behavior of the Single-Ended Decoder is dependent upon the power mode of the transceiver. If the transceiver is in Suspend power mode, and dat\_se0 = 1 (DAT-SE0 mode), then the DAT\_VP\_RX pin will reflect the output of the D+ single-ended receiver. This is necessary so that a controller connected to the transceiver can detect data pulsing while the transceiver is in suspended mode.

# 6.0 SERIAL CONTROLLER

TABLE 6-1: REGISTER MAP

| Register<br>Name    | Address | Access | Bit 7      | Bit 6                   | Bit 5       | Bit 4         | Bit 3       | Bit 2      | Bit 1      | Bit 0      |  |  |
|---------------------|---------|--------|------------|-------------------------|-------------|---------------|-------------|------------|------------|------------|--|--|
| Vendor ID           | 00      | R      |            |                         |             | х8            | D           |            |            |            |  |  |
| vendor ib           | 01      | R      |            | x05                     |             |               |             |            |            |            |  |  |
| Product             | 02      | R      |            | xB0 (Note 1)            |             |               |             |            |            |            |  |  |
| ID                  | 03      | R      |            |                         |             | x55 (N        | ote 1)      |            |            |            |  |  |
| Control             | 04      | R/S    | uart_io    | uart en                 | oe int en   | bdis_acon_    | test bit    | dat se0    | suspend    | speed      |  |  |
| Register 1          | 05      | R/C    | duit_io    | dart_cii                | 00_1111_011 | en            | toot bit    | dat_500    | опорена    | ороса      |  |  |
| Control             | 06      | R/S    | vbus_chrg  | vbus_dis-               | vbus drv    | id_gnd_out    | dm_pull-    | dp_pull-   | dm pull-up | dp_pull-up |  |  |
| Register 2          | 07      | R/C    | vbdo_criig | chrg                    | VDU3_UIV    | ia_gria_out   | down        | down       | ani_pan ap | ар_ран ар  |  |  |
| Interrupt<br>Source | 08      | R      | cr_int     | bdis_acon<br>(sess_end) | id_float    | se_dm         | id_gnd_in   | se_dp      | sess_vld   | vbus_vld   |  |  |
| Undefined           | 09      | _      | _          | _                       | _           | _             | _           | _          | _          | _          |  |  |
| Interrupt           | 0A      | R/S    | cr_int     | bdis_acon               | id float    | se_dm         | id_gnd_in   | se_dp      | sess_vld   | vbus vld   |  |  |
| Latch               | 0B      | R/C    | OI_III     | (sess_end)              | Id_IIOat    | 3C_uiii       | la_gria_iri | 3c_up      | 3033_VIU   | VDU3_VIU   |  |  |
| Interrupt           | 0C      | R/S    |            | bdis_acon               |             |               |             |            |            | l          |  |  |
| Mask<br>False       | 0D      | R/C    | cr_int     | (sess_end)              | id_float    | se_dm         | id_gnd_in   | se_dp      | sess_vld   | vbus_vld   |  |  |
| Interrupt           | 0E      | R/S    | !4         | bdis_acon               |             |               |             |            |            | l          |  |  |
| Mask<br>True        | 0F      | R/C    | cr_int     | (sess_end)              | id_float    | se_dm         | id_gnd_in   | se_dp      | sess_vld   | vbus_vld   |  |  |
| Undefined           | 10      | _      |            | _                       | _           |               | _           | _          |            |            |  |  |
| Ondenned            | 11      | _      |            |                         |             |               |             |            |            |            |  |  |
| Control             | 12      | R/S    | scl_en     | rcs_dis                 | ext osc     | sess_end_en   | cr_int_sel  | id_det_off | cp_off     | pwr_dn     |  |  |
| Register 3          | 13      | R/C    | 301_011    | 103_013                 | CXI_030     | 3033_0114_011 | or_int_scr  | la_act_on  | ср_оп      | pwi_dii    |  |  |
| GPIO                | 14      | R/S    |            | _                       | _           |               |             |            |            |            |  |  |
| Output<br>Enable    | 15      | R/C    | 0          | 0                       | 0           | 0             | 0           | GPIO_2     | GPIO_1     | GPIO_0     |  |  |
| GPIO                | 16      | R/S    | 0          | 0                       | 0           | 0             | 0           | GPIO_2     | GPIO_1     | GPIO 0     |  |  |
| Output              | 17      | R/C    | U          | 0                       | 0           | U             | U           | 01 10_2    | 01 10_1    | 01 10_0    |  |  |
| GPIO<br>Input       | 18      | R      | 0          | 0                       | 0           | 0             | 0           | GPIO_2     | GPIO_1     | GPIO_0     |  |  |
| Undefined           | 19      | _      | _          | _                       | _           | _             | _           | _          | _          | _          |  |  |
| GPIO                | 1A      | R/S    | aal an     | roo dio                 | ovt one     | acco and an   | or int col  | id dat off | on off     | nur dn     |  |  |
| Interrupt           | 1B      | R/C    | scl_en     | rcs_dis                 | ext_osc     | sess_end_en   | cr_int_sel  | id_det_off | cp_off     | pwr_dn     |  |  |
| GPIO                | 1C      | R/S    |            |                         |             |               |             |            |            |            |  |  |
| Mask<br>False       | 1D      | R/C    | 0          | 0                       | 0           | 0             | 0           | GPIO_2     | GPIO_1     | GPIO_0     |  |  |
| GPIO                | 1E      | R/S    |            |                         |             |               |             |            |            |            |  |  |
| Mask<br>True        | 1F      | R/C    | 0          | 0                       | 0           | 0             | 0           | GPIO_2     | GPIO_1     | GPIO_0     |  |  |

**Note 1:** These values will change with chip revision level and are assigned by Micrel at the time of manufacture.

<sup>2:</sup> All bits reset to zero, except those listed in WHITE, which reset to one.

<sup>3:</sup> Register bits not listed are undefined.

**<sup>4:</sup>** The upper five bits of the GPIO registers always read zero.

# **MIC2555**

TABLE 6-2: CONTROL BIT LOCATOR

|                          | Location              |                    |                    |                  |                |  |  |  |  |  |  |  |
|--------------------------|-----------------------|--------------------|--------------------|------------------|----------------|--|--|--|--|--|--|--|
| Control Bit              | Control Register<br>1 | Control Register 2 | Control Register 3 | Interrupt Source | GPIO Interrupt |  |  |  |  |  |  |  |
| bdis_acon,<br>(sess_end) | _                     | _                  | _                  | B6               | _              |  |  |  |  |  |  |  |
| bdis_acon_en             | B4                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| cp_off                   | _                     |                    | B1                 | _                |                |  |  |  |  |  |  |  |
| cr_int                   | _                     |                    | _                  | B7               |                |  |  |  |  |  |  |  |
| cr_int_sel               | _                     | _                  | B3                 | _                | _              |  |  |  |  |  |  |  |
| dat_se0                  | B2                    |                    | _                  | _                |                |  |  |  |  |  |  |  |
| dm_pull-down             | _                     | В3                 | _                  | _                | _              |  |  |  |  |  |  |  |
| dm_pull-up               | _                     | B1                 | _                  | _                | _              |  |  |  |  |  |  |  |
| dp_pull-down             | _                     | B2                 | _                  | _                | _              |  |  |  |  |  |  |  |
| dp_pull-up               | _                     | В0                 | _                  | _                | _              |  |  |  |  |  |  |  |
| ext_osc                  | _                     | _                  | B5                 | _                | _              |  |  |  |  |  |  |  |
| GPIO_0                   | _                     | _                  | _                  | _                | В0             |  |  |  |  |  |  |  |
| GPIO_1                   | _                     | _                  | _                  | _                | B1             |  |  |  |  |  |  |  |
| GPIO_2                   | _                     | _                  | _                  | _                | B2             |  |  |  |  |  |  |  |
| id_det_off               | _                     | _                  | B2                 | _                | _              |  |  |  |  |  |  |  |
| id_float                 | _                     | _                  | _                  | B5               | _              |  |  |  |  |  |  |  |
| id_gnd_in                | _                     | _                  | _                  | B3               | _              |  |  |  |  |  |  |  |
| id_gnd_out               | _                     | B4                 | _                  | _                | _              |  |  |  |  |  |  |  |
| oe_int_en                | B5                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| rcs_dis                  | _                     | _                  | B6                 | _                | _              |  |  |  |  |  |  |  |
| scl_en                   | _                     | _                  | B7                 | _                | _              |  |  |  |  |  |  |  |
| se_dm                    | _                     | _                  | _                  | B4               | _              |  |  |  |  |  |  |  |
| se_dp                    | _                     | _                  | _                  | B2               | _              |  |  |  |  |  |  |  |
| sess_end_en              | _                     | _                  | B4                 | _                | _              |  |  |  |  |  |  |  |
| sess_vld                 | _                     | _                  | _                  | B1               | _              |  |  |  |  |  |  |  |
| pwr_dn                   | _                     | _                  | В0                 | _                | _              |  |  |  |  |  |  |  |
| speed                    | В0                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| suspend                  | B1                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| test bit                 | В3                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| uart_en                  | В6                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| uart_io                  | В7                    | _                  | _                  | _                | _              |  |  |  |  |  |  |  |
| vbus_chrg                | _                     | B7                 | _                  | _                | _              |  |  |  |  |  |  |  |
| vbus_dischrg             | _                     | B6                 | _                  | _                | _              |  |  |  |  |  |  |  |
| vbus_drv                 | _                     | B5                 | _                  | _                | _              |  |  |  |  |  |  |  |
| vbus_vld                 | _                     | _                  | _                  | В0               | _              |  |  |  |  |  |  |  |

# 6.1 Serial Controller Register Bits

In the table below, "Access" type "rd/s/c" denotes a field that can be read, set to 1, or cleared to 0. The register can be read from either of the Addresses indicated. When writing to the "set" Address, any 1s that are written cause the associated bit to be set. When writing to the "clr" (Clear) address, any 1s that are written cause the associated bit to be cleared.

TABLE 6-3: SERIAL CONTROLLER REGISTER BITS

| Field Name          | Size (bits) | Access | Register<br>Address(es) | Description                                                                                                                                                                  |
|---------------------|-------------|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device ID Registers | S           |        |                         |                                                                                                                                                                              |
| _                   | _           | _      | _                       | MSB: Higher byte of two byte word LSB: Lower byte of two byte word                                                                                                           |
| vendor_id           | 16          | rd     | 00h                     | USB-IF Vendor ID number. Address 00h contains lower byte of Vendor ID. Address 01h contains upper byte of Vendor ID.                                                         |
| product_id          | 16          | rd     | 02h                     | A number unique to each manufacturer, for each device type produced. The manufacturer assigns this number. Address 02h contains lower byte. Address 03h contains upper byte. |
| Control Register 1  |             |        |                         |                                                                                                                                                                              |
| Set & Clear         | _           | _      | set – 04h<br>clr – 05h  | 1 to set = 1<br>1 to clr = 0                                                                                                                                                 |
| speed               | 1           | rd/s/c | bit 0                   | 0 = USB Low Speed mode<br>1 = USB Full Speed mode                                                                                                                            |
| suspend             | 1           | rd/s/c | bit 1                   | 0 = Full power mode<br>1 = Low power mode                                                                                                                                    |
| dat_se0             | 1           | rd/s/c | bit 2                   | 0 = VP-VM USB mode<br>1 = DAT-SE0 USB mode                                                                                                                                   |
| test bit            | 1           | rd/s/c | bit 3                   | Not used                                                                                                                                                                     |
| bdis_acon_en        | 1           | rd/s/c | bit 4                   | <ul><li>0 = No action.</li><li>1 = Attaches pull-up resistor to D+ after detecting SE0 condition and sets interrupt flag.</li></ul>                                          |
| oe_int_en           | 1           | rd/s/c | bit 5                   | 0 = OE_INT/ is an input.<br>1 = OE_INT/ becomes an output and is asserted low<br>when interrupt occurs, if suspend = 1. If suspend = 0,<br>pin remains an input.             |
| uart_en             | 1           | rd/s/c | bit 6                   | 0 = USB mode<br>1 = UART mode                                                                                                                                                |
| uart_io             | 1           | rd/s/c | bit 7                   | 0 = GPIO pins operate as standard GPIO. 1 = GPIO_0 = 2nd UART RX GPIO_1 = 2nd UART TX GPIO_2 = standard GPIO                                                                 |
| Control Register 2  |             |        | <b>.</b>                |                                                                                                                                                                              |
| Set & Clear         | _           | _      | set – 06h<br>clr – 07h  | 1 to set = 1<br>1 to clr = 0                                                                                                                                                 |
| dp_pull-up          | 1           | rd/s/c | bit 0                   | 1 = Connect pull-up to D+                                                                                                                                                    |
| dm_pull-up          | 1           | rd/s/c | bit 1                   | 1 = Connect pull-up to D-                                                                                                                                                    |
| dp_pull-down        | 1           | rd/s/c | bit 2                   | 1 = Connect pull-down to D+                                                                                                                                                  |
| dm_pull-down        | 1           | rd/s/c | bit 3                   | 1 = Connect pull-down to D-                                                                                                                                                  |
| id_gnd_out          | 1           | rd/s/c | bit 4                   | 1 = Connect ID pin to ground                                                                                                                                                 |
| vbus_drv            | 1           | rd/s/c | bit 5                   | 1 = Power VBUS with charge pump                                                                                                                                              |
| vbus_dischrg        | 1           | rd/s/c | bit 6                   | 1 = Discharge VBUS through a resistor                                                                                                                                        |

TABLE 6-3: SERIAL CONTROLLER REGISTER BITS (CONTINUED)

| Field Name              | Size (bits) | Access | Register<br>Address(es) | Description                                                                                                                                                                                                                     |
|-------------------------|-------------|--------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vbus_chrg               | 1           | rd/s/c | bit 7                   | 1 = Charge VBUS through a resistor                                                                                                                                                                                              |
| Control Register 3      |             |        |                         |                                                                                                                                                                                                                                 |
| Set & Clear             | _           | _      | set – 12h<br>clr – 13h  | 1 to set = 1<br>1 to clr = 0                                                                                                                                                                                                    |
| pwr_dn                  | 1           | rd/s/c | bit 0                   | 1 = Power Down mode.                                                                                                                                                                                                            |
| cp_off                  | 1           | rd/s/c | bit 1                   | 1 = Turns charge pump OFF.<br>(Charge pump generates 5V for powering V <sub>BUS</sub> )                                                                                                                                         |
| id_det_off              | 1           | rd/s/c | bit 2                   | 0 = ID comparators ON. 1 = Turns ID comparators OFF. Note: Powering down ID comparators does not shut off ID pin pull-up.                                                                                                       |
| cr_int_sel              | 1           | rd/s/c | bit 3                   | Car Kit interrupt select:<br>0 = Detect < 0.5V level on D+<br>1 = Detect > 3.0V level on D+                                                                                                                                     |
| sess_end_en             | 1           | rd/s/c | bit 4                   | 0 = No action.<br>1 = When bdis_acon_en = 0, switches Bit 6 of the<br>Interrupt Register to indicate Session End comparator<br>status.                                                                                          |
| ext_osc                 | 1           | rd/s/c | bit 5                   | 0 = Internal oscillator drives charge pump<br>1 = External oscillator drives charge pump (Input<br>source = GPIO_2)                                                                                                             |
| rcs_dis                 | 1           | rd/s/c | bit 6                   | 0 = Activate current source. Weak pull-up on ID pin.<br>1 = Disable (bypass) current source pull-up on ID pin.<br>Strong pull-up on ID pin.                                                                                     |
| scl_en                  | 1           | rd/s/c | bit 7                   | 0 = I <sup>2</sup> C clock line only transmits.<br>1 = Bi-directional I <sup>2</sup> C clock line.<br>Bi-directional clock is required if target device is to be able to control data rate by holding SCL low.                  |
| Interrupt Source Re     | egister     |        |                         |                                                                                                                                                                                                                                 |
| Interrupt Status        | _           | _      | rd - 08h                | Indicates the current state of signals that can generate an interrupt.                                                                                                                                                          |
| vbus_vld                | 1           | rd     | bit 0                   | 1 = V <sub>BUS</sub> > 4.4V<br>(VBUS valid comparator)                                                                                                                                                                          |
| sess_vld                | 1           | rd     | bit 1                   | 1 = 0.8V < V <sub>BUS</sub> < 2.0V.<br>(Session valid comparator)                                                                                                                                                               |
| se_dp                   | 1           | rd     | bit 2                   | 1 = D+ pin is HIGH                                                                                                                                                                                                              |
| id_gnd_in               | 1           | rd     | bit 3                   | 1 = ID pin grounded                                                                                                                                                                                                             |
| se_dm                   | 1           | rd     | bit 4                   | 1 = D- pin is HIGH                                                                                                                                                                                                              |
| id_float                | 1           | rd     | bit 5                   | 1 = ID pin floating                                                                                                                                                                                                             |
| bdis_acon<br>(sess_end) | 1           | rd     | bit 6                   | If: bdis_acon_en = 1  1 = SE0 has been detected, transceiver asserted dp_pullup after detecting B-device disconnect.  If bdis_acon_en = 0, sess_end_en = 1  1 = V <sub>BUS</sub> < 0.8V. (Session End comparator output = TRUE) |
| cr_int                  | 1           | rd     | bit 7                   | 1 = Car kit interrupt, D+ pin has seen a pulse above the interrupt level                                                                                                                                                        |

TABLE 6-3: SERIAL CONTROLLER REGISTER BITS (CONTINUED)

| Field Name                | Size (bits) | Access | Register<br>Address(es) | Description                                                                                                          |
|---------------------------|-------------|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------|
| Interrupt Latch 1         | •           |        | •                       |                                                                                                                      |
| Interrupt Source          | _           |        | set - 0Ah<br>clr - 0Bh  | Indicates which sources have interrupted. 1 = interrupt.                                                             |
| vbus_vld                  | 1           | rd/s/c | bit 0                   | _                                                                                                                    |
| sess_vld                  | 1           | rd/s/c | bit 1                   | _                                                                                                                    |
| se_dp                     | 1           | rd/s/c | bit 2                   | _                                                                                                                    |
| id_gnd_in                 | 1           | rd/s/c | bit 3                   | _                                                                                                                    |
| se_dm                     | 1           | rd/s/c | bit 4                   | _                                                                                                                    |
| id_float                  | 1           | rd/s/c | bit 5                   | _                                                                                                                    |
| bdis_acon                 | 1           | rd/s/c | bit 6                   |                                                                                                                      |
| (sess_end)                | '           | 10/5/0 |                         |                                                                                                                      |
| cr_int                    | 1           | rd/s/c | bit 7                   | _                                                                                                                    |
| Interrupt Mask False      | )           |        |                         |                                                                                                                      |
| False Interrupt Mask      | _           | ı      | set - 0Ch<br>clr - 0Dh  | Enables interrupts on transition from TRUE to FALSE  1 to set = 1, Interrupt on T to F.  1 to clr = 0, no interrupt. |
| vbus_vld                  | 1           | rd/s/c | bit 0                   | _                                                                                                                    |
| sess_vld                  | 1           | rd/s/c | bit 1                   | _                                                                                                                    |
| se_dp                     | 1           | rd/s/c | bit 2                   | _                                                                                                                    |
| id_gnd_in                 | 1           | rd/s/c | bit 3                   | _                                                                                                                    |
| se_dm                     | 1           | rd/s/c | bit 4                   | _                                                                                                                    |
| id_float                  | 1           | rd/s/c | bit 5                   | _                                                                                                                    |
| bdis_acon<br>(sess_end)   | 1           | rd/s/c | bit 6                   | _                                                                                                                    |
| cr_int                    | 1           | rd/s/c | bit 7                   | _                                                                                                                    |
| Interrupt Mask True       |             |        |                         |                                                                                                                      |
| True Interrupt Mask       | _           | -      | set - 0Eh<br>clr - 0Fh  | Enables interrupts on transition from FALSE to TRUE  1 to set = 1, Interrupt on F to T.  1 to clr = 0, no interrupt. |
| vbus_vld                  | 1           | rd/s/c | bit 0                   | _                                                                                                                    |
| sess_vld                  | 1           | rd/s/c | bit 1                   | _                                                                                                                    |
| se_dp                     | 1           | rd/s/c | bit 2                   | _                                                                                                                    |
| id_gnd_in                 | 1           | rd/s/c | bit 3                   | _                                                                                                                    |
| se_dm                     | 1           | rd/s/c | bit 4                   | _                                                                                                                    |
| id_float                  | 1           | rd/s/c | bit 5                   | _                                                                                                                    |
| bdis_acon<br>(sess_end)   | 1           | rd/s/c | bit 6                   | _                                                                                                                    |
| cr_int                    | 1           | rd/s/c | bit 7                   | _                                                                                                                    |
| <b>GPIO Output Enable</b> | )           |        |                         |                                                                                                                      |
| Set & Clear               | _           | _      | set - 14h<br>clr - 15h  | 1 to set = 1, GPIO = OUTPUT.<br>1 to clr = 0, GPIO = INPUT.                                                          |
| GPIO_0                    | 1           | rd/s/c | bit 0                   | _                                                                                                                    |
| GPIO_1                    | 1           | rd/s/c | bit 1                   | _                                                                                                                    |
| GPIO_2                    | 1           | rd/s/c | bit 2                   |                                                                                                                      |
| _                         | 1           | rd/s/c | bit 3                   | _                                                                                                                    |
| _                         | 1           | rd/s/c | bit 4                   | _                                                                                                                    |

TABLE 6-3: SERIAL CONTROLLER REGISTER BITS (CONTINUED)

| Field Name                 | Size (bits) | Access | Register<br>Address(es) | Description                                                                                                        |
|----------------------------|-------------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------|
| _                          | 1           | rd/s/c | bit 5                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 6                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 7                   | _                                                                                                                  |
| <b>GPIO Output</b>         |             |        | 1                       |                                                                                                                    |
| Set & Clear                | _           | _      | set - 16h<br>clr - 17h  | 1 to set = 1 at GPIO OUTPUT.<br>1 to clr = 0 at GPIO OUTPUT.                                                       |
| GPIO_0                     | 1           | rd/s/c | bit 0                   | _                                                                                                                  |
| GPIO_1                     | 1           | rd/s/c | bit 1                   | _                                                                                                                  |
| GPIO_2                     | 1           | rd/s/c | bit 2                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 3                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 4                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 5                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 6                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 7                   | _                                                                                                                  |
| GPIO Input                 | •           |        |                         |                                                                                                                    |
| Read Status                | _           | _      | rd - 18h                | Read current state of GPIO input                                                                                   |
| GPIO_0                     | 1           | rd     | bit 0                   | _                                                                                                                  |
| GPIO_1                     | 1           | rd     | bit 1                   | _                                                                                                                  |
| GPIO_2                     | 1           | rd     | bit 2                   | _                                                                                                                  |
| _                          | 1           | rd     | bit 3                   | _                                                                                                                  |
| _                          | 1           | rd     | bit 4                   | _                                                                                                                  |
| _                          | 1           | rd     | bit 5                   | _                                                                                                                  |
| _                          | 1           | rd     | bit 6                   | _                                                                                                                  |
| _                          | 1           | rd     | bit 7                   | _                                                                                                                  |
| <b>GPIO Interrupt Latc</b> | h           |        |                         |                                                                                                                    |
| Set & Clear                | _           | _      | set - 1Ah<br>clr - 1Bh  | Indicates which sources have interrupted. 1 = interrupt.                                                           |
| GPIO_0                     | 1           | rd/s/c | bit 0                   | _                                                                                                                  |
| GPIO_1                     | 1           | rd/s/c | bit 1                   | _                                                                                                                  |
| GPIO_2                     | 1           | rd/s/c | bit 2                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 3                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 4                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 5                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 6                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 7                   | _                                                                                                                  |
| <b>GPIO Interrupt Masi</b> | k False     |        |                         |                                                                                                                    |
| Set & Clear                | _           | _      | set - 1Ch<br>clr - 1Dh  | Enables interrupts on transition from TRUE to FALSE 1 to set = 1, Interrupt on T to F. 1 to clr = 0, no interrupt. |
| GPIO_0                     | 1           | rd/s/c | bit 0                   | _                                                                                                                  |
| GPIO_1                     | 1           | rd/s/c | bit 1                   | _                                                                                                                  |
| GPIO_2                     | 1           | rd/s/c | bit 2                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 3                   | _                                                                                                                  |
| _                          | 1           | rd/s/c | bit 4                   | _                                                                                                                  |

TABLE 6-3: SERIAL CONTROLLER REGISTER BITS (CONTINUED)

| Field Name                 | Size (bits) | Access | Register<br>Address(es) | Description                                                                                                          |
|----------------------------|-------------|--------|-------------------------|----------------------------------------------------------------------------------------------------------------------|
| _                          | 1           | rd/s/c | bit 5                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 6                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 7                   | _                                                                                                                    |
| <b>GPIO Interrupt Mask</b> | True        |        |                         |                                                                                                                      |
| Set & Clear                | _           | _      | set - 1Eh<br>clr - 1Fh  | Enables interrupts on transition from FLASE to TRUE  1 to set = 1, Interrupt on F to T.  1 to clr = 0, no interrupt. |
| GPIO_0                     | 1           | rd/s/c | bit 0                   | _                                                                                                                    |
| GPIO_1                     | 1           | rd/s/c | bit 1                   | _                                                                                                                    |
| GPIO_2                     | 1           | rd/s/c | bit 2                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 3                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 4                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 5                   | _                                                                                                                    |
|                            | 1           | rd/s/c | bit 6                   | _                                                                                                                    |
| _                          | 1           | rd/s/c | bit 7                   | _                                                                                                                    |

Remember that Access type "rd/s/c" denotes a field that can be read, set to 1 or cleared to 0. The register can be read from either of the Addresses indicated. When writing to the "set" Address, any 1's that are written cause the associated bit to be set. When writing to the "clr" (Clear) Address, any 1s that are written cause the associated bit to be cleared.

# 6.2 Example Serial Controller Register Settings

TABLE 6-4: EXAMPLE

| Location         | Condition                            | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|------------------|--------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Target register  | Initial state                        | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 0     |
| 'Set' register   | Data loaded into<br>'set' register   | 1     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| Target register  | Resulting state                      | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 0     |
| 'Clear' register | Data loaded into<br>'clear' register | 1     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| Target register  | Resulting state                      | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |

# MIC2555

# 7.0 PCB LAYOUT RECOMMENDATIONS

Although the USB standard and applications are not based in an impedance-controlled environment, a properly designed PCB layout is recommended for optimal transceiver performance. The suggested PCB layout hints are as follows:

- Match signal line traces (VP/VM, D+, D–) and try to keep them as short as possible.
- For every signal line trace width (w), separate the signal lines by 1.5 to 2 widths. Place all other traces at >2 widths from all signal line traces.
- · Control signal line impedances to ±10%.
- Keep R<sub>SERIES</sub> as close to the IC as possible, with equal distance between R<sub>SERIES</sub> and the IC for both D+ and D-.

#### 8.0 PACKAGING INFORMATION

# 8.1 Package Marking Information

24-Lead QFN\*



Example



**Legend:** XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (\_) symbol may not be to scale.

## 24-Lead QFN 4 mm x 4 mm Package Outline and Recommended Land Pattern



# APPENDIX A: REVISION HISTORY

# Revision A (March 2019)

- Converted Micrel document MIC2555 to Microchip data sheet template DS20006182A.
- Minor grammatical text changes throughout.
- Updated ESD Rating values in the Absolute Maximum Ratings † section.

# MIC2555

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| Device                            | <u>-X</u>        | <u>x</u>                | <u>xx</u> | - <u>XX</u> |
|-----------------------------------|------------------|-------------------------|-----------|-------------|
| Part No.                          | Address          | Junction<br>Temp. Range | Package   | Media Type  |
| Device:                           | MIC2555:         | USB OTG Tra             | ansceiver |             |
| Address:                          | 0 = 0x<br>1 = 1x |                         |           |             |
| Junction<br>Temperature<br>Range: | Y = -4           | 40°C to +85°C           |           |             |
| Package:                          | ML = 24          | 4-Lead QFN              |           |             |
| Media Type:                       | TR = 5,          | 000/Reel                |           |             |

Examples:

a) MIC2555-0YML-TR: MIC2555, 0x Address,

-40°C to +85°C Temperature

Range, 24-Lead QFN,

5,000/Reel

MIC2555, 1x Address, b) MIC2555-1YML-TR:

-40°C to +85°C Temperature

Range, 24-Lead QFN,

5,000/Reel

Tape and Reel identifier only appears in the Note 1:

catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

# MIC2555

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4323-0



# **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA**Tel: 408-735-9110
Tel: 408-436-4270 **Canada - Toronto** 

Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

China - Zhuhai Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820