'147, 'LS147 - Encode 10-Line Decimal to 4-Line BCD - Applications Include: - Keyboard Encoding - Range Selection SN54147, SN54LS147 . . . J OR W PACKAGE SN74147, SN74LS147 . . . D OR N PACKAGE (TOP VIEW) SN54LS147 . . . FK PACKAGE (TOP VIEW) NC - No internal connection '148, 'LS148 - Encode 8 Data Lines to 3-Line Binary (Octal) - Applications Include: - n-Bit Encoding - Code Converters and Generators SN54148, SN54LS148...J OR W PACKAGE SN74148, SN74LS148...D, N, OR NS PACKAGE (TOP VIEW) SN54LS148...FK PACKAGE (TOP VIEW) | ТҮРЕ | TYPICAL<br>DATA<br>DELAY | TYPICAL<br>POWER<br>DISSIPATION | |--------|--------------------------|---------------------------------| | '147 | 10 ns | 225 mW | | '148 | 10 ns | 190 mW | | 'LS147 | 15 ns | 60 mW | | 'LS148 | 15 ns | 60 mW | NOTE: The SN54147, SN54LS147, SN54148, SN74147, SN74LS147, and SN74148 are obsolete and are no longer supplied. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### description/ordering information These TTL encoders feature priority decoding of the inputs to ensure that only the highest-order data line is encoded. The '147 and 'LS147 devices encode nine data lines to four-line (8-4-2-1) BCD. The implied decimal zero condition requires no input condition, as zero is encoded when all nine data lines are at a high logic level. The '148 and 'LS148 devices encode eight data lines to three-line (4-2-1) binary (octal). Cascading circuitry (enable input El and enable output EO) has been provided to allow octal expansion without the need for external circuitry. For all types, data inputs and outputs are active at the low logic level. All inputs are buffered to represent one normalized Series 54/74 or 54/74LS load, respectively. #### ORDERING INFORMATION | TA | PACKAG | GE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|----------------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74LS148N | SN74LS148N | | | 0010 D | Tube | SN74LS148D | 10140 | | 0°C to 70°C | SOIC - D | Tape and reel | SN74LS148DR | LS148 | | | SOP - NS | Tape and reel | SN74LS148NSR | 74LS148 | | | CDIP – J | Tube | SNJ54LS148J | SNJ54LS148J | | −55°C to 125°C | CFP – W | Tube | SNJ54LS148W | SNJ54LS148W | | | LCCC – FK Tube | | SNJ54LS148FK | SNJ54LS148FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### FUNCTION TABLE - '147, 'LS147 | | | | | INPUTS | , | | | | | OUTI | PUTS | | |---|---|---|---|--------|---|---|---|---|---|------|------|---| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | D | С | В | Α | | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | L | L | Н | Н | L | | Х | Χ | Χ | Χ | Χ | Χ | Χ | L | Н | L | Н | Н | Н | | Х | Χ | Χ | Χ | Χ | Χ | L | Н | Н | Н | L | L | L | | Х | Χ | Χ | Χ | Χ | L | Н | Н | Н | Н | L | L | Н | | Х | Χ | Χ | Χ | L | Н | Н | Н | Н | Н | L | Н | L | | Х | Χ | Χ | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Х | Χ | L | Н | Н | Н | Н | Н | Н | Н | Н | L | L | | Х | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | H = high logic level, L = low logic level, X = irrelevant # SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004 #### FUNCTION TABLE - '148, 'LS148 | | | | | INPUTS | | | | | | ( | OUTPUT | S | | |----|---|---|---|--------|---|---|---|---|----|------------|--------|----|----| | EI | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | A2 | <b>A</b> 1 | A0 | GS | EO | | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Н | Н | Н | Н | Н | | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | | L | Χ | Χ | Χ | Χ | Χ | Χ | Χ | L | L | L | L | L | Н | | L | Х | Χ | Χ | Χ | Χ | Χ | L | Н | L | L | Н | L | Н | | L | Х | Χ | Χ | Χ | Χ | L | Н | Н | L | Н | L | L | Н | | L | Х | Χ | Χ | Χ | L | Н | Н | Н | L | Н | Н | L | Н | | L | Х | Χ | Χ | L | Н | Н | Н | Н | Н | L | L | L | Н | | L | Х | Χ | L | Н | Н | Н | Н | Н | Н | L | Н | L | Н | | L | Х | L | Н | Н | Н | Н | Н | Н | Н | Н | L | L | Н | | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | H = high logic level, L = low logic level, X = irrelevant ## '147, 'LS147 logic diagram (positive logic) Pin numbers shown are for D, J, N, and W packages. # '148, 'LS148 logic diagram (positive logic) Pin numbers shown are for D, J, N, NS, and W packages. #### schematics of inputs and outputs '147, '148 'LS147, 'LS148 # SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004 # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | | 7 V | |---------------------------------------------------------|-------------|---------------| | Input voltage, V <sub>I</sub> : '147, '148 | | 5.5 V | | 'LS147, 'LS148 | | 7 V | | Inter-emitter voltage: '148 only (see Note 2) . | | 5.5 V | | Package thermal impedance θ <sub>JA</sub> (see Note 3): | : D package | 73°C/W | | • | N package | 67°C/W | | | NS package | 64°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. Voltage values, except inter-emitter voltage, are with respect to the network ground terminal. - 2. This is the voltage between two emitters of a multiple-emitter transistor. For '148 circuits, this rating applies between any two of the eight data lines, 0 through 7. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 4) | | | | SN54' | | | SN74' | | SN54LS' | | | SN74LS' | | | UNIT | |-----|--------------------------------|-----|-------|------|------|-------|------|---------|-----|------|---------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | loh | High-level output current | | | -800 | | | -800 | | | -400 | | | -400 | μΑ | | loL | Low-level output current | | | 16 | | | 16 | | | 4 | | | 8 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | -55 | | 125 | 0 | | 70 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | D. D. 115 | | TEST 601 | unitionet. | | '147 | | | '148 | | | |-----------------|-------------------------------|--------------------|----------------------------------------------------|---------------------------------------------------|-----|------|------|-----|------|------|------------| | | PARAME | IER | TEST CON | NDITIONST | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | V <sub>IH</sub> | High-level input vo | oltage | | | 2 | | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | | | | 0.8 | | | 8.0 | V | | $V_{IK}$ | Input clamp voltage | | V <sub>CC</sub> = MIN, | $I_I = -12 \text{ mA}$ | | | -1.5 | | | -1.5 | V | | VOH | High-level output v | voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | $V_{IH} = 2 V$ ,<br>$I_{OH} = -800 \mu\text{A}$ | 2.4 | 3.3 | | 2.4 | 3.3 | | ٧ | | V <sub>OL</sub> | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | ٧ | | lį | Input current at ma | aximum input | V <sub>CC</sub> = MIN, | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | | High-level input | 0 input | | V 0.43V | | | | | | 40 | | | lН | current | Any input except 0 | $V_{CC} = MAX,$ | $V_{I} = 2.4 \text{ V}$ | | | 40 | | | 80 | μ <b>A</b> | | | Low-level input | 0 input | V MAY | V 0.4V | | | | | | -1.6 | 4 | | l IIL | current | Any input except 0 | $V_{CC} = MAX$ , | $V_I = 0.4 V$ | | | -1.6 | | | -3.2 | mA | | los | Short-circuit output current§ | | V <sub>CC</sub> = MAX | | -35 | | -85 | -35 | | -85 | mA | | loo | Supply ourrent | | V <sub>CC</sub> = MAX | Condition 1 | | 50 | 70 | | 40 | 60 | mA | | ICC | Supply current | | (See Note 5) | Condition 2 | | 42 | 62 | | 35 | 55 | IIIA | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 5: For '147, ICC (Condition 1) is measured with input 7 grounded, other inputs and outputs open; ICC (Condition 2) is measured with all inputs and outputs open. For '148, ICC (Condition 1) is measured with inputs 7 and EI grounded, other inputs and outputs open; ICC (Condition 2) is measured with all inputs and outputs open. ## SN54147, SN74147 switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|---------------------|-------------------------|-----|-----|-----|------| | <sup>t</sup> PLH | A | A | la abasa sata d | | | 9 | 14 | | | <sup>†</sup> PHL | Any | Any | In-phase output | C <sub>L</sub> = 15 pF, | | 7 | 11 | ns | | <sup>†</sup> PLH | Any | Any | Out of phase output | $R_L = 400 \Omega$ | | 13 | 19 | no | | <sup>t</sup> PHL | | | Out-of-phase output | | | 12 | 19 | ns | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time. # SN54148, SN74148 switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see Figure 1) | PARAMETERT | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|-----------------|----------------|---------------------|--------------------|------------------------|-----|-----|------|----| | t <sub>PLH</sub> | 4 7 | 40.44 40 | la abasa sata d | | | 10 | 15 | | | | <sup>t</sup> PHL | 1–7 | A0, A1, or A2 | In-phase output | | | 9 | 14 | ns | | | <sup>t</sup> PLH | 4 7 | AO A1 a AO | Out of phase subsut | | | 13 | 19 | | | | <sup>t</sup> PHL | 1–7 | A0, A1, or A2 | Out-of-phase output | | | 12 | 19 | ns | | | <sup>t</sup> PLH | 0.7 | F0 | Out of abose subsub | | | 6 | 10 | | | | <sup>t</sup> PHL | 0–7 | EO | Out-of-phase output | | | 14 | 25 | ns | | | <sup>t</sup> PLH | 0.7 | 00 | la alaca autout | $C_L = 15 pF$ , | | 18 | 30 | | | | <sup>t</sup> PHL | 0–7 | GS | In-phase output | $R_L = 400 \Omega$ | R <sub>L</sub> = 400 Ω | | 14 | 25 | ns | | <sup>t</sup> PLH | FI | AO A4 AO | la abasa sutaut | | | 10 | 15 | | | | <sup>t</sup> PHL | EI | A0, A1, or A2 | In-phase output | | | 10 | 15 | ns | | | <sup>t</sup> PLH | FI | 00 | la abasa sutaut | | | 8 | 12 | | | | tpHL | EI | | In-phase output | | | 10 | 15 | ns | | | tpLH | EI | | In-phase output | 1 | | 10 | 15 | ns | | | <sup>t</sup> PHL | LI LI | LO | iii-piiase output | | | 17 | 30 | 115 | | <sup>†</sup> tp<sub>LH</sub> = propagation delay time, low-to-high-level output. tp<sub>HI</sub> = propagation delay time, high-to-low-level output. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | | | | | 5 | SN54LS | , | , | SN74LS | , | UNIT | |-----------------|-------------------------|-------------------|----------------------------------------------------|-----------------------------------------------------|-----|--------|------|-----|--------|------|------| | | PARAME | TER | TEST CON | IDITIONST | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNIT | | VIH | High-level input v | oltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.7 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | VOH | High-level output | voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4 | | 2.7 | 3.4 | | V | | | | | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | ., | | V <sub>OL</sub> | OL Low-level output v | voitage | $V_{IH} = 2 V,$<br>$V_{IL} = V_{IL} MAX$ | I <sub>OL</sub> = 8 mA | | | | | 0.35 | 0.5 | V | | | Input current at | 'LS148 inputs 1–7 | | C = MAX, V <sub>I</sub> = 7 V | | | 0.2 | | | 0.2 | | | l <sub>l</sub> | maximum input voltage | All other inputs | $V_{CC} = MAX,$ | | | | 0.1 | | | 0.1 | mA | | | High-level input | 'LS148 inputs 1-7 | .,, | | | | 40 | | | 40 | | | lн | current | All other inputs | V <sub>CC</sub> = MAX, | $V_{I} = 2.7 V$ | | | 20 | | | 20 | μΑ | | | Low-level input | 'LS148 inputs 1-7 | ., .,,, | | | | -0.8 | | | -0.8 | | | ΊL | current | All other inputs | $V_{CC} = MAX,$ | $V_{I} = 0.4 V$ | | | -0.4 | | | -0.4 | mA | | los | Short-circuit outpo | ut current§ | V <sub>CC</sub> = MAX | | -20 | | -100 | -20 | | -100 | mA | | la a | Cumply augrent | | V <sub>CC</sub> = MAX | Condition 1 | | 12 | 20 | | 12 | 20 | A | | ICC | Supply current | (See Note 6) | Condition 2 | | 10 | 17 | | 10 | 17 | mA | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 6: For 'LS147, I<sub>CC</sub> (Condition 1) is measured with input 7 grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with all inputs and outputs open. For 'LS148, I<sub>CC</sub> (Condition 1) is measured with inputs 7 and EI grounded, other inputs and outputs open; I<sub>CC</sub> (Condition 2) is measured with all inputs and outputs open. <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> Not more than one output should be shorted at a time. # SN54147, SN54148, SN54LS147, SN54LS148 SN74147, SN74148 (TIM9907), SN74LS147, SN74LS148 10-LINE TO 4-LINE AND 8-LINE TO 3-LINE PRIORITY ENCODERS SDLS053B - OCTOBER 1976 - REVISED MAY 2004 # SN54LS147, SN74LS147 switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|---------------------|--------------------|-----|-----|-----|------| | <sup>t</sup> PLH | A | A | la abasa sata d | | | 12 | 18 | | | <sup>t</sup> PHL | Any | Any | In-phase output | $C_{i} = 15 pF$ | | 12 | 18 | ns | | <sup>t</sup> PLH | Any | Any | Out-of-phase output | $R_L = 2 k\Omega$ | | 21 | 33 | 20 | | t <sub>PHL</sub> | | Any | | | | 15 | 23 | ns | # SN54LS148, SN74LS148 switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 2) | PARAMETER† | FROM<br>(INPUT) | TO<br>(OUTPUT) | WAVEFORM | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|---------------------|-------------------------|-----|-----|-------|------| | <sup>t</sup> PLH | 1–7 | AO A1 a AO | la abasa sutaut | | | 14 | 18 | | | <sup>t</sup> PHL | 1-7 | A0, A1, or A2 | In-phase output | | | 15 | 25 | ns | | <sup>t</sup> PLH | 1–7 | AO A1 a A0 | Out of above subsut | | | 20 | 36 | | | <sup>t</sup> PHL | 1-7 | A0, A1, or A2 | Out-of-phase output | | | 16 | 29 | ns | | <sup>t</sup> PLH | 0.7 | F0 | Out of phase subsut | | | 7 | 18 | | | <sup>t</sup> PHL | 0–7 | EO | Out-of-phase output | | | 25 | 40 ns | ns | | <sup>t</sup> PLH | 0–7 | 00 | la abasa sutaut | C <sub>L</sub> = 15 pF, | | 35 | 55 | | | <sup>†</sup> PHL | 0-7 | GS | In-phase output | $R_L = 2 k\Omega$ | | 9 | 21 | ns | | <sup>t</sup> PLH | Е | AO A1 a A0 | la abasa sutaut | | | 16 | 25 | | | <sup>t</sup> PHL | EI | A0, A1, or A2 | In-phase output | | | 12 | 25 | ns | | <sup>t</sup> PLH | FI | 00 | In about out of | | | 12 | 17 | | | <sup>t</sup> PHL | El | GS | In-phase output | - | | 14 | 36 | ns | | <sup>t</sup> PLH | El | EO | In-phase output | | | 12 | 21 | ns | | <sup>t</sup> PHL | LI LI | LO | in-priase output | | | 23 | 35 | 115 | <sup>†</sup> tpLH = propagation delay time, low-to-high-level output tpHL = propagation delay time, high-to-low-level output # PARAMETER MEASUREMENT INFORMATION SERIES 54/74 DEVICES - NOTES: A. $C_L$ includes probe and jig capacitance. - B. All diodes are 1N3064 or equivalent. - C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - D. S1 and S2 are closed for tp1 H, tpH1, tpH7, and tp1 7; S1 is open, and S2 is closed for tp7H; S1 is closed, and S2 is open for tp7I. - E. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O \approx 50~\Omega$ ; $t_r$ and $t_f \leq$ 7 ns for Series 54/74 devices and $t_r$ and $t_f \leq$ 2.5 ns for Series 54S/74S devices. - F. The outputs are measured one at a time, with one input transition per measurement. Figure 1. Load Circuits and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION SERIES 54LS/74LS DEVICES - NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All diodes are 1N3064 or equivalent. - C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - D. S1 and S2 are closed for tp1 H, tpH1, tpH7, and tp1 7; S1 is open, and S2 is closed for tp7H; S1 is closed, and S2 is open for tp7I. - E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples. - F. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O \approx 50 \Omega$ , $t_f \leq$ 1.5 ns, $t_f \leq$ 2.6 ns. - G. The outputs are measured one at a time, with one input transition per measurement. Figure 2. Load Circuits and Voltage Waveforms #### **APPLICATION INFORMATION** Figure 3. Priority Encoder for 16 Bits Because the '147/'LS147 and '148/'LS148 devices are combinational logic circuits, wrong addresses can appear during input transients. Moreover, for the '148/'LS148 devices, a change from high to low at El can cause a transient low on GS when all inputs are high. This must be considered when strobing the outputs. 6-Feb-2020 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------------------------|---------| | 78027012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | (4/5)<br>78027012A<br>SNJ54LS<br>148FK | Samples | | 7802701EA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 7802701EA<br>SNJ54LS148J | Samples | | 7802701FA | ACTIVE | CFP | W | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 7802701FA<br>SNJ54LS148W | Samples | | JM38510/36001B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001B2A | Samples | | JM38510/36001BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001BEA | Samples | | JM38510/36001BFA | ACTIVE | CFP | W | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001BFA | Samples | | M38510/36001B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001B2A | Samples | | M38510/36001BEA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001BEA | Samples | | M38510/36001BFA | ACTIVE | CFP | W | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | JM38510/<br>36001BFA | Samples | | SN54LS148J | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | SN54LS148J | Samples | | SN74LS148D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS148 | Samples | | SN74LS148DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | LS148 | Samples | | SN74LS148N | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | 0 to 70 | SN74LS148N | Samples | | SN74LS148NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 74LS148 | Samples | | SNJ54LS148FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 78027012A<br>SNJ54LS<br>148FK | Samples | | SNJ54LS148J | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 7802701EA<br>SNJ54LS148J | Samples | # PACKAGE OPTION ADDENDUM 6-Feb-2020 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|----------------------|--------------------|--------------|--------------------------|---------| | SNJ54LS148W | ACTIVE | CFP | W | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 7802701FA<br>SNJ54LS148W | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LS148, SN74LS148: Catalog: SN74LS148 # **PACKAGE OPTION ADDENDUM** 6-Feb-2020 • Military: SN54LS148 www.ti.com NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Apr-2013 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LS148DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 8-Apr-2013 #### \*All dimensions are nominal | Ī | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | | SN74LS148DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | # FK (S-CQCC-N\*\*) # LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # W (R-GDFP-F16) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP2-F16 # 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated