# CENESAS

### AT25SF641B

64-Mbit SPI Serial Flash Memory with Dual I/O and Quad I/O Support

#### <span id="page-0-0"></span>**Features**

- Single 2.7 V 3.6 V Single Supply Voltage
- 64-Mbit Flash Memory
- Serial Peripheral Interface (SPI) Compatible
	- Supports SPI modes 0 and 3
	- $\cdot$  Supports single input/output operations (1,1,1)
	- Supports dual input and dual output operations (1-1-2), (1-2-2), (0-2-2)
	- Supports quad input and quad output operations (1-1-4), (1-4-4), (0-4-4)
- 133 MHz Maximum Operating Frequency
- Erase Size and Duration
	- Uniform 4-kbyte Block Erase (65 ms typical)
	- Uniform 32-kbyte Block Erase (150 ms typical)
	- Uniform 64-kbyte Block Erase (240 ms typical)
	- Full Chip Erase (30 seconds typical)
- Continuous Read mode (with 8/16/32/64 bytes wrap) optimized for XiP
- Serial Flash Discoverable Parameters (SFDP, JESD216B) support
- OTP Memory
	- Three Protected Programmable Security Register Pages (Page size: 256 bytes)
	- 64-bit factory programmable UID register
- $\blacksquare$  Hardware Write Protection (WP pin)
- Software Write protection (Programmable non-volatile control registers)
- Program and Erase Suspend and Resume
- Byte programming size: up to 256 bytes
- **Low Power Dissipation** 
	- Standby Current (14 µA typical)
	- Deep Power-Down Current (1 µA typical)
- Endurance: 100,000 Program and Erase Cycles
- Data Retention: 20 Years
- Industrial Temperature Range  $(-40 °C)$  to 85 °C)
- Industry Standard Green (Pb/Halide-free/RoHS Compliant) Package Options
	- $\cdot$  8-pad W-SOIC (0.208<sup>n</sup>)
	- $\cdot$  8-pad Ultra-Thin DFN (5 x 6 x 0.6 mm)
	- Die Wafer Form
	- Other Package Options (contact Renesas Electronics)



## **Contents**





#### **AT25SF641B Datasheet**





## <span id="page-3-0"></span>**[Figures](#page-7-1)**





### <span id="page-4-0"></span>**[Tables](#page-9-1)**





## <span id="page-5-0"></span>**1. Product Overview**

The AT25SF641B is a serial interface Flash memory device designed for a wide variety of high-volume consumer based applications in which program code is shadowed from Flash memory into embedded or external RAM for execution. The flexible erase architecture of the AT25SF641B also is ideal for data storage, eliminating the need for additional data storage devices.

The AT25SF641B erase block sizes are optimized to meet the needs of today's code and data storage applications. This means memory space can be used much more efficiently. Because certain code modules and data storage segments must reside in their own erase regions, the wasted and unused memory space that occurs with large-block-erase Flash memory devices can be reduced greatly. This increased memory space allows additional code routines and data storage segments to be added, while maintaining the same overall device density.

This device also contains three Security Register pages for unique device serialization, system-level Electronic Serial Number (ESN) storage, locked key storage, etc. These pages can be locked individually.

The physical block size for this device is 4 Mbit.



## <span id="page-6-0"></span>**2. Pin Descriptions and Package Pinouts**

**Table 1. Pin Descriptions** 

<span id="page-6-1"></span>





#### **Table 1. Pin Descriptions** *(continued)*





<span id="page-7-0"></span>Figure 1. 8-SOIC (208-mil) – Top View **Figure 2. 8-UDFN** – Top View

<span id="page-7-1"></span>



## <span id="page-8-0"></span>**3. Block Diagram**



<span id="page-8-1"></span>Note: I/O3-0 pin naming convention is used for Dual-I/O and Quad-I/O commands.

**Figure 3. Block Diagram**



## <span id="page-9-0"></span>**4. Memory Array**

To provide the greatest flexibility, the memory array of the AT25SF641B can be erased in four levels of granularity, including a full-chip erase. The size of the erase blocks is optimized for both code and data storage applications, allowing both code and data segments to reside in their own erase regions. The Memory Architecture Diagram illustrates each erase level.

<span id="page-9-1"></span>

#### **Table 2. Memory Architecture Diagram: Block Erase Detail**



<span id="page-10-0"></span>

#### Table 3. AT25SF641B Device Block Memory Map - Page Erase and Page Program



## <span id="page-11-0"></span>**5. Device Operation**

The AT25SF641B is controlled by a set of commands sent from a host controller, SPI Master. The SPI Master communicates with the AT25SF641B through the SPI bus, which consists of four pins: Chip Select (CS), Serial Clock (SCK), Serial Input (SI), and Serial Output (SO).

The SPI protocol defines a total of four modes of operation (mode 0, 1, 2, or 3). The AT25SF641B supports the two most common modes, SPI modes 0 and 3. For these modes, data is latched in on the rising edge of SCK and output on the falling edge of SCK.



**Figure 4. SPI Mode 0 and 3**

#### <span id="page-11-5"></span><span id="page-11-1"></span>**5.1 Dual Output Read (1-1-2)**

The AT25SF641B features a Dual-Output Read mode that allows two bits of data to be clocked out of the device every clock cycle to improve throughput. To do this, both the SI and SO pins are used as outputs for the transfer of data bytes. With the Dual-Output Read Array command, the SI pin becomes an output along with the SO pin.

#### <span id="page-11-2"></span>**5.2 Dual I/O Read (1-2-2)**

The AT25SF641B supports Dual I/O (1-2-2) transfers, which enhance throughput over the standard SPI mode. This mode transfers the command on the SI pin, but the address and data are transferred on the SI and SO pins. This means that only half the number of clocks are required to transfer the address and data.

### <span id="page-11-3"></span>**5.3 Quad Output Read (1-1-4)**

The AT25SF641B features a Quad-Output Read mode that allows four bits of data to be clocked out of the device every clock cycle to improve throughput. To do this, the SI, SO, WP, and HOLD pins are used as outputs for the transfer of data bytes. With the Quad-Output Read Array command, the SI, WP, and HOLD pins become outputs along with the SO pin.

#### <span id="page-11-4"></span>**5.4 Quad I/O Read (1-4-4)**

The AT25SF641B supports Quad I/O (1-4-4) transfers, which enhance throughput over the standard SPI mode. This mode transfers the command on the SI pin, but the address and data are transferred on the SI, SO, WP, and HOLD pins. This means that only a quarter of the number of clocks are required to transfer the address and data. With the Quad I/O Read Array command, the SI, WP, and HOLD and SO pins become inputs during the address transfer, and switch to outputs during the data transfer.



## <span id="page-12-0"></span>**6. Commands and Addressing**

A valid command or operation must be started by asserting the  $\overline{CS}$  pin. After that, the host controller must clock out a valid 8-bit opcode on the SPI bus. Following the opcode, command-dependent information, such as address and data bytes, can be clocked out by the host controller. All opcode, address, and data bytes are transferred with the most-significant bit (MSB) first. An operation is ended by deasserting the  $\overline{\text{CS}}$  pin.

Opcodes not supported by the AT25SF641B are ignored, and no operation is started. The device continues to ignore any data presented on the SI pin until the start of the next operation (CS pin deasserted, then reasserted). If the CS pin is deasserted before complete opcode and address information is sent to the device, the device simply returns to the idle state and waits for the next operation.

Device addressing requires three bytes, representing address bits A23-A0, to be sent. Since the upper address limit of the AT25SF641B memory array is 7FFFFFh, address bits A23-A22 are always ignored by the device.

<span id="page-12-1"></span>

#### **Table 4. AT25SF641B Command Table**





#### **Table 4. AT25SF641B Command Table** *(continued)*

1. OP = Opcode (command number), AD = Address. DA = Data. 0 indicates the corresponding transfer does not occur in that command. 1 indicates the transfer does occur. For example, 1-0-0 indicates a command transfer occurs, but no address or data transfers occur. Op: Opcode or Commands (8-bits): 0 => No Opcode [continuous Read], 1 => 8 clocks for Opcode, 2 => 4 clocks for Opcode,

4 => 2 clocks for opcode.

AD: Address (24-bits) Only: 0 => No address, Opcode only operation, 1 => 24 clocks for Address, 2 => 12 clocks for address, 4 => 6 clocks for address.

AD: Address (24-bits) + Mode (8-bits): 2 => 12 clocks for address, 4 clocks for mode [BBh only], 4 => 6 clocks for address, 2 clocks for mode [EBh and E7h].

DA: Data(8-bits):  $1 \Rightarrow 8$  clocks for byte,  $2 \Rightarrow 4$  clocks for byte,  $4 \Rightarrow 2$  clocks for byte.



## <span id="page-14-0"></span>**7. Read Commands**

### <span id="page-14-1"></span>**7.1 Read Array (0Bh and 03h)**

The Read Array command can be used to sequentially read a continuous stream of data from the device by providing the clock pin once the initial starting address is specified. The device incorporates an internal address counter that automatically increments every clock cycle.

To perform the Read Array operation, the CS pin first must be asserted, and the appropriate opcode (0Bh or 03h) must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting address location of the first byte to read within the memory array. If the 0Bh opcode is used for the Read Array operation, an additional dummy byte must be clocked into the device after the three address bytes.

After the three address bytes (and the dummy byte, if using opcode 0Bh) have been clocked in, additional clock cycles result in data being output on the SO pin. The data is always output with the MSB of a byte first. When the last byte (7FFFFFh) of the memory array has been read, the device continues reading back at the beginning of the array (000000h). No delays are incurred when wrapping around from the end of the array to the beginning of the array.

Deasserting the CS pin terminates the read operation and puts the SO pin into high-impedance state. The CS pin can be deasserted at any time and does not require a full byte of data be read.

<span id="page-14-2"></span>

<span id="page-14-3"></span>**Figure 6. Read Array - 0Bh Opcode**



#### <span id="page-15-0"></span>**7.2 Dual-Output Read Array (3Bh)**

The Dual-Output Read Array command is similar to the standard Read Array command and can be used to sequentially read a continuous stream of data from the device by providing the clock pin once the initial starting address has been specified. Unlike the standard Read Array command, the Dual-Output Read Array command allows two bits of data to be clocked out of the device on every clock cycle, rather than just one.

To perform the Dual-Output Read Array operation, the  $\overline{CS}$  pin must first be asserted; then, the opcode 3Bh must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, a single dummy byte also must be clocked into the device.

After the three address bytes and the dummy byte have been clocked in, additional clock cycles output data on both the SO and SI pins. The data is output with the MSB of a byte first, and the MSB is output on the SO pin. During the first clock cycle, bit seven of the first data byte is output on the SO pin, while bit six of the same data byte is output on the SI pin. During the next clock cycle, bits five and four of the first data byte are output on the SO and SI pins, respectively. The sequence continues with each byte of data being output after every four clock cycles. When the last byte (7FFFFFh) of the memory array has been read, the device continues reading from the beginning of the array (000000h). There are no delays when wrapping around from the end of the array to the beginning of the array. Deasserting the CS pin terminates the read operation and puts the SO and SI pins into a high-impedance state. The CS pin can be deasserted at any time and does not require that a full byte of data be read.

<span id="page-15-1"></span>

**Figure 7. Dual-Output Read Array** 



#### <span id="page-16-0"></span>**7.3 Dual-I/O Fast Read Array (BBh)**

The Dual-I/O Fast Read Array command is similar to the Dual-Output Read Array command and can be used to sequentially read a continuous stream of data from the device by providing the clock pin once the initial starting address with two bits of address on each clock and two bits of data on every clock cycle.

To perform the Dual-I/O Fast Read Array operation, the  $\overline{CS}$  pin must first be asserted; then, the opcode BBh must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, a single mode byte also must be clocked into the device.

After the three address bytes and the mode byte have been clocked in, additional clock cycles output data on both the SO and SI pins. The data is always output with the MSB of a byte first, and the MSB is always output on the SO pin. During the first clock cycle, bit seven of the first data byte is output on the SO pin, while bit six of the same data byte is output on the SI pin. During the next clock cycle, bits five and four of the first data byte are output on the SO and SI pins, respectively. The sequence continues with each byte of data output after every four clock cycles. When the last byte (7FFFFFh) of the memory array has been read, the device continues reading from the beginning of the array (000000h). No delays are incurred when wrapping around from the end of the array to the beginning of the array. Deasserting the CS pin terminates the read operation and puts the SO and SI pins into a high-impedance state. The CS pin can be deasserted at any time and does not require that a full byte of data be read.



<span id="page-16-1"></span>**Figure 8. Dual-I/O Fast Read Array (Initial command or previous M5, M4** ≠ **1,0)**



#### **7.3.1 Dual-I/O Fast Read Array (BBh) with Conti[nuous R](#page-17-0)ead Mode**

The Fast Read Dual I/O command can further reduce command overhead through setting the Continuous Read Mode bits (M7-0) after the input Address bits (A23-0), as shown in Figure 9. The upper nibble of M7-4 controls the length of the next Fast Read Dual I/O command through the inclusion, or exclusion, of the first byte command code. The lower nibble bits of M3-0 are don't care (x). However, the I/O pins must be high-impedance prior to the falling edge of the first data out clock. If the Continuous Read Mode bits M5-4 = (1,0), the next Fast Read Dual I/O command (after CS is raised and then lowered) does not require the BBh command code. This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after  $\overline{CS}$  is asserted low. If the Continuous Read Mode bits M5-4 do not equal to (1,0), the next command (after CS is raised and then lowered) requires the first byte command code, thus returning to normal operation. A Continuous Read Mode Reset command can also be used to reset M7-0 before issuing normal commands.



<span id="page-17-0"></span>**Figure 9. Dual-I/O Fast Read Array (Previous command set M5, M4 = 1,0)**



#### <span id="page-18-0"></span>**7.4 Quad Output Fast Read Array (6Bh)**

The Quad-Output Fast Read Array command is followed by a three-byte address (A23 - A0) and one dummy byte, each bit being latched in during the rising edge of SCLK; then, the memory contents are shifted out four bits per clock cycle from I/O $_3$ , I/O $_2$ , I/O $_4$ , and I/O $_0$ . The first byte addressed can be at any location. The address automatically increments to the next higher address after each byte of data is shifted out.



<span id="page-18-1"></span>**Figure 10. Quad-Output Fast Read Array**



#### <span id="page-19-0"></span>**7.5 Quad-I/O Fast Read Array (EBh)**

The Quad-I/O Fast Read Array command is similar to the Quad-Output Fast Read Array command. It allows four bits of address to be clocked into the device on every clock cycle, rather than just one.

To perform the Quad-I/O Read Array operation, the CS pin must first be asserted; then, the opcode EBh must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, a single mode byte must also be clocked into the device.

After the three address bytes, the mode byte and two dummy bytes have been clocked in, additional clock cycles output data on the I/O<sub>3-0</sub> pins. The data is output with the MSB of a byte first, and the MSB is output on the I/O<sub>3</sub> pin. During the first clock cycle, bit 7 of the first data byte is output on the I/O $_3$  pin while bits 6, 5, and 4 of the same data byte are output on the I/O<sub>2</sub>, I/O<sub>1</sub> and I/O<sub>0</sub> pins, respectively. During the next clock cycle, bits 3, 2, 1, and 0 of the first data byte are output on the I/O<sub>3</sub>, I/O<sub>2</sub>, I/O<sub>1</sub> and I/O<sub>0</sub> pins, respectively. The sequence continues with each byte of data being output after every two clock cycles.

When the last byte (7FFFFFh) of the memory array has been read, the device continues reading from the beginning of the array (000000h). No delays are incurred when wrapping around from the end of the array to the beginning of the array. Deasserting the CS pin terminates the read operation and puts the I/O $_3$ , I/O $_2$ , I/O $_4$  and I/O $_0$ pins into a high-impedance state. The CS pin can be deasserted at any time and does not require a full byte of data to be read. The Quad Enable bit (QE) of the Status Register must be set to enable for the Quad-I/O Read Array command.



<span id="page-19-1"></span>**Figure 11. Quad-I/O Read Array (Initial command or previous M5, M4 ≠ 1,0)** 



#### **7.5.1 Quad-I/O Fast Read Array (EBh) with Conti[nuous R](#page-19-1)ead Mode**

The Fast Read Quad I/O command can further reduce command overhead through setting the Continuous Read Mode bits (M7-0) after the input Address bits (A23-0), as shown in Figure 11. The upper nibble (M7-4) of the Continuous Read Mode bits controls the length of the next Fast Read Quad I/O command through the inclusion, or exclusion, of the first byte command code. The lower nibble bits (M3-0) of the Continuous Read Mode bits are don't care. However, the IO pins must be high-impedance prior t[o the fallin](#page-20-0)g edge of the first data out clock. If the Continuous Read Mode bits M5-4 = (1,0), the next Quad-I/O Read Array command (after CS is raised and then lowered) does not require the EBh command code, as shown in Figure 12. This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after CS is asserted low. If the *Continuous Read Mode* bits M5-4 do not equal to (1,0), the next command (after CS is raised and then lowered) requires the first byte command code, thus returning to normal operation. A Continuous Read Mode Reset command can also be used to reset M7-0 before issuing normal commands.



<span id="page-20-0"></span>**Figure 12. Quad I/O Read Array with Continuous Read Mode (Previous Command Set M5, M4 = 1,0)**



#### **7.5.2 Set Burst with Wrap (77h)**

<span id="page-21-1"></span>The Set Bu[rst with](#page-21-1) Wra[p comman](#page-21-0)d is used in conjunction with the Quad I/O Fast Read and Quad I/O Word Fast Read command to access a fixed length (8-, 16-, 32-, or 64-byte) section within a 256-byte page in standard SPI mode (see Table 5 and Figure 13).

| <b>W6, W5</b> |                    | $W4 = 0$           | $WA = 1$ (Default) |             |  |
|---------------|--------------------|--------------------|--------------------|-------------|--|
|               | <b>Wrap Around</b> | <b>Wrap Length</b> | <b>Wrap Around</b> | Wrap Length |  |
| 0<br>0        | Yes                | 8 bytes            | No                 | N/A         |  |
| 0             | Yes                | 16 bytes           | No                 | N/A         |  |
|               | Yes                | 32 bytes           | No                 | N/A         |  |
|               | Yes                | 64 bytes           | No                 | N/A         |  |

**Table 5. Set Burst with Wrap Command Functions**



#### **Figure 13. Set Burst with Wrap Timing (SPI Mode)**

<span id="page-21-0"></span>The Set Burst with Wrap command sequence is:  $\overline{CS}$  goes low  $\rightarrow$  Send Set Burst with Wrap command  $\rightarrow$  Send 24 Dummy bits  $\rightarrow$  Send 8 Wrap bits  $\rightarrow$  CS goes high.

If W6-4 is set by a Set Burst with Wrap command, all the following Fast Read Quad I/O and Word Read Quad I/O commands use the W6-4 setting to access the 8-, 16-, 32-, or 64-byte section within any page. To exit the Wrap Around function and return to normal read operation, issue another Set Burst with Wrap command to set W4=1. The default value of W4 at power-on is 1.



### <span id="page-22-0"></span>**7.6 Quad-I/O Word Fast Read (E7h)**

The Quad I/O Word Fast Read command is similar to the Quad Fast Read command, except that the lowest address bit (A0) must equal 0 and have two dummy clock cycles. Figure 14 shows the command sequence; the first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The Quad Enable bit (QE) of the Status Register (S9) must be set to enable.



**Figure 14. Quad I/O Word Fast Read Timing (Initial Command Set M5, M4 ≠ 1,0) SPI Mode**

#### <span id="page-22-1"></span>**7.6.1 Quad I/O Word Fast Read with Continuous Read Mode**

The Quad I/O Word Fast Read command can further reduce command overhead by setting the Continuous Read [Mode bits](#page-22-2) (M7-0) after input of the Address bits (A23-0). If the Continuous Read Mode bits (M5-4) = (1, 0), the next Quad I/O Fast Read command (after CS is raised and then lowered) does not require the E7h command code. Figure 15 shows the command sequence. If the Continuous Read Mode bits M5-4 do not equal to (1,0), the next command requires the first E7h command code, thus returning to normal operation. A Continuous Read Mode Reset command also can be used to reset (M5-4) before issuing normal command.



<span id="page-22-2"></span>**Figure 15. Quad I/O Word Fast Read Timing (Previous Command Set M5, M4 = 1,0) SPI Mode**



#### **7.6.2 Quad I/O Word Fast Read with 8-, 16-, 32-, 64-Byte Wrap Around in Standard SPI Mode**

The Quad I/O Fast Read command also can be used to access a specific portion within a page by issuing a Set Burst with Wrap (77h) command prior to E7h. The Set Burst with Wrap (77h) command can enable or disable the Wrap Around feature for the following E7h commands. When enabled, the data accessed can be limited to an 8-, 16-, 32-, or 64-byte section of a 256-byte page. The output data starts at the initial address specified in the command when it reaches the ending boundary of the 8-, 16-, 32-, or 64-byte section. The output wraps around to the beginning boundary automatically until CS is pulled high to terminate the command.

The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8-, 16-, 32-, or 64-bytes) of data without issuing multiple read commands.

The Set Burst with Wrap command allows three Wrap Bits (W6-4) to be set. W4 enables or disables the wrap around operation; W5 specifies the length of the wrap around section within a page.

## <span id="page-23-0"></span>**7.7 Read Serial Flash Discoverable Parameter (5Ah)**

The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial Flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. SFDP is a JEDEC Standard, JESD216D. For more detailed SFDP values, contact Renesas Electronics.



<span id="page-23-1"></span>**Figure 16. Read Serial Flash Discoverable Parameter Command Sequence Diagram**



## <span id="page-24-1"></span><span id="page-24-0"></span>**8. Program and Erase Commands**

#### **8.1 Byte/Page Program (02h)**

The Byte/Page Program command allows one to 256 bytes of data to be programmed into previously erased memory locations. An era[sed memory](#page-30-1) location is one that has all eight bits set to the logical 1 state (a byte value of FFh). Before a Byte/Page Program command can be started, the Write Enable command must have been issued to the device (see Section 9.1) to set the Write Enable Latch (WEL) bit of the Status Register to a logical 1 state.

To perform a Byte/Page Program command, an opcode of 02h must be clocked into the device, followed by the three address bytes denoting the first byte location of the memory array to begin programming at. After the address bytes have been clocked in, data can then be clocked into the device and is stored in an internal buffer.

If the starting memory address denoted by A23-A0 does not fall on an even 256-byte page boundary (A7-A0 are not all 0), special circumstances regarding which memory locations to be programmed apply. In this situation, any data that is sent to the device that goes beyond the end of the page wraps around back to the beginning of the same page. For example, if the starting address denoted by A23-A0 is 0000FEh, and three bytes of data are sent to the device, then the first two bytes of data are programmed at addresses 0000FEh and 0000FFh, and the last byte of data is programmed at address 000000h. The remaining bytes in the page (addresses 000001h through 0000FDh) are not programmed and remain in the erased state (FFh). Also, if more than 256 bytes of data are sent to the device, only the last 256 bytes sent are latched into the internal buffer.

When the CS pin is deasserted, the device takes the data stored in the internal buffer and programs it into the appropriate memory array locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If fewer than 256 bytes of data were sent to the device, the remaining bytes within the page are not programmed and remain in the erased state (FFh). The programming of the data bytes is internally self-timed and, if only programming a single byte, must take place in a time of  $t_{\text{PP}}$  or  $t_{\text{BP}}$ .

The three address bytes and at least one complete data byte must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation and no data is programmed into the memory array. Also, if the memory is in the protected state, the Byte/Page Program command is not executed, and the device returns to the idle state once the CS pin has been deasserted. The WEL bit in the Status Register is reset to the logical 0 state if: the program cycle aborts due to an incomplete address being sent, an incomplete byte of data is sent, the CS pin is deasserted on uneven byte boundaries, or the memory location to be programmed is protected.

While the device is programming, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled, rather than waiting the  $t_{BP}$  or t<sub>PP</sub> time to determine if the data bytes have finished programming. At some point before the program cycle completes, the WEL bit in the Status Register is reset to the logical 0 state.

<span id="page-24-2"></span>







**Figure 18. Page Program**

#### <span id="page-25-1"></span><span id="page-25-0"></span>**8.2 Quad Page Program (32h)**

This command is for programming the memory using pins: IO $_0$ , IO $_1$ , IO $_2$ , and IO $_3$ . To use this command, the Quad enable (bit 9 in Status Register) must be set (QE=1). A Write Enable command must previously have been executed to set the Write Enable Latch bit before sending the Page Program command. The Quad Page Program command is entered by driving CS low, followed by the command code (32h), three address bytes, and at least [one data b](#page-25-2)yte on I/O pins.

Figure 19 shows the command sequence. If more than 256 bytes are sent to the device, previously latched data are discarded, and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If fewer than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without affecting other bytes of the same page. CS must be driven high after the eighth bit of the last data byte has been latched in; otherwise, the Quad Page Program command is not executed.

As soon as  $\overline{CS}$  is driven high, the self-timed Quad Page Program cycle (whose duration is t<sub>PP</sub>) is initiated. While the Quad Page Program cycle is in progress, the Status Register can be read to check the value of the Write in Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle; it is 0 when do[ne. At so](#page-31-1)me [unspeci](#page-32-1)fied time before the cycle is completed, the Write Enable Latch bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, BP0) bits (see Table 6 and Table 7) is not executed.



<span id="page-25-2"></span>**Figure 19. Quad Page Program (32h) Timing**



#### <span id="page-26-0"></span>**8.3 Block Erase (20h, 52h, or D8h)**

A block of 4, 32, or 64 kbytes can be erased (all bits set to the logical 1 state) in a single operation by using one of three different opcodes for the Block Erase command. An opcode of 20h is used for a 4-kbytes erase, an opcode of 52h is used for a 32-kbytes erase, and D8h is used for a 64-kbytes erase. Before a Block Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state.

To perform a Block Erase, the CS pin must first be asserted and the appropriate opcode (20h, 52h, or D8h) must be clocked into the device. After the opcode has been clocked in, the three address bytes specifying an address within the 4- or 32- or 64-kbytes block to be erased must be clocked in. Any additional data clocked into the device is ignored. When the CS pin is deasserted, the device erases the appropriate block. The erasing of the block is internally self-timed and takes place in a time of  $t_{BLKE}$ .

Since the Block Erase command erases a region of bytes, the lower order address bits do not need to be decoded by the device. Therefore, for a 4-kbytes erase, address bits A11-A0 are ignored by the device, and their values can be either a logical 1 or 0. For a 32-kbytes erase, address bits A14-A0 are ignored by the device. For a 64 kbytes erase, address bits A15-A0 are ignored by the device. Despite the lower-order address bits not being decoded by the device, the complete three address bytes must still be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on a byte boundary (multiples of eight bits); otherwise, the device aborts the operation, and no erase operation is performed.

If the memory is in the protected state, the Block Erase command is not executed, and the device returns to the idle state once the CS pin has been deasserted.

The WEL bit in the Status Register is reset to the logical 0 state if: the erase cycle aborts due to an incomplete address being sent, the CS pin is deasserted on uneven byte boundaries, or because a memory location within the region to be erased is protected.

While the device is executing a successful erase cycle, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register is reset to the logical 0 state.

<span id="page-26-1"></span>

**Figure 20. Block Erase Timing**



#### <span id="page-27-0"></span>**8.4 Chip Erase (60h or C7h)**

The entire memory array can be erased in a single operation by using the Chip Erase command. Before a Chip Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state.

Two opcodes (60h and C7h) can be used for the Chip Erase command. There is no difference in device functionality when using the two opcodes; thus, they can be used interchangeably. To perform a Chip Erase, one of the two opcodes must be clocked into the device. Since the entire memory array is to be erased, no address bytes need to be clocked into the device, and any data clocked in after the opcode is ignored. When the CS pin is deasserted, the device erases the entire memory array. The erasing of the device is internally self-timed and takes place in a time of  $t_{CHPF}$ .

The complete opcode must be clocked into the device before the  $\overline{CS}$  pin is deasserted, and the  $\overline{CS}$  pin must be deasserted on an byte boundary (multiples of eight bits); otherwise, no erase is performed. Also, if the memory array is in the protected state, the Chip Erase command is not executed, and the device returns to the idle state once the CS pin has been deasserted. The WEL bit in the Status Register is reset to the logical 0 state if the CS pin is deasserted on uneven byte boundaries, or if the memory is in the protected state.

While the device is executing a successful erase cycle, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register is reset to the logical 0 state.



<span id="page-27-1"></span>**Figure 21. Chip Erase Timing**



#### <span id="page-28-0"></span>**8.5 Program/Erase Suspend (75h)**

The Program/Erase Suspend command allows an in-progress program or erase operation to be suspended so that other device operations can be performed. For example, by suspending an erase operation to a particular block, the system can perform functions such as a program or read to a different block.

Chip Erase cannot be suspended. The Program/Erase Suspend command is ignored if it is issued during a Chip Erase.A program operation can be performed while an erase operation is suspended, but the program operation cannot be suspended while an erase operation is currently suspended.

Other device operations, such as a Read Status Register, can also be performed while a program or erase operation is suspended.

Since the need to suspend a program or erase operation is immediate, the Write Enable command does not need to be issued prior to the Program/Erase Suspend command being issued. Thus, the Program/Erase Suspend command operates independently of the state of the WEL bit in the Status Register.

To perform a Program/Erase Suspend, the CS pin must first be asserted, and the 75h opcode must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode is ignored. When the CS pin is deasserted, the program or erase operation currently in progress is suspended. The Suspend (E\_SUS or P\_SUS) bits in the Write Status Register are set to the logical 1 state to indicate that the program or erase operation has been suspended. Also, the RDY/BSY bit in the Status Register indicates that the device is ready for another operation. The complete opcode must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on a byte boundary (multiples of eight bits); otherwise, no suspend operation is performed.

A program operation is not allowed to a block that has been erase suspended. If a program operation is attempted to an erase suspended block, then the program operation aborts, and the WEL bit in the Status Register is reset to a logical 0 state. Likewise, an erase operation is not allowed to a block that included the page that has been program suspended. If attempted, the erase operation aborts, and the WEL bit in the Status Register is reset to a logical 0 state.

If an attempt is made to perform an operation that is not allowed during a program or erase suspend, such as a Write Status Register operation, the device ignores the opcode, and no operation is performed. The state of the WEL bit in the Status Register is not affected.

Note: Repeated suspend/resume sequences might significantly impact progress of the erase or program operation. To ensure timely completion of the erase or program operation, limit the number of suspend/resume sequences during the same erase or program operation; alternatively, provide sufficient time (up to 3.5 ms for a 4 kB erase; up to 55 ms for a 64 kB erase) after a resume operation to allow the erase or program operation to complete.



**Figure 22. Erase/Program Suspend Timing**

<span id="page-28-1"></span>Note: A read operation from a physical block that includes a suspended area might provide unreliable data. For the definition of the physical block and for the techniques to ensure high data integrity, see application note AN-500.



#### <span id="page-29-0"></span>**8.6 Program/Erase Resume (7Ah)**

The Program/Erase Resume command allows a suspended program or erase operation to be resumed and continue programming a Flash page or erasing a Flash memory block where it left off. The Program/Erase Resume command is accepted by the device only if the E\_SUS or P\_SUS bit in the Write Status Register is 1, and the RDY/BSY bit is 0. If the E\_SUS and P\_SUS bits are 0, or the RDY/BSY bit is 1, the Program/Erase Resume command is ignored by the device. As with the Program/Erase Suspend command, the Write Enable command does not need to be issued before to the Program/Erase Resume command is issued. Thus, the Program/Erase Resume command operates independently of the state of the WEL bit in the Status Register.

To perform Program/Erase Resume, the  $\overline{CS}$  pin must first be asserted, and opcode 7Ah must be clocked into the device.

No address bytes need to be clocked into the device, and any data clocked in after the opcode is ignored. When the CS pin is deasserted, the program or erase operation currently suspended resumes. The E\_SUS or P\_SUS bit in the Status Register is reset back to the logical 0 state to indicate the program or erase operation is no longer suspended. Also, the RDY/BSY bit in the Status Register indicates that the device is busy performing a program or erase operation. The complete opcode must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on a byte boundary (multiples of eight bits); otherwise, no resume operation is performed.

During a simultaneous Erase Suspend/Program Suspend condition, issuing the Program/Erase Resume command results in the program operation resuming first. After the program operation has been completed, the Program/Erase Resume command must be issued again for the erase operation to be resumed.

While the device is busy resuming a program or erase operation, any attempts at issuing the Program/Erase Suspend command are ignored. Thus, if a resumed program or erase operation needs to be subsequently suspended again, the system must either wait before issuing the Program/Erase Suspend command, or it must check the status of the RDY/BSY bit or the E\_SUS or P\_SUS bit in the Status Register to determine if the previously suspended program or erase operation has resumed.



<span id="page-29-1"></span>**Figure 23. Erase/Program Resume Command Timing**



## <span id="page-30-1"></span><span id="page-30-0"></span>**9. Protection Commands and Features**

#### **9.1 Write Enable (06h)**

The Write Enable command sets the Write Enable Latch (WEL) bit in the Status Register to a logical 1 state. The WEL bit must be set before a Byte/Page Program, Erase, Program Security Register Pages, Erase Security Register Pages or Write Status Register command can be executed. This makes the issuance of these commands a two step process, thus reducing the chances of a command being accidentally or erroneously executed. If the WEL bit in the Status Register is not set prior to the issuance of one of these commands, the command is not executed.

To issue the Write Enable command, the CS pin must first be asserted, and the opcode of 06h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode is ignored. When the CS pin is deasserted, the WEL bit in the Status Register is set to a logical 1. The complete opcode must be clocked into the device before the  $\overline{\text{CS}}$  pin is deasserted, and the  $\overline{\text{CS}}$  pin must be deasserted on an byte boundary (multiples of eight bits); otherwise, the device aborts the operation, and the WEL bit state does not change.



**Figure 24. Write Enable Timing**

#### <span id="page-30-3"></span><span id="page-30-2"></span>**9.2 Write Disable (04h)**

The Write Disable command resets the Write Enable Latch (WEL) bit in the Status Register to the logical 0 state. With the WEL bit reset, all Byte/Page Program, Era[se, Program](#page-30-1) Security Register Page, and Write Status Register commands are not executed. Other conditions can also cause the WEL bit to be reset; for more details, see the WEL bit section of the Status Register description (Section 9.1).

To issue this command, the CS pin must be asserted first, and the opcode of 04h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode is ignored. When the CS pin is deasserted, the WEL bit in the Status Register is reset to a logical 0. The complete opcode must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on an byte boundary (multiples of eight bits); otherwise, the device aborts the operation, and the WEL bit state does not change.

<span id="page-30-4"></span>

**Figure 25. Write Disable Timing**



#### <span id="page-31-0"></span>**9.3 Non-Volatile Protection**

<span id="page-31-1"></span>The device can be software-protected against erroneous or malicious program or erase operations by using the Non-Vola[tile Prot](#page-31-1)ection feature. Non-Volatile Protection can be enabled or disabled by using the Write Status Register command to change the value of the Protection (CMP, BP4, BP3, BP2, BP1, BP0) bits in the Status Register. Table 6 outlines the states of the Protection bits and the associated protection area.

| <b>Protection Bits</b> |              |                 |                 | <b>Memory Content</b> |                      |                    |  |
|------------------------|--------------|-----------------|-----------------|-----------------------|----------------------|--------------------|--|
| <b>SEC</b>             | <b>TB</b>    | BP <sub>2</sub> | BP <sub>1</sub> | BP <sub>0</sub>       | <b>Address Range</b> | <b>Portion</b>     |  |
| X                      | X            | $\Omega$        | $\Omega$        | $\Omega$              | None                 | None               |  |
| 0                      | 0            | 0               | $\Omega$        | 1                     | 7E0000h - 7FFFFFh    | Upper 1/64         |  |
| 0                      | 0            | $\Omega$        | $\mathbf{1}$    | $\mathbf 0$           | 7C0000h - 7FFFFFh    | Upper 1/32         |  |
| $\Omega$               | 0            | 0               | 1               | 1                     | 780000h - 7FFFFFh    | Upper 1/16         |  |
| 0                      | 0            | $\mathbf{1}$    | $\Omega$        | $\Omega$              | 700000h - 7FFFFFh    | Upper 1/8          |  |
| $\Omega$               | 0            | 1               | $\Omega$        | $\mathbf{1}$          | 600000h - 7FFFFFh    | Upper 1/4          |  |
| 0                      | 0            | 1               | $\mathbf{1}$    | 0                     | 400000h - 7FFFFFh    | Upper 1/2          |  |
| 0                      | 1            | 0               | 0               | 1                     | 000000h - 1FFFFFh    | Lower 1/64         |  |
| 0                      | $\mathbf{1}$ | 0               | 1               | $\mathbf 0$           | 000000h - 03FFFFh    | Lower 1/32         |  |
| 0                      | $\mathbf{1}$ | 0               | 1               | 1                     | 000000h - 07FFFFh    | Lower 1/16         |  |
| 0                      | $\mathbf{1}$ | 1               | $\Omega$        | $\Omega$              | 000000h - 0FFFFFh    | Lower 1/8          |  |
| 0                      | $\mathbf{1}$ | 1               | $\mathbf 0$     | $\mathbf{1}$          | 000000h - 1FFFFFh    | Lower 1/4          |  |
| 0                      | $\mathbf{1}$ | $\mathbf{1}$    | $\mathbf{1}$    | 0                     | 000000h - 3FFFFFh    | Lower 1/2          |  |
| X                      | $\mathsf{X}$ | $\mathbf{1}$    | $\mathbf{1}$    | 1                     | 000000h - 7FFFFFh    | <b>ALL</b>         |  |
| $\mathbf{1}$           | 0            | 0               | $\Omega$        | $\mathbf{1}$          | 7FF000h - 7FFFFFh    | Upper 1/2048       |  |
| $\mathbf{1}$           | 0            | 0               | $\mathbf{1}$    | $\mathbf 0$           | 7FE000h - 7FFFFFh    | Upper 1/1024       |  |
| $\mathbf{1}$           | 0            | 0               | $\mathbf{1}$    | 1                     | 7FC000h - 7FFFFFh    | <b>Upper 1/512</b> |  |
| $\mathbf{1}$           | 0            | 1               | 0               | X                     | 7F8000h - 7FFFFFh    | <b>Upper 1/256</b> |  |
| 1                      | 1            | 0               | $\mathbf 0$     | 1                     | 000000h - 000FFFh    | Lower 1/2048       |  |
| 1                      | $\mathbf{1}$ | 0               | $\mathbf{1}$    | $\mathbf 0$           | 000000h - 001FFFh    | Lower 1/1024       |  |
| 1                      | $\mathbf{1}$ | 0               | $\mathbf{1}$    | 1                     | 000000h - 003FFFh    | Lower 1/512        |  |
| 1                      | 1            | 1               | 0               | X                     | 000000h - 007FFFh    | Lower 1/256        |  |

**Table 6. Memory Array with CMP = 0** 



<span id="page-32-1"></span>

| <b>Protection Bits</b> |              |                 |                 | <b>Memory Content</b> |                                    |                    |  |
|------------------------|--------------|-----------------|-----------------|-----------------------|------------------------------------|--------------------|--|
| <b>SEC</b>             | <b>TB</b>    | BP <sub>2</sub> | BP <sub>1</sub> | BP <sub>0</sub>       | <b>Address Range</b>               | <b>Portion</b>     |  |
| X                      | X            | $\mathbf 0$     | 0               | 0                     | 000000h - 7FFFFFh                  | All                |  |
| $\Omega$               | $\Omega$     | $\Omega$        | $\mathbf 0$     | 1                     | 000000h - 7DFFFFh                  | Lower 63/64        |  |
| 0                      | 0            | 0               | $\mathbf{1}$    | 0                     | 000000h - 7BFFFFh                  | Lower 31/32        |  |
| 0                      | 0            | 0               | $\mathbf{1}$    | $\mathbf{1}$          | 000000h - 77FFFFh                  | Lower 15/16        |  |
| $\mathbf{0}$           | $\Omega$     | $\mathbf{1}$    | $\mathbf{0}$    | $\Omega$              | 000000h - 6FFFFFh                  | Lower 7/8          |  |
| 0                      | $\mathsf 0$  | 1               | $\Omega$        | 1                     | 000000h - 5FFFFFh                  | Lower 3/4          |  |
| 0                      | 0            | 1               | $\mathbf{1}$    | 0                     | 000000h - 3FFFFFh                  | Lower 1/2          |  |
| $\mathbf{0}$           | $\mathbf{1}$ | $\Omega$        | $\mathbf{0}$    | $\mathbf{1}$          | 020000h - 7FFFFFh                  | <b>Upper 63/64</b> |  |
| 0                      | $\mathbf{1}$ | 0               | $\mathbf{1}$    | $\Omega$              | 040000h - 7FFFFFh                  | <b>Upper 31/32</b> |  |
| 0                      | $\mathbf{1}$ | 0               | $\mathbf{1}$    | $\mathbf{1}$          | 080000h - 7FFFFFh                  | <b>Upper 15/16</b> |  |
| $\Omega$               | $\mathbf{1}$ | 1               | $\Omega$        | $\Omega$              | 100000h - 7FFFFFh                  | Upper 7/8          |  |
| 0                      | $\mathbf{1}$ | 1               | $\Omega$        | $\mathbf{1}$          | Upper 3/4<br>200000h - 7FFFFFh     |                    |  |
| 0                      | $\mathbf{1}$ | 1               | $\mathbf 1$     | 0                     | 400000h - 7FFFFFh<br>Upper 1/2     |                    |  |
| X                      | X            | 1               | $\mathbf 1$     | 1                     | <b>NONE</b><br><b>NONE</b>         |                    |  |
| 1                      | $\Omega$     | $\Omega$        | $\Omega$        | $\mathbf{1}$          | 000000h - 7FEFFFh                  | Lower 2047/2048    |  |
| 1                      | 0            | 0               | $\mathbf{1}$    | 0                     | 000000h - 7FDFFFh                  | Lower 1023/1024    |  |
| 1                      | $\Omega$     | $\Omega$        | $\mathbf{1}$    | $\mathbf{1}$          | 000000h - 7FBFFFh                  | Lower 511/512      |  |
| 1                      | $\Omega$     | 1               | $\Omega$        | X                     | 000000h - 7F7FFFh<br>Lower 255/256 |                    |  |
| $\mathbf{1}$           | $\mathbf{1}$ | $\Omega$        | $\mathbf{0}$    | $\mathbf{1}$          | 001000h - 7FFFFFh                  | Upper 2047/2048    |  |
| 1                      | $\mathbf{1}$ | $\Omega$        | $\mathbf{1}$    | 0                     | 002000h - 7FFFFFh                  | Upper 1023/1024    |  |
| $\mathbf{1}$           | $\mathbf{1}$ | $\Omega$        | $\mathbf{1}$    | $\mathbf{1}$          | 004000h - 7FFFFFh                  | Upper 511/512      |  |
| 1                      | $\mathbf{1}$ | $\mathbf{1}$    | $\mathbf{0}$    | X                     | Upper 255/256<br>008000h - 7FFFFFh |                    |  |

**Table 7. Memory Array Protection with CMP = 1** 

<span id="page-32-0"></span>As a safeguard against accidental or erroneous protecting or unprotecting of the memory array, the Protection can be locked from updates by using the  $\overline{\text{WP}}$  pin (see Section 9.4, for more details).

### **9.4 Protected States and the Write Protect Pin**

The  $\overline{\text{WP}}$  pin is not linked to the memory array itself and has no direct effect on the protection status of the memory array. Instead, the WP pin, controls the hardware locking mechanism of the device.

If the  $\overline{\text{WP}}$  pin is permanently connected to GND, then the protection bits cannot be changed.



#### <span id="page-33-0"></span>**9.5 Enable Reset (66h) and Reset Device (99h)**

Because of the small package and the limitation on the number of pins, the AT25SF161B provides a software Reset command instead of a dedicated RESET pin. Once the software Reset command is accepted, any on-going internal operations are terminated, and the device returns to its default power-on state and loses all the current volatile settings, including the Volatile Status Register bits, Write Enable Latch (WEL) status, Program/Erase Suspend status, Continuous Read Mode bit setting (M7-M0), and Wrap Bit setting (W6-W4).

To avoid accidental reset, the Enable Reset and Reset Device commands must be issued in sequence. Any other commands other than Reset (99h) after the Enable Reset command (66h) disables the Reset Enable state. A new sequence of Enable Reset and Reset Device is needed to reset the devi[ce. Once t](#page-33-1)he Reset command is accepted by the device, the device takes approximately 30 us to reset. During this period, no command is accepted.

The Enable Reset and Reset Device command sequence are shown in Figure 26.

Data corruption can happen if there is an on-going or suspended internal Erase or Program operation when the Reset command sequence is accepted by the device. Check the BUSY bit and the E\_SUS and P\_SUS bits in the Status Register before issuing the Reset command sequence.



<span id="page-33-1"></span>**Figure 26. Enable Reset (66h) and Reset Device (99h) Command Timing (SPI Mode)**



## <span id="page-34-0"></span>**10. Security Register Commands**

The device contains three extra Security Registers pages, that can be used for unique device serialization, system-level Electronic Serial Number (ESN) storage, locked key storage, etc. The Security Registers are independent of the main Flash memory.

<span id="page-34-1"></span>Each page of the Security Register can be erased and programmed independently. Each page can also be independently locked to prevent further changes.

### **10.1 Read Unique ID Number (4Bh)**

The Read Unique ID Number command accesses a factory-set, read-only 64-bit number that is unique to each AT25SF641B device. The ID number can be used in conjunction with user software methods to help prevent copying or cloning of a system. Th[e Read Un](#page-34-2)ique ID command is initiated by driving the CS pin low and shifting the command code 4Bh, followed by four dummy byte clock cycles. After this, the 64-bit ID is shifted out on the falling edge of SCLK, as shown in Figure 27.



<span id="page-34-2"></span>**Figure 27. Read Unique ID Timing (SPI Mode)**



#### <span id="page-35-0"></span>**10.2 Erase Security Registers (44h)**

Before an erase Security Register Page command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state.

To perform an Erase Security Register Page command, the CS pin must be asserted first, and the opcode 44h must be clocked into the device. After the opcode has been clocked in, the three address bytes specifying the Security Register Page to be erased must be clocked in. When the CS pin is deasserted, the device erases the appropriate page. The erasing of the page is internally self-timed and takes place in a time of  $t_{\text{pp}}$ .

Since the Erase Security Register Page command erases a region of bytes, the lower-order address bits do not need to be decoded by the device. Thus, address bits A7-A0 are ignored by the device. Despite the lower-order address bits not being decoded by the device, the complete three address bytes must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted right after the last address bit (A0); otherwise, the device aborts the operation, and no erase operation is performed.

While the device is executing a successful erase cycle, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled (rather than waiting the t<sub>pp</sub> time to determine if the device has finished erasing). At some point before the erase cycle completes, the RDY/BSY bit in the Status Register is reset to the logical 0 state.

The WEL bit in the Status Register is reset to the logical 0 state if: the erase cycle aborts due to an incomplete address being sent, the CS pin being deasserted on uneven byte boundaries, or because a memory location within the region to be erased is protected.

The Security Registers Lock Bits (LB3-LB1) in the Status Register can be used to OTP protect the security registers. Once a Lock Bit is set to 1, the corresponding Security Register is permanently locked. The Erase Security Register Page command is ignored for Security Registers with their Lock Bit set.

<span id="page-35-2"></span>

| <b>Address</b>      | A23-A16 | A15-A12 | A11-A8 | A7-A0      |
|---------------------|---------|---------|--------|------------|
| Security Register 1 | 00h     | 1h      | 0h     | Don't Care |
| Security Register 2 | 00h     | 2h      | 0h     | Don't Care |
| Security Register 3 | 00h     | 3h      | 0h     | Don't Care |

**Table 8. Security Register Addresses for Erase Security Register Page Command**

<span id="page-35-1"></span>

**Figure 28. Erase Security Register Page**



#### <span id="page-36-0"></span>**10.3 Program Security Registers (42h)**

The Program Security Registers command uses the internal 256-byte buffer for processing. Thus, the contents of the buffer are altered from their previous state when this command is issued.

The Security Registers can be programmed in a similar fashion to the Progra[m Array ope](#page-30-1)ration up to the maximum clock frequency specified by  $f_{\text{CLK}}$ . Before a Program Security Registers command can be started, the Write Enable command must have been previously issued to the device (see Section 9.1) to set the Write Enable Latch (WEL) bit of the Status Register to a logical 1 state. To program the Security Registers, the CS pin must first be asserted, and the opcode of 42h must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting address location of the first byte to program within the Security Register.



**Figure 29. Program Security Registers**

<span id="page-36-2"></span><span id="page-36-1"></span>

#### **Table 9. Security Register Addresses for Program Security Registers Command**



#### <span id="page-37-0"></span>**10.4 Read Security Registers (48h)**

The Security Register can be sequentially read in a similar fashion to the Read Array operation up to the maximum clock frequency specified by  $f_{CLK}$ . To read the Security Register, the CS pin must first be asserted and the opcode of 48h must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting address location of the first byte to read within the Security Register. Following the three address bytes, one dummy byte must be clocked into the device before data can be output.

After the three address bytes and the dummy byte have been clocked in, additional clock cycles result in the Security Register data being output on the SO pin. When the last byte (0003FFh) of the Security Register has been read, the device continues reading back at the beginning of the register (000000h). No delays are incurred when wrapping around from the end of the register to the beginning of the register.

Deasserting the  $\overline{CS}$  pin terminates the read operation and puts the SO pin into a high-impedance state. The  $\overline{CS}$ pin can be deasserted at any time and does not require that a full byte of data be read.

<span id="page-37-2"></span>

| <b>Address</b>      | A23-A16 | A15-A12        | A11-A8 | A7-A0               |
|---------------------|---------|----------------|--------|---------------------|
| Security Register 1 | 00h     | 1 <sub>h</sub> | 0h     | <b>Byte Address</b> |
| Security Register 2 | 00h     | 2 <sub>h</sub> | 0h     | <b>Byte Address</b> |
| Security Register 3 | 00h     | 3h             | 0h     | <b>Byte Address</b> |

**Table 10. Security Register Addresses for Read Security Registers Command**

<span id="page-37-1"></span>

**Figure 30. Read Security Registers**



## <span id="page-38-1"></span><span id="page-38-0"></span>**11. Status Register Commands**

#### **11.1 Read Status Register (05h, 35h, and 15h)**

The Status Register can be read to determine the device's ready/busy status, as well as the status of many other functions, such as Block Protection. The Status Register can be read at any time, including during an internally self-timed program or erase operation.

To read Status Register Byte 1, the CS pin must first be asserted and the opcode of 05h must be clocked into the device. After the opcode has been clocked in, the device begins outputting Status Register Byte 1 data on the SO pin during every subsequent clock cycle. After the last bit (0) of Status Register Byte 1 has been clocked out, the sequence repeats itself, starting again with bit 7, as long as the  $\overline{CS}$  pin remains asserted and the clock pin is being pulsed. The data in the Status Register is constantly being updated, so each repeating sequence outputs new data. Deasserting the CS pin terminates the Read Status Register operation and puts the SO pin into a highimpedance state. The  $\overline{\text{CS}}$  pin can be deasserted at any time and does not require that a full byte of data be read.

To read Status Register Byte 2, the CS pin must first be asserted, and the opcode of 35h must be clocked into the device. After the opcode has been clocked in, the device begins outputting Status Register Byte 2 data on the SO pin during every subsequent clock cycle. After the last bit (0) of Status Register Byte 2 has been clocked out, the sequence repeats itself starting again with bit 7 as long as the CS pin remains asserted and the clock pin is being pulsed. The data in the Status Register is constantly being updated, so each repeating sequence outputs new data. Deasserting the CS pin terminates the Read Status Register operation and puts the SO pin into a highimpedance state. The CS pin can be deasserted at any time and does not require that a full byte of data be read.

<span id="page-38-2"></span>



1. Only bits designated as R/W can be modified when using the Write Status Register command. Bits designated as R cannot be modified.

2.  $R/W =$  Readable and writable;  $R =$  Readable only.





**Figure 31. Read Status Register 1**

**Table 12. Status Register 2 Bit Assignments**

<span id="page-39-2"></span><span id="page-39-0"></span>

| Bit <sup>(1)</sup> | <b>Name</b>          |                                         | <b>Type</b> |                                             | <b>Description</b>                                    |
|--------------------|----------------------|-----------------------------------------|-------------|---------------------------------------------|-------------------------------------------------------|
| 7                  | E SUS                |                                         | R           | 0                                           | Erase operation is not suspended (default).           |
|                    |                      | <b>Erase Suspend Status</b>             |             |                                             | Erase operation is suspended.                         |
| 6                  | <b>CMP</b>           | <b>Complement Block</b><br>Protection   | R/W         | See table on Block Protection.<br>0         |                                                       |
| 5                  | LB <sub>3</sub>      | Lock Security Register 3                | R/W         | $\Omega$                                    | Security Register page-3 is not locked (default).     |
|                    |                      |                                         |             |                                             | Security Register page-3 cannot be erased/programmed. |
|                    | LB <sub>2</sub><br>4 | Lock Security Register 2                | R/W         | $\Omega$                                    | Security Register page-2 is not locked (default).     |
|                    |                      |                                         |             |                                             | Security Register page-2 cannot be erased/programmed. |
|                    | 3<br>LB <sub>1</sub> | Lock Security Register 1                | R/W         | $\mathbf{0}$                                | Security Register page-1 is not locked (default).     |
|                    |                      |                                         |             |                                             | Security Register page-1 cannot be erased/programmed. |
| $\mathcal{P}$      | P SUS                | Program Suspend Status                  | R           | $\Omega$                                    | Program operation is not suspended (default).         |
|                    |                      |                                         |             | 1                                           | Program operation is suspended.                       |
| 1                  | QE                   |                                         | R/W         | $\mathbf{0}$                                | HOLD and WP function normally (default).              |
|                    | <b>Quad Enable</b>   |                                         |             | HOLD and WP are I/O pins.                   |                                                       |
| $\Omega$           | SRP <sub>1</sub>     | <b>Status Register Protect</b><br>bit 1 | R/W         | See Table 14 on Status Register Protection. |                                                       |

1. Only bits designated as R/W can be modified when using the Write Status Register command. Bits designated as R cannot be modified.



<span id="page-39-1"></span>

**Figure 32. Read Status Register 2**



<span id="page-40-0"></span>Table 13 shows the bit assignments for Status Register 3. This register can be read using the Status Register 3 Read command (15h), and written using the Status Register 3 Write command (11h).





1. Only bits designated as R/W can be modified when using the Write Status Register command. Bits designated as R cannot be modified. 2.  $R/W =$  Readable and writable;  $R =$  Readable only.

#### **11.1.1 SRP1, SRP0 Bits**

<span id="page-40-1"></span>The SRP1 and SRP0 b[its determ](#page-40-1)ine if the Status Register can be modified. The state of the WP pin, along with the values of the SRP1 and SRP0, determine if the device is software-protected, hardware-protected, or permanently protected, as shown in Table 14.





1. When SRP1, SRP0 = (1, 0), a Power-Down, Power-Up cycle changes SRP1, SRP0 to the (0, 0) state.

#### **11.1.2 CMP, BP4, [BP3, B](#page-31-1)P2[, BP1,](#page-32-1) BP0 Bits**

The CMP, BP4, BP3, BP2, BP1, and BP0 bits control which portions of the array are protected from erase and program operations (see Table 6 and Table 7).

The CMP bit complements the effect of the other bits.

The BP4 bit selects between large and small block size protection.

The BP3 bit selects between top of the array or bottom of the array protection.

The BP2, BP1, and BP0 bits determine how much of the array is protected.

#### **11.1.3 WEL Bit**

The WEL bit indicates the current status of the internal Write Enable Latch. When the WEL bit is in the logical 0 state, the device does not accept any Byte/Page Program, erase, Program Security Register, Erase Security Register, or Write Status Register commands. The WEL bit defaults to the logical 0 state after a device power-up or reset operation. Also, the WEL bit is reset to the logical 0 state automatically under the following conditions:

- Write Disable operation completes successfully.
- Write Status Register operation completes successfully or aborts.



- **Program Security Register operation completes successfully or aborts.**
- **Erase Security Register operation completes successfully or aborts.**
- **ï** Byte/Page Program operation completes successfully or aborts.
- **•** Block Erase operation completes successfully or aborts.
- **ï** Chip Erase operation completes successfully or aborts.

If the WEL bit is in the logical 1 state, it is not reset to a logical 0 if an operation aborts because of an incomplete or unrecognized opcode being clocked into the device before the CS pin is deasserted. For the WEL bit to be reset when an operation aborts prematurely, the entire opcode for a Byte/Page Program, erase, Program Security Register, Erase Security Register, or Write Status Register command must have been clocked into the device.

### **11.1.4 RDY/BSY Bit**

The RDY/BSY bit is used to determine whether or not an internal operation, such as a program or erase, is in progress. To poll the RDY/BSY bit to detect the completion of a program or erase cycle, new Status Register data must be continually clocked out of the device until the state of the RDY/BSY bit changes from a logical 1 to a logical 0.

#### **11.1.5 LB3, LB2, LB1 Bits**

The LB3, LB2, and LB1 bits are used to determine if any of the three Security Register pages are locked.

The LB3 bit is in the logical 1 state if Security Register page-2 is locked and cannot be erased or programmed.

The LB2 bit is in the logical 1 state if Security Register page-1 is locked and cannot be erased or programmed.

The LB1 bit is in the logical 1 state if Security Register page-0 is locked and cannot be erased or programmed.

#### **11.1.6 E\_SUS Bit**

This bit is set and cleared by hardware and indicates the status of an erase operation. This bit is encoded as follows:

- 0: Erase operation is not suspended (default).
- 1: Erase operation is suspended.

Hardware clears this bit once the condition that caused the erase suspend operation has been removed. Hardware typically sets this bit when a Program/Erase Suspend (75h) command is executed, and clears the bit when a Program/Erase Resume (7Ah) command is executed.

#### **11.1.7 P\_SUS Bit**

This bit is set and cleared by hardware and indicates the status of an program operation. This bit is encoded as follows:

- 0: Program operation is not suspended (default).
- 1: Program operation is suspended.

Hardware clears this bit once the condition that caused the program suspend operation has been removed. Hardware typically sets this bit when a Program/Erase Suspend (75h) command is executed, and clears the bit when a Program/Erase Resume (7Ah) command is executed.

#### **11.1.8 QE Bit**

The QE bit determines if the device is in the Quad Enabled mode. If it is in the logical 1 state, the HOLD and WP pins functions as input/output pins similar to the SI and SO. If it is in the logical 0 state, the HOLD pin functions as an input only, and the  $\overline{WP}$  pin functions as an input only.



#### <span id="page-42-0"></span>**11.2 Write Status Register (01h, 31h, and 11h)**

The Write Status Register command modifies the Block Protection, Security Register Lock-down, Quad Enable, and Status Register Protection. Before the Write Status Register command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a logical 1.

The CS pin must be driven high after the eighth bit of the data byte has been latched in. If not, the Write Status Register command is not executed. As soon as the  $\overline{CS}$  pin is driven high, the self-timed Write Status Register cycle is initiated.

While the Write Status Register cycle is in progress, the Status Register can be read to check the value of the Write in Progress (WIP) bit. The WIP bit is 1 during the self-timed Write Status Register cycle, and 0 when it is completed. When the cycle is completed, the Write Enable Latch is reset.

The Write Status Register command allows the user to change the values of the Block Protect (BP4, BP3, BP2, BP1, BP0) bits, to define the size of the area that is to be treated as read-only. The Write Status Register command also allows the user to set or reset the Status Register Protect (SRP1 and SRP0) bits in accordance with the Write Protect (WP) pin.

The Status Register Protect (SRP1 and SRP0) bits and WP pin allow the device to be put in the hardware protected mode. The Write Status Register command is not executed once the hardware protected mode is entered.



#### **Figure 33. Write Status Register**



**Table 15. Write Status Register 1**

## **Table 16. Write Status Register 2**

<span id="page-42-3"></span>

#### **Table 17. Write Status Register 3**

<span id="page-42-4"></span>

<span id="page-42-2"></span><span id="page-42-1"></span>.



#### <span id="page-43-0"></span>**11.3 Write Enable for Volatile Status Register (50h)**

The non-volatile Status Register bits can be written to as volatile bits. During power up reset, the non-volatile Status Register bits are copied to a volatile version of the Status Register that is used during device operation. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits.

To write the volatile version of the Status Register bits, the Write Enable for Volatile Status Register (50h) command must be issued prior to each Write Status Registers (01h) command. The Write Enable for Volatile Status Register command does not set the Write Enable Latch bit. It is valid only for the next Write Status Registers command, to change the volatile Status Register bit values.



<span id="page-43-1"></span>



## **12. Other Commands and Functions**

<span id="page-44-2"></span>The AT25SF641B supports commands to access device identification that indicates the manufacturer, device type, and memory density. The returned data bytes provide the information shown in Table 18.

| Command                                           | Opcode          | Dummy<br><b>Bytes</b> | <b>Manufacturer ID</b><br>(Byte #1) | Device ID<br>(Byte #2) | Device ID<br>(Byte #3) |
|---------------------------------------------------|-----------------|-----------------------|-------------------------------------|------------------------|------------------------|
| Read Manufacturer and Device ID                   | 9Fh             | 0                     | 1Fh                                 | 88h                    | 01h                    |
| Read ID (Legacy Command)                          | 90h             | 3                     | 1Fh                                 |                        | 16h                    |
| Read ID (Dual I/O)                                | 92 <sub>h</sub> | 3                     | 1Fh                                 |                        | 16h                    |
| Read ID (Quad I/O)                                | 94h             | 3                     | 1Fh                                 |                        | 16h                    |
| Resume from Deep Power-Down and<br>Read Device ID | ABh             | 3                     |                                     |                        | 16h                    |

**Table 18. Manufacturer and Device ID Information**

### <span id="page-44-0"></span>**12.1 Read Manufacturer and Device ID (9Fh)**

Identification information can be read from the device to enable systems to electronically query and identify the device.

Since not all Flash devices are capable of operating at very high clock frequencies, design applications to read the identification information from the devices at a reasonably low clock frequency to ensure all devices used in the application can be identified properly. Once the identification process is complete, the application can increase the clock frequency to accommodate specific Flash devices that are capable of operating at the higher clock frequencies.

To read the identification information, the  $\overline{CS}$  pin must first be asserted and the opcode of 9Fh must be clocked into the device. After the opcode has been clocked in, the device begins outputting the identification data on the SO pin during the subsequent clock cycles. The first byte output is the Manufacturer ID, followed by two bytes of Device ID information. Deasserting the CS pin terminates the Manufacturer and Device ID read operation and puts the SO pin into a high-impedance state. The  $\overline{CS}$  pin can be deasserted at any time and does not require that a full byte of data be read.



<span id="page-44-1"></span>**Figure 35. Read Manufacturer and Device ID**



### <span id="page-45-0"></span>**12.2 Read ID (Legacy Command) ([90h\)](#page-44-0)**

Identification information can be read from the device to enable systems to electronically query and identify the device. The JEDEC standard method, described in Section 12.1, is preferred; however, the legacy Read ID command is supported on the AT25SF641B to enable backwards compatibility to previous generation devices.

To read the identification information, the  $\overline{CS}$  pin must first be asserted, and the opcode 90h must be clocked into the device, followed by three dummy bytes. After the opcode has been clocked, in followed by three dummy bytes, the device begins outputting the identification data on the SO pin during the subsequent clock cycles. The first byte output is the Manufacturer ID of 1Fh, followed by a single byte of data representing a device code 15h. After the device code is output, the sequence of bytes repeats.

Deasserting the CS pin terminates the Read ID operation and puts the SO pin into a high-impedance state. The CS pin can be deasserted at any time and does not require that a full byte of data read.

<span id="page-45-1"></span>

**Figure 36. Read ID (Legacy Command)**



### <span id="page-46-0"></span>**12.3 Dual I/O Read Manufacture ID/ Device ID (92h)**

The Dual I/O Read Manufacturer/Device ID command is an alternative to the Release from Power-Down/Device ID command that provides both the JEDEC-assigned Manufacturer ID and the specific Device ID by Dual I/O.

The command is initiated by driving the CS pin low and shifting the command code 92h, followed by a 24-bit address (A23 - A0) of 000000h. If the 24-bit address is initially set to 000001h, the Device ID is read first.



<span id="page-46-1"></span>**Figure 37. Dual I/O Read Manufacture ID/ Device ID Timing**



### <span id="page-47-0"></span>**12.4 Quad I/O Read Manufacture ID / Device ID (94h)**

The Quad I/O Read Manufacturer/Device ID command is an alternative to the Release from Power-Down/Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID by quad I/O.

The command is initiated by driving the CS pin low and shifting the command code 94h, followed by a 24-bit address (A23 - A0) of 000000h and four dummy clocks. If the 24-bit address is initially set to 000001h, the Device ID is read out first.



<span id="page-47-1"></span>



#### <span id="page-48-0"></span>**12.5 Deep Power-Down (B9h)**

During normal operation, the device is placed in Standby Mode to consume less power as long as the CS pin remains deasserted and no internal operation is in progress. The Deep Power-Down command lets the device be put into an even lower-power consumption state, called the Deep Power-Down mode.

When the device is in the Deep Power-Down mode, all commands, including the Read Status Register command, are ignored, with the exception of the Resume from Deep Power-Down command. Since all commands are ignored, the mode can be used as an extra protection mechanism against program and erase operations.

Entering the Deep Power-Down mode is done by asserting the CS pin, clocking in the opcode of B9h, and then deasserting the CS pin. Any additional data clocked into the device after the opcode is ignored. When the CS pin is deasserted, the device enters the Deep Power-Down mode.

The complete opcode must be clocked in before the CS pin is deasserted, and the CS pin must be deasserted on an byte boundary (multiples of eight bits); otherwise, the device aborts the operation and returns to the Standby Mode once the CS pin is deasserted. Also, the device defaults to the Standby Mode after a power-cycle.

The Deep Power-Down command is ignored if an internally self-timed operation, such as a program or erase cycle, is in progress. The Deep Power-Down command must be reissued after the internally self-timed operation has been completed in order for the device to enter the Deep Power-Down mode.



<span id="page-48-1"></span>**Figure 39. Deep Power-Down**



#### <span id="page-49-0"></span>**12.6 Resume from Deep Power-Down (ABh)**

To exit the Deep Power-Down mode and resume normal device operation, the Resume from Deep Power-Down command must be issued. The Resume from Deep Power-Down command is the only command that the device recognizes while in the Deep Power-Down mode.

To resume from the Deep Power-Down mode, the CS pin must be asserted first, and the opcode of ABh must be clocked into the device. Any additional data clocked into the device after the opcode is ignored. When the  $\overline{CS}$  pin is deasserted, the device exits the Deep Power-Down mode and returns to the Standby Mode. After the device has returned to the Standby Mode, normal command operations, such as Read Array, can be resumed.

If the complete opcode is not clocked in before the  $\overline{CS}$  pin is deasserted, or if the  $\overline{CS}$  pin is not deasserted on an byte boundary (multiples of eight bits), the device aborts the operation and returns to the Deep Power-Down mode.



<span id="page-49-1"></span>**Figure 40. Resume from Deep Power-Down**



#### **12.6.1 Resume from Deep Power-Down and Read Device ID (ABh)**

The Resume from Deep Power-Down command also can be used to read the Device ID.

When used to release the device from the Power-Down state and obtain t[he Device](#page-50-1) ID, the CS pin must first be asserted and opcode ABh must be clocked into the device, followed by three [dummy by](#page-44-2)tes. The Device ID bits are then shifted out on the falling edge of SCLK with the MSB first, as shown in Figure 41. This command only outputs a single byte Device ID. The Device ID value for the AT25SF641B is listed in Table 18.

After the last bit (0) of the Device ID has been clocked out, the sequence repeats itself, starting again with bit 7, as long as the  $\overline{CS}$  pin remains asserted and the SCK pin is being pulsed. After  $\overline{CS}$  is deasserted, it must remain high until new commands can be received.

The same command can be used to read the device ID when not in power down mode. In that case, CS does not have to remain high remain after it is deasserted.



**Figure 41. Resume from Deep Power-Down and Read Device ID Timing**

#### <span id="page-50-1"></span><span id="page-50-0"></span>**12.7 Hold Function**

The HOLD pin pauses the serial communication with the device without having to stop or reset the clock sequence. This mode does not affect internally self-timed operations, such as a program or erase cycle. Thus, if an erase cycle is in progress, asserting the HOLD pin does not pause the operation, and the erase cycle continues until it is finished.

If the QE bit value in the Status Register has been set to 1, the HOLD pin does not function as a control pin. The HOLD pin functions as an output for Quad-Output Read and input/output for Quad-I/O Read.

The Hold mode can only be entered while the  $\overline{\text{CS}}$  pin is asserted. This mode is activated by asserting the HOLD pin during the SCK low pulse. If the HOLD pin is asserted during the SCK high pulse, the Hold mode is not started until the beginning of the next SCK low pulse. The device remains in this mode as long as the HOLD pin and CS pin are asserted.

While in the Hold mode, the SO pin is in a high-impedance state. Also, both the SI pin and the SCK pin are ignored. The WP pin, however, can be asserted or deasserted while in the Hold mode.

To end the Hold mode and resume serial communication, the HOLD pin must be deasserted during the SCK low pulse. If the HOLD pin is deasserted during the SCK high pulse, the Hold mode does not end until the beginning of the next SCK low pulse.

If the  $\overline{CS}$  pin is deasserted while the  $\overline{HOLD}$  pin is asserted, any operations that have been started are aborted, and the device resets the WEL bit in the Status Register to 0.



## <span id="page-51-0"></span>**13. Electrical Specifications**

Temperature under Bias . . . . . . -55 °C to +125 °C **Notice:** Stresses beyond those listed here can

Storage Temperature. . . . . . . . . -65 °C to +150 °C

All Input Voltages (including NC Pins) with Respect to Ground. . . . . . . . . - 0.5 V to +4.0 V

All Output Voltages with Respect to Ground. . . . . -0.5 V to  $V_{CC}$  + 4.0 V cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods can affect device reliability.

### <span id="page-51-1"></span>**13.1 DC and AC Operating Range**





1. Typical values measured at  $3.0 \vee \textcircled{a} 25^{\circ}$ C.





## <span id="page-52-0"></span>**13.2 AC Characteristics - Maximum Clock Frequencies**



1. Not 100% tested. Value guaranteed by design and characterization.



#### <span id="page-53-0"></span>**13.3 Program and Erase Characteristics**



1. Typical value is measured at 3.0 V, 25°C.

2. Unless specified otherwise, maximum is worst-case measurement at cycling conditions after 100k cycles.

#### <span id="page-53-1"></span>**13.4 Power-Up Conditions**







#### <span id="page-53-3"></span><span id="page-53-2"></span>**13.5 Input Test Waveforms and Measurement Levels**





### <span id="page-54-0"></span>**13.6 Output Test Load**



## <span id="page-54-1"></span>**14. AC Waveforms**

<span id="page-54-2"></span>

<span id="page-54-3"></span>**Figure 44. Serial Output Timing**



<span id="page-55-0"></span>

<span id="page-55-2"></span><span id="page-55-1"></span>

## <span id="page-56-0"></span>**15. Ordering Information**





1. Only for the EBh command with 3.0 V - 3.6 V power supply.

2. Contact Renesas Electronics for detailed information.



## <span id="page-57-0"></span>**16. Packaging Information**

#### <span id="page-57-1"></span>**16.1 8-lead, 208-mil Wide EIAJ SOIC**





<span id="page-58-0"></span>





## <span id="page-59-0"></span>**17. Revision History**





#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### Corporate Headquarters **Contact Information**

www.renesas.com office, please visit:

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

[TOYOSU FORESI](www.renesas.com)A, 3-2-24 Toyosu, [For further information on a product, technology, the most](www.renesas.com/contact/) Koto-ku, Tokyo 135-0061, Japan up-to-date version of a document, or your nearest sales www.renesas.com/contact/

