# 74HC237

# 3-to-8 line decoder, demultiplexer with address latches Rev. 6 — 23 August 2012 Product da

**Product data sheet** 

#### 1. **General description**

The 74HC237 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC237 is specified in compliance with JEDEC standard no. 7A.

The 74HC237 is a 3-to-8 line decoder, demultiplexer with latches at the three address inputs (An). The 74HC237 essentially combines the 3-to-8 decoder function with a 3-bit storage latch. When the latch is enabled ( $\overline{LE}$  = LOW), the 74HC237 acts as a 3-to-8 active LOW decoder. When the latch enable (LE) goes from LOW-to-HIGH, the last data present at the inputs before this transition, is stored in the latches. Further address changes are ignored as long as LE remains HIGH. The output enable input (E1 and E2) controls the state of the outputs independent of the address inputs or latch operation. All outputs are HIGH unless E1 is LOW and E2 is HIGH. The 74HC237 is ideally suited for implementing non-overlapping decoders in 3-state systems and strobed (stored address) applications in bus-oriented systems.

#### Features and benefits 2.

- Combines 3-to-8 decoder with 3-bit latch
- Multiple input enable for easy expansion or independent controls
- Active HIGH mutually exclusive outputs
- Low-power dissipation
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2 000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from −40 °C to +85 °C and from −40 °C to +125 °C

#### Ordering information 3.

Table 1. **Ordering information** 

| Type number | Package           |        |                                                                      |          |  |  |  |  |  |
|-------------|-------------------|--------|----------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name   | Description                                                          | Version  |  |  |  |  |  |
| 74HC237N    | -40 °C to +125 °C | DIP16  | plastic dual in-line package; 16 leads (300 mil)                     | SOT38-4  |  |  |  |  |  |
| 74HC237D    | –40 °C to +125 °C | SO16   | plastic small outline package; 16 leads; body width 3.9 mm           | SOT109-1 |  |  |  |  |  |
| 74HC237DB   | –40 °C to +125 °C | SSOP16 | plastic shrink small outline package; 16 leads;<br>body width 5.3 mm | SOT338-1 |  |  |  |  |  |



### 3-to-8 line decoder, demultiplexer with address latches

## 4. Functional diagram





### 3-to-8 line decoder, demultiplexer with address latches



## 5. Pinning information

### 5.1 Pinning



74HC237

### 3-to-8 line decoder, demultiplexer with address latches

## 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin                          | Description                       |
|-----------------|------------------------------|-----------------------------------|
| A0 to A2        | 1, 2, 3                      | data input                        |
| LE              | 4                            | latch enable input (active LOW)   |
| E1              | 5                            | data enable input 1 (active LOW)  |
| E2              | 6                            | data enable input 2 (active HIGH) |
| Y0 to Y7        | 15, 14, 13, 12, 11, 10, 9, 7 | output 7                          |
| GND             | 8                            | ground (0 V)                      |
| V <sub>CC</sub> | 16                           | supply voltage                    |

# 6. Functional description

Table 3: Function table

| Enabl | е  |    | Input |            |    | Outp   | Output |    |    |    |    |    |            |
|-------|----|----|-------|------------|----|--------|--------|----|----|----|----|----|------------|
| LE    | E1 | E2 | A0    | <b>A</b> 1 | A2 | Y0     | Y1     | Y2 | Y3 | Y4 | Y5 | Y6 | <b>Y</b> 7 |
| Н     | L  | Н  | X     | Χ          | X  | stable | )      | '  | '  | '  | '  | '  | '          |
| Χ     | Н  | X  | Х     | Χ          | X  | L      | L      | L  | L  | L  | L  | L  | L          |
| Χ     | Х  | L  | Х     | Χ          | Х  | L      | L      | L  | L  | L  | L  | L  | L          |
| L     | L  | Н  | L     | L          | L  | Н      | L      | L  | L  | L  | L  | L  | L          |
|       |    | Н  | L     | L          | L  | Н      | L      | L  | L  | L  | L  | L  |            |
|       |    |    | L     | Н          | L  | L      | L      | Н  | L  | L  | L  | L  | L          |
|       |    |    | Н     | Н          | L  | L      | L      | L  | Н  | L  | L  | L  | L          |
|       |    |    | L     | L          | Н  | L      | L      | L  | L  | Н  | L  | L  | L          |
|       |    |    | Н     | L          | Н  | L      | L      | L  | L  | L  | Н  | L  | L          |
|       |    |    | L     | Н          | Н  | L      | L      | L  | L  | L  | L  | Н  | L          |
|       |    |    | Н     | Н          | Н  | L      | L      | L  | L  | L  | L  | L  | Н          |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

# 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                 | Min   | Max             | Unit                  |
|------------------|-------------------------|----------------------------------------------------------------------------|-------|-----------------|-----------------------|
| $V_{CC}$         | supply voltage          |                                                                            | -0.5  | +7              | V                     |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$                    | -     | ±20             | mA                    |
| I <sub>OK</sub>  | output clamping current | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$                | -     | ±20             | mA                    |
| I <sub>O</sub>   | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$                      | -     | ±25             | mA                    |
| I <sub>CC</sub>  | supply current          |                                                                            | -     | +50             | mA                    |
| $I_{GND}$        | ground current          |                                                                            | -     | -50             | mA                    |
| T <sub>stg</sub> | storage temperature     |                                                                            | -65   | +150            | °C                    |
| P <sub>tot</sub> | total power dissipation | DIP16 package                                                              | [1] - | 750             | mW                    |
|                  |                         | SO16 and SSOP16 packages                                                   | [2] _ | 500             | mW                    |
| 74HC237          |                         | All information provided in this document is subject to legal disclaimers. |       | © NXP B.V. 2013 | 2. All rights reserve |

3-to-8 line decoder, demultiplexer with address latches

- [2] For SO16 package:  $P_{tot}$  derates linearly with 8 mW/K above 70 °C. For SSOP16 package:  $P_{tot}$  derates linearly with 5.5 mW/K above 60 °C.

[1] For DIP16 package:  $P_{tot}$  derates linearly with 12 mW/K above 70 °C.

## 8. Recommended operating conditions

Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V)

| Symbol              | Parameter                           | Conditions               | Min | Тур  | Max      | Unit |
|---------------------|-------------------------------------|--------------------------|-----|------|----------|------|
| $V_{CC}$            | supply voltage                      |                          | 2.0 | 5.0  | 6.0      | V    |
| VI                  | input voltage                       |                          | 0   | -    | $V_{CC}$ | V    |
| Vo                  | output voltage                      |                          | 0   | -    | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                          | -40 | +25  | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC} = 2.0 \text{ V}$ | -   | -    | 625      | ns/V |
|                     |                                     | $V_{CC} = 4.5 \text{ V}$ | -   | 1.67 | 139      | ns/V |
|                     |                                     | $V_{CC} = 6.0 \text{ V}$ | -   | -    | 83       | ns/V |

### 9. Static characteristics

Table 6. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                     | Parameter      | Conditions                                         | T <sub>ai</sub> | <sub>mb</sub> = 25 | °C   | T <sub>amb</sub> = |      | T <sub>amb</sub> = -40 °C to<br>+125 °C |      | Unit |
|----------------------------|----------------|----------------------------------------------------|-----------------|--------------------|------|--------------------|------|-----------------------------------------|------|------|
|                            |                |                                                    | Min             | Тур                | Max  | Min                | Max  | Min                                     | Max  |      |
| $V_{IH}$                   | HIGH-level     | $V_{CC} = 2.0 \text{ V}$                           | 1.5             | 1.2                | -    | 1.5                | -    | 1.5                                     | -    | V    |
|                            | input voltage  | $V_{CC} = 4.5 \text{ V}$                           | 3.15            | 2.4                | -    | 3.15               | -    | 3.15                                    | -    | V    |
|                            |                | $V_{CC} = 6.0 \text{ V}$                           | 4.2             | 3.2                | -    | 4.2                | -    | 4.2                                     | -    | V    |
| $V_{IL}$                   | LOW-level      | $V_{CC} = 2.0 \text{ V}$                           | -               | 8.0                | 0.5  | -                  | 0.5  | -                                       | 0.5  | V    |
|                            | input voltage  | $V_{CC} = 4.5 \text{ V}$                           | -               | 2.1                | 1.35 | -                  | 1.35 | -                                       | 1.35 | V    |
|                            |                | $V_{CC} = 6.0 \text{ V}$                           | -               | 2.8                | 1.8  | -                  | 1.8  | -                                       | 1.8  | V    |
| V <sub>OH</sub> HIGH-level |                | $V_I = V_{IH}$ or $V_{IL}$                         |                 |                    |      |                    |      |                                         |      |      |
|                            | output voltage | $I_{O} = -20 \mu A$ ; $V_{CC} = 2.0 V$             | 1.9             | 2.0                | -    | 1.9                | -    | 1.9                                     | -    | V    |
|                            |                | $I_O = -20 \mu A$ ; $V_{CC} = 4.5 V$               | 4.4             | 4.5                | -    | 4.4                | -    | 4.4                                     | -    | V    |
|                            |                | $I_O = -20 \mu A$ ; $V_{CC} = 6.0 \text{ V}$       | 5.9             | 6.0                | -    | 5.9                | -    | 5.9                                     | -    | V    |
|                            |                | $I_O = -4.0 \text{ mA}$ ; $V_{CC} = 4.5 \text{ V}$ | 3.98            | 4.32               | -    | 3.84               | -    | 3.7                                     | -    | V    |
|                            |                | $I_O = -5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$    | 5.48            | 5.81               | -    | 5.34               | -    | 5.2                                     | -    | V    |
| $V_{OL}$                   | LOW-level      | $V_I = V_{IH}$ or $V_{IL}$                         |                 |                    |      |                    |      |                                         |      |      |
|                            | output voltage | $I_O = 20 \mu A; V_{CC} = 2.0 V$                   | -               | 0                  | 0.1  | -                  | 0.1  | -                                       | 0.1  | V    |
|                            |                | $I_O = 20 \mu A; V_{CC} = 4.5 V$                   | -               | 0                  | 0.1  | -                  | 0.1  | -                                       | 0.1  | V    |
|                            |                | $I_O = 20 \mu A; V_{CC} = 6.0 V$                   | -               | 0                  | 0.1  | -                  | 0.1  | -                                       | 0.1  | V    |
|                            |                | $I_O = 4.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$     | -               | 0.15               | 0.26 | -                  | 0.33 | -                                       | 0.4  | V    |
|                            |                | $I_O = 5.2 \text{ mA}; V_{CC} = 6.0 \text{ V}$     | -               | 0.16               | 0.26 | -                  | 0.33 | -                                       | 0.4  | ٧    |

### 3-to-8 line decoder, demultiplexer with address latches

 Table 6.
 Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol Parameter |                          | Conditions                                           | T <sub>amb</sub> = 25 °C |     | T <sub>amb</sub> = -40 °C to<br>+85 °C |     | T <sub>amb</sub> = -40 °C to<br>+125 °C |     | Unit |    |
|------------------|--------------------------|------------------------------------------------------|--------------------------|-----|----------------------------------------|-----|-----------------------------------------|-----|------|----|
|                  |                          |                                                      | Min                      | Тур | Max                                    | Min | Max                                     | Min | Max  |    |
| I <sub>I</sub>   | input leakage<br>current | $V_I = V_{CC}$ or GND;<br>$V_{CC} = 6.0 \text{ V}$   | -                        | -   | ±0.1                                   | -   | ±1.0                                    | -   | ±1.0 | μΑ |
| I <sub>CC</sub>  | supply current           | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 6.0$ V | -                        | -   | 8.0                                    | -   | 80                                      | -   | 160  | μΑ |
| C <sub>I</sub>   | input<br>capacitance     |                                                      | -                        | 3.5 | -                                      | -   | -                                       | -   | -    | pF |

# 10. Dynamic characteristics

#### Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V);  $C_L$  = 50 pF unless otherwise specified; for test circuit see Figure 10.

| Symbol          | Parameter          | Conditions                                  |            | T <sub>an</sub> | <sub>nb</sub> = 25 | °C  | T <sub>amb</sub> = -40 °C<br>to +85 °C |     | T <sub>amb</sub> = -40 °C<br>to +125 °C |     | Unit |
|-----------------|--------------------|---------------------------------------------|------------|-----------------|--------------------|-----|----------------------------------------|-----|-----------------------------------------|-----|------|
|                 |                    |                                             |            | Min             | Тур                | Max | Min                                    | Max | Min                                     | Max |      |
| t <sub>pd</sub> | propagation        | An to Yn; see Figure 7                      | [1]        |                 |                    |     |                                        |     |                                         | •   |      |
|                 | delay              | $V_{CC} = 2.0 \text{ V}$                    |            | -               | 52                 | 160 | -                                      | 200 | -                                       | 240 | ns   |
|                 |                    | $V_{CC} = 4.5 \text{ V}$                    |            | -               | 19                 | 32  | -                                      | 40  | -                                       | 48  | ns   |
|                 |                    | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$ |            | -               | 16                 | -   | -                                      | -   | -                                       | -   | ns   |
|                 |                    | $V_{CC} = 6.0 V$                            |            | -               | 15                 | 27  | -                                      | 34  | -                                       | 41  | ns   |
|                 |                    | LE to Yn; see Figure 7                      | [1]        |                 |                    |     |                                        |     |                                         |     |      |
|                 |                    | $V_{CC} = 2.0 \text{ V}$                    |            | -               | 61                 | 190 | -                                      | 240 | -                                       | 285 | ns   |
|                 |                    | $V_{CC} = 4.5 \text{ V}$                    |            | -               | 22                 | 38  | -                                      | 48  | -                                       | 57  | ns   |
|                 |                    | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$ |            | -               | 19                 | -   | -                                      | -   | -                                       | -   | ns   |
|                 |                    | $V_{CC} = 6.0 \text{ V}$                    |            | -               | 18                 | 32  | -                                      | 41  | -                                       | 48  | ns   |
|                 |                    | E1to Yn; see Figure 8                       | [1]        |                 |                    |     |                                        |     |                                         |     |      |
|                 |                    | $V_{CC} = 2.0 \text{ V}$                    |            | -               | 47                 | 145 | -                                      | 180 | -                                       | 220 | ns   |
|                 |                    | $V_{CC} = 4.5 \text{ V}$                    |            | -               | 17                 | 29  | -                                      | 36  | -                                       | 44  | ns   |
|                 |                    | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$ |            | -               | 14                 | -   | -                                      | -   | -                                       | -   | ns   |
|                 |                    | $V_{CC} = 6.0 \text{ V}$                    |            | -               | 14                 | 25  | -                                      | 31  | -                                       | 38  | ns   |
|                 |                    | E2 to Yn; see Figure 7                      | <u>[1]</u> |                 |                    |     |                                        |     |                                         |     |      |
|                 |                    | $V_{CC} = 2.0 \text{ V}$                    |            | -               | 47                 | 145 | -                                      | 180 | -                                       | 220 | ns   |
|                 |                    | $V_{CC} = 4.5 \text{ V}$                    |            | -               | 17                 | 29  | -                                      | 36  | -                                       | 44  | ns   |
|                 |                    | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$ |            | -               | 14                 | -   | -                                      | -   | -                                       | -   | ns   |
|                 |                    | $V_{CC} = 6.0 \text{ V}$                    |            | -               | 14                 | 25  | -                                      | 31  | -                                       | 38  | ns   |
| t <sub>t</sub>  | transition<br>time | Yn; see <u>Figure 7</u> and <u>Figure 8</u> | [2]        |                 |                    |     |                                        |     |                                         |     |      |
|                 |                    | $V_{CC} = 2.0 \text{ V}$                    |            | -               | 19                 | 75  | -                                      | 95  | -                                       | 110 | ns   |
|                 |                    | $V_{CC} = 4.5 \text{ V}$                    |            | -               | 7                  | 15  | -                                      | 19  | -                                       | 22  | ns   |
|                 |                    | $V_{CC} = 6.0 \text{ V}$                    |            | -               | 6                  | 13  | -                                      | 16  | -                                       | 19  | ns   |

#### 3-to-8 line decoder, demultiplexer with address latches

 Table 7.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V);  $C_L = 50 \text{ pF}$  unless otherwise specified; for test circuit see Figure 10.

| Symbol          | Parameter                           | Conditions                                                                 |            | T <sub>an</sub> | <sub>nb</sub> = 25 | °С  | T <sub>amb</sub> = -40 °C<br>to +85 °C |     |     | :   | Unit |
|-----------------|-------------------------------------|----------------------------------------------------------------------------|------------|-----------------|--------------------|-----|----------------------------------------|-----|-----|-----|------|
|                 |                                     |                                                                            |            | Min             | Тур                | Max | Min                                    | Max | Min | Max |      |
| $t_W$           | pulse width                         | LE HIGH; see Figure 9                                                      |            |                 |                    |     |                                        |     | 1   |     |      |
|                 |                                     | $V_{CC} = 2.0 \text{ V}$                                                   |            | 50              | 11                 | -   | 65                                     | -   | 75  | -   | ns   |
|                 |                                     | $V_{CC} = 4.5 \text{ V}$                                                   |            | 10              | 4                  | -   | 13                                     | -   | 15  | -   | ns   |
|                 |                                     | $V_{CC} = 6.0 \text{ V}$                                                   |            | 9               | 3                  | -   | 11                                     | -   | 13  | -   | ns   |
| t <sub>su</sub> | set-up time                         | An to LE; see Figure 9                                                     |            |                 |                    |     |                                        |     |     |     |      |
|                 |                                     | $V_{CC} = 2.0 \text{ V}$                                                   |            | 50              | 6                  | -   | 65                                     | -   | 75  | -   | ns   |
|                 |                                     | $V_{CC} = 4.5 \text{ V}$                                                   |            | 10              | 2                  | -   | 13                                     | -   | 15  | -   | ns   |
|                 |                                     | $V_{CC} = 6.0 \text{ V}$                                                   |            | 9               | 2                  | -   | 11                                     | -   | 13  | -   | ns   |
| t <sub>h</sub>  | hold time                           | An to LE; see Figure 9                                                     |            |                 |                    |     |                                        | -   |     |     |      |
|                 |                                     | $V_{CC} = 2.0 \text{ V}$                                                   |            | 30              | 3                  | -   | 40                                     | -   | 45  | -   | ns   |
|                 |                                     | $V_{CC} = 4.5 \text{ V}$                                                   |            | 6               | 1                  | -   | 8                                      | -   | 9   | -   | ns   |
|                 |                                     | $V_{CC} = 6.0 \text{ V}$                                                   |            | 5               | 1                  | -   | 7                                      | -   | 8   | -   | ns   |
| $C_{PD}$        | power<br>dissipation<br>capacitance | $C_L = 50 \text{ pF}; f = 1 \text{ MHz};$<br>$V_I = \text{GND to } V_{CC}$ | <u>[3]</u> | -               | 60                 | -   | -                                      | -   | -   | -   | pF   |

<sup>[1]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

[3]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}{}^2 \times f_i \times N + \sum (C_L \times V_{CC}{}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

fo = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs.}$ 

#### 11. Waveforms



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical voltage output levels that occur with the output load.

Fig 7. Propagation delay input (An) and enable inputs (E2, LE) to output (Yn) and output transition time

74HC237

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup>  $t_t$  is the same as  $t_{THL}$  and  $t_{TLH}$ .

#### 3-to-8 line decoder, demultiplexer with address latches



Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig 8. Propagation enable inputs (E1) to output (Yn) and output transition time



Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig 9. The data input (An) to latch enable input (LE) set-up times, latch enable input (LE) to data input (An) hold times and latch enable input (LE) pulse width

Table 8. Measurement points

| Туре    | Input              | Output             |
|---------|--------------------|--------------------|
|         | V <sub>M</sub>     | V <sub>M</sub>     |
| 74HC237 | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |

### 3-to-8 line decoder, demultiplexer with address latches



Test data is given in Table 9.

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

 $C_L$  = Load capacitance including jig and probe capacitance.

R<sub>L</sub> = Load resistance.

S1 = Test selection switch.

Fig 10. Test circuit for measuring switching times

Table 9. Test data

| Туре    | Input           |                                 | Load         | Test                                |
|---------|-----------------|---------------------------------|--------------|-------------------------------------|
|         | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           |                                     |
| 74HC237 | V <sub>CC</sub> | 6.0 ns                          | 15 pF, 50 pF | t <sub>PLH</sub> , t <sub>PHL</sub> |

#### 3-to-8 line decoder, demultiplexer with address latches

# 12. Application information



74HC237 **NXP Semiconductors** 

#### 3-to-8 line decoder, demultiplexer with address latches

## 13. Package outline

#### DIP16: plastic dual in-line package; 16 leads (300 mil)

SOT38-4



0.17

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

0.015

0.033

0.009

0.051

| OUTLINE |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |  |
|---------|-----|-------|----------|------------|------------|---------------------------------|--|
| VERSION | IEC | JEDEC | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT38-4 |     |       |          |            |            | <del>95-01-14</del><br>03-02-13 |  |

0.1

0.3

Fig 12. Package outline SOT38-4 (DIP16)

0.02

0.13

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

0.01

0.03

74HC237 **NXP Semiconductors** 

### 3-to-8 line decoder, demultiplexer with address latches

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | ø          | ٧    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 |                  | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER           | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|-----------------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | IEC JEDEC JEITA |          |            | PROJECTION | 1330E DATE                      |  |
| SOT109-1 | 076E07 | MS-012          |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 13. Package outline SOT109-1 (SO16)

All information provided in this document is subject to legal disclaimers.

74HC237 **NXP Semiconductors** 

### 3-to-8 line decoder, demultiplexer with address latches

SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT338-1 |     | MO-150 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 14. Package outline SOT338-1 (SSOP16)

All information provided in this document is subject to legal disclaimers.

## 3-to-8 line decoder, demultiplexer with address latches

## 14. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| HBM     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 15. Revision history

#### Table 11. Revision history

| Document ID         | Release date                    | Data sheet status          | Change notice         | Supersedes          |
|---------------------|---------------------------------|----------------------------|-----------------------|---------------------|
| 74HC237 v.6         | 20120823                        | Product data sheet         | -                     | 74HC237 v.5         |
| Modifications:      | <ul> <li>Measurement</li> </ul> | ent points added to Figure | 7 and Figure 8 (errat | a).                 |
| 74HC237 v.5         | 20111209                        | Product data sheet         | -                     | 74HC237 v.4         |
| Modifications:      | <ul> <li>Legal page</li> </ul>  | s updated.                 |                       |                     |
| 74HC237 v.4         | 20110110                        | Product data sheet         | -                     | 74HC237 v.3         |
| 74HC237 v.3         | 20041112                        | Product data sheet         | -                     | 74HC_HCT237_CNV v.2 |
| 74HC_HCT237_CNV v.2 | 19970828                        | Product specification      | -                     | 74HC_HCT237 v.1     |
| 74HC_HCT237 v.1     | 19901201                        | Product specification      | -                     | -                   |

#### 3-to-8 line decoder, demultiplexer with address latches

## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

74HC237

All information provided in this document is subject to legal disclaimers.

### 3-to-8 line decoder, demultiplexer with address latches

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

3-to-8 line decoder, demultiplexer with address latches

## 18. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information                |
| 5.1  | Pinning                            |
| 5.2  | Pin description 4                  |
| 6    | Functional description 4           |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 5 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms                          |
| 12   | Application information            |
| 13   | Package outline                    |
| 14   | Abbreviations14                    |
| 15   | Revision history                   |
| 16   | Legal information                  |
| 16.1 | Data sheet status                  |
| 16.2 | Definitions                        |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks                         |
| 17   | Contact information                |
| 12   | Contents 17                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2012.

All rights reserved.