**ISTRUMENTS www.ti.com**



**[THS6182](http://focus.ti.com/docs/prod/folders/print/ths6182.html)**

**SLLS544H–SEPTEMBER 2002–REVISED JUNE 2007**

# **LOW-POWER DISSIPATION ADSL LINE DRIVER**

- 
- 
- -
	-
- 
- 
- 
- -
- -
	-
	-
	-
	- **IADJ** Pin for User Controlled Bias Current
	- **Stable Operation Down to 1.8 mA/ch**
- **Low Noise for Increased Receiver Sensitivity** 
	- **3.2 nV/**√**Hz Voltage Noise**
	- **1.5 pA/**√**Hz Noninverting Current Noise**
	- **10 pA/**√**Hz Inverting Current Noise**

### **APPLICATIONS**

• **Ideal for Full Rate ADSL Applications**

### **FEATURES DESCRIPTION**

• **Low-Power Dissipation Increases ADSL Line** The THS6182 is a current feedback differential line driver ideal for full rate ADSL systems. Its extremely **Low THD of -88 dBc (100 Ω, 1 MHz)** low-power dissipation is ideal for ADSL systems that must achieve high densities in ADSL central office • **Low MTPR Driving +20 dBm on the Line** rack applications. The unique architecture of the THS6182 allows the quiescent current to be much **– -74 dBc With Low Bias Setting** lower than existing line drivers while still achieving<br>Wide Qutput Swing of 44 V. Differential Internal propertion linearity without the need for excess open loop Wide Output Swing of 44 V<sub>PP</sub> Differential Into<br>a 200- $\Omega$  Differential Load (V<sub>CC</sub> =  $\pm$ 12 V)<br>High Output Current of 600 mA (Typ)<br>High Output Current of 600 mA (Typ)<br>where the full performance of the amplifier is not where the full performance of the amplifier is not **Wide Supply Voltage Range of**  $\pm$ **5 V to**  $\pm$ **15 V** required. To allow for even more flexibility and power<br>**Rin Compatible with EL1502C and EL1502C** and EL1502C **Pin Compatible with EL1503C and EL1508C** bias currents while maintaining stable operation with  $\frac{1}{2}$  bias currents while maintaining stable operation with  $\frac{1}{2}$  bias currents while maintaining stable operation wit **– Multiple Package Options** as little as 1.8 mA per channel. The wide output **Multiple Power Control Modes**<br>
– 11 mA/ch Full Rias Mode<br>
supplies allows for more dynamic headroom, keeping<br>
supplies allows for more dynamic headroom, keeping **usupplies allows for more dynamic headroom, keeping allows for more dynamic headroom, keeping distortion at a minimum. With a low 3.2 nV/√Hz inverting example to the three voltage noise coupled with a low 10 pA/√Hz inver** current noise, the THS6182 increases the sensitivity of the receive signals, allowing for better margins **– 0.25 mA/ch Shutdown Mode**

# **TYPICAL ADSL CO-LINE DRIVER CIRCUIT**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Æ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



#### **ORDERING INFORMATION**

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at [www.ti.com.](http://www.ti.com)

### **PACKAGE DISSIPATION RATINGS(1)**



(1)  $\theta_{JA}$  values shown are typical for standard test PCBs only.

 $(2)$  For high-power dissipation applications, use of the PowerPAD package with the PowerPad on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage and/or reduce the lifetime the device. See TI technical brief SLMA002 for more information about utilizing the PowerPAD thermally enhanced package.

(3) Use of packages without the PowerPAD or not soldering the PowerPAD to the PCB, should be limited to low-power dissipation applications.

#### **RECOMMENDED OPERATING CONDITIONS**



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>



(1) The absolute maximum ratings under any condition is limited by the constraints of the silicon process. Stresses above these ratings may cause permanent damage. Exposure to absolute-maximum-rated conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those ispecified is not implied.

(2) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range,  $T_A$  = 25°C,  $V_{CC}$  = ±12 V, R<sub>F</sub> = 2 kΩ, Gain = +5,  $I_{ADJ}$  = Bias1 = Bias2 = 0 V, R<sub>L</sub> = 50  $\Omega$  (unless otherwise noted)



#### **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range,  $T_A$  = 25°C,  $V_{CC}$  = ±12 V, R<sub>F</sub> = 2 kΩ, Gain = +5,  $I_{ADJ}$  = Bias1 = Bias2 = 0 V, R<sub>L</sub> = 50  $\Omega$  (unless otherwise noted)



(1) A heatsink is required to keep the junction temperature below absolute maximum rating when an output is heavily loaded or shorted. See Absolute Maximum Ratings section for more information.

(2) Approximately 0.5 mA (total) flows from  $V_{CC+}$  to GND for internal logic control bias.<br>(3) Slew rate is defined from the 25% to the 75% output levels.

### **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating free-air temperature range,  $T_A$  = 25°C,  $V_{CC}$  = ±12 V, R<sub>F</sub> = 2 kΩ, Gain = +5,  $I_{ADJ}$  = Bias1 = Bias2 = 0 V, R<sub>L</sub> = 50  $\Omega$  (unless otherwise noted)



(4) Transition time is defined as the time from when the logic signal is applied to the time when the supply current has reached half its final value.

#### **LOGIC TABLE(1)(2)**



(1) The default state for all logic pins is a logic zero (0).

(2) The GND pin useable range is from  $V_{CC}$  to  $(V_{CC+} - 4 V)$ .

<span id="page-5-0"></span>

**Figure 1. Single-Supply ADSL CO Line Driver Circuit Utilizing Active Impedance (SF = 4)**





A. The PowerPAD is electrically isolated from all active circuity and pins. Connection of the PowerPAD to the PCB ground plane is highly recommended, although not required, as this plane is typically the largest copper plane on a PCB. The thermal performance will be better with a large copper plane than a small one.

### **TYPICAL CHARACTERISTICS**

#### **Table of Graphs**











8 [Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLS544H&partnum=THS6182)



**www.ti.com**

**V<sub>I</sub>** TEXAS **INSTRUMENTS** 







**www.ti.com**

**TEXAS INSTRUMENTS** 

老马





#### よな **TEXAS** Instruments **www.ti.com**







**Figure 65. Figure 66. Figure 67.**

14 [Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLLS544H&partnum=THS6182)



**Figure 68.**

#### **APPLICATION INFORMATION**

The THS6182 contains two independent operational amplifiers. These amplifiers are current feedback topology amplifiers made for high-speed operation. They have been specifically designed to deliver the full power requirements of ADSL and therefore can deliver output currents of at least 400 mA at full output voltage.

The THS6182 is fabricated using Texas Instruments 30-V complementary bipolar process, HVBiCOM. This process provides excellent isolation and high slew rates that result in the device's excellent crosstalk and extremely low distortion.

#### **DEVICE PROTECTION FEATURE**

The THS6182 has a built-in thermal protection feature. Should the internal junction temperature rise above approximately 160°C, the device automatically shuts down. Such a condition could exist with improper heat sinking or if the output is shorted to ground. When the abnormal condition is fixed, the internal thermal shutdown circuit automatically turns the device back on. This occurs at approximately 145°C, junction temperature. Note that the THS6182 does not have short-circuit protection and care should be taken to minimize the output current below the absolute maximum ratings.

#### **THERMAL INFORMATION**

The THS6182 is available in a thermally-enhanced DWP and RHF package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 69(a) and Figure 69(b), for the DWP package example]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 69(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. Note that the PowerPAD is electronically isolated from the active circuitry and any pins. Thus, the PowerPAD can be connected to any potential voltage within the absolute maximum voltage range. Ideally, connection of the PAD to the ground plane is preferred as the plane typically is the largest copper plane on a PCB.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. This is discussed in more detail in the PCB design considerations section of this document.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking.



**Bottom View (c)**

A. The thermal pad is electrically isolated from all terminals in the package.



### **APPLICATION INFORMATION (continued)**

#### **RECOMMENDED FEEDBACK AND GAIN RESISTOR VALUES**

As with all current feedback amplifiers, the bandwidth of the THS6182 is an inversely proportional function of the value of the feedback resistor. The recommended resistors with a ±12-V power supply for the optimum frequency response with a 25-Ω load system is 1 kΩ for a gain of 5. These should be used as a starting point and once optimum values are found, 1% tolerance resistors should be used to maintain frequency response characteristics.

Consistent with current feedback amplifiers, increasing the gain is best accomplished by changing the gain resistor, not the feedback resistor. This is because the bandwidth of the amplifier is dominated by the feedback resistor value and internal dominant-pole capacitor. The ability to control the amplifier gain independently of the bandwidth constitutes a major advantage of current feedback amplifiers over conventional voltage feedback amplifiers.

It is important to realize the effects of the feedback resistance on distortion. Increasing the resistance decreases the loop gain and increases the distortion. It is also important to know that decreasing load impedance increases total harmonic distortion (THD). Typically, the third order harmonic distortion increases more than the second order harmonic distortion.

Finally, in a differential configuration as shown in [Figure 1,](#page-5-0) it is important to note that there is a differential gain and a common-mode gain which are different from each other. Differentially, the gain is at 1 +  $R$ <sub>F</sub>/ $R$ <sub>G</sub>. While common-mode gain = 1 due to  $R_G$  being connected directly between each amplifier and not to ground. This can lead to potential problems as the stability of the amplifier is determined by  $R_F$ . Thus,  $R_F$  must be large enough to ensure the common-mode stability, even though a large differential gain may be required.

#### **OFFSET VOLTAGE**

The output offset voltage, ( $V_{\text{OO}}$ ) is the sum of the input offset voltage ( $V_{\text{IO}}$ ) and both input bias currents ( $I_{\text{IB}}$ ) times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage:





#### **NOISE CALCULATIONS**

Noise can cause errors on very small signals. This is especially true for the amplifying small signals. The noise model for current feedback amplifiers (CFB) is the same as voltage feedback amplifiers (VFB). The only difference between the two is that the CFB amplifiers generally specify different current noise parameters for each input while VFB amplifiers usually only specify one noise current parameter. The noise model is shown in [Figure 71](#page-17-0). This model includes all of the noise sources as follows:

- $e_n$  = Amplifier internal voltage noise (nV/ $\sqrt{Hz}$ )
- $IN +$  = Noninverting current noise (pA/ $\sqrt{Hz}$ )
- IN- = Inverting current noise ( $pA/\sqrt{Hz}$ )
- $e_{RX}$  = Thermal voltage noise associated with each resistor ( $e_{RX}$  = 4 kTR<sub>x</sub>)

#### **APPLICATION INFORMATION (continued)**

<span id="page-17-0"></span>

**Figure 71. Noise Model**

The total equivalent input noise density  $(e_{ni})$  is calculated by using the following equation:

$$
e_{ni} = \sqrt{\left(e_{n}\right)^{2} + \left(\text{IN} + \times \text{R}_{S}\right)^{2} + \left(\text{IN} - \times\left(\text{R}_{F} \parallel \text{R}_{G}\right)\right)^{2} + 4 \text{ kTR}_{S} + 4 \text{ kT}\left(\text{R}_{F} \parallel \text{R}_{G}\right)}
$$

Where:

k = Boltzmann's constant =  $1.380658 \times 10^{-23}$ T = Temperature in degrees Kelvin (273 +  $^{\circ}$ C)  $R_F$  ||  $R_G$  = Parallel resistance of  $R_F$  and  $R_G$ 

To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density ( $e_{ni}$ ) by the overall amplifier gain  $(A_V)$ .

$$
e_{\text{NO}} = e_{\text{ni}} A_{\text{V}} = e_{\text{ni}} \left( 1 + \frac{R_F}{R_G} \right)
$$
 (Noninverting Case)

As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing  $R_G$ ), the input noise is reduced considerably because of the parallel resistance term.

#### **DRIVING A CAPACITIVE LOAD**

Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS6182 has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in [Figure 72](#page-18-0). A minimum value of 2 Ω should work well for most applications. For example, in 75- $\Omega$  transmission systems, setting the series resistor value to 75  $\Omega$  both isolates any capacitance loading and provides the proper line impedance matching at the source end.

#### **APPLICATION INFORMATION (continued)**

<span id="page-18-0"></span>

**Figure 72. Driving a Capacitive Load**

#### **PCB DESIGN CONSIDERATIONS**

Proper PCB design techniques in two areas are important to assure proper operation of the THS6182. These areas are high-speed layout techniques and thermal-management techniques. Because the THS6182 is a high-speed part, the following guidelines are recommended.

- Ground plane It is essential that a ground plane be used on the board to provide all components with a low inductive ground connection. Although a ground connection directly to a terminal of the THS6012 is not necessarily required, it is recommended that the thermal pad of the package be tied to ground. This serves two functions. It provides a low inductive ground to the device substrate to minimize internal crosstalk and it provides the path for heat removal. Note that the BiCom process is a SOI process and thus, the substrate is isolated from the active circuitry.
- Input stray capacitance To minimize potential problems with amplifier oscillation, the capacitance at the inverting input of the amplifiers must be kept to a minimum. To do this, PCB trace runs to the inverting input must be as short as possible, the ground plane should be removed under any etch runs connected to the inverting input, and external components should be placed as close as possible to the inverting input. This is especially true in the noninverting configuration.
- Proper power supply decoupling Use a minimum of a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting etch makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminal and the ceramic capacitors.
- For a differential configuration as shown in [Figure 1](#page-5-0), it is recommended that a  $0.1$ - $\mu$ F or  $1$ - $\mu$ F capacitor be added across the power supplies (from  $V_{CC+}$  to  $V_{CC-}$ ) as close as possible to the THS6182. This allows for differential currents to flow properly, signficantly reducing even-order harmonic distortion. The 0.1-µF capacitors to ground should also be used as previously stipulated.

Because of its power dissipation, proper thermal management of the THS6182 is required. Although there are many ways to properly heatsink this device, the following steps illustrate one recommended approach for a multilayer PCB with an internal ground plane utilizing the 20 pin DWP PowerPAD package.

- 1. Prepare the PCB with a top side etch pattern as shown in [Figure 73.](#page-19-0) There should be etch for the leads as well as etch for the thermal pad.
- 2. Place 18 holes in the area of the thermal pad. These holes should be 13 mils in diameter. They are kept small so that solder wicking through the holes is not a problem during reflow.
- 3. It is recommended, but not required, to place six more holes under the package, but outside the thermal pad area. These holes are 25 mils in diameter. They may be larger because they are not in the area to be soldered so that wicking is not a problem.
- 4. Connect all 24 holes, the 18 within the thermal pad area and the 6 outside the pad area, to the internal ground plane.
- 5. When connecting these holes to the ground plane, do **not** use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the

#### **APPLICATION INFORMATION (continued)**

<span id="page-19-0"></span>heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS6182 package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated through hole.

- 6. The top-side solder mask should leave exposed the terminals of the package and the thermal pad area with its five holes. The four larger holes outside the thermal pad area, but still under the package, should be covered with solder mask.
- 7. Apply solder paste to the exposed thermal pad area and all of the operational amplifier terminals.
- 8. With these preparatory steps in place, the THS6182 DWP is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.



**Vias should go through the board connecting the top layer PowerPad to any and all ground planes. (The larger the ground plane, the larger the area to distribute the heat.) Solder resist should be used on the bottom side ground plane in order to prevent wicking of the solder through the vias during the reflow process.**

**All Units in Inches**

**Figure 73. 20-Pin DWP PowerPAD PCB Etch and Via Pattern**

The RHF package is similar to the DWP package with respect to PCB mounting procedures. The recommended PCB layout is as shown in [Figure 74.](#page-20-0)



<span id="page-20-0"></span>

**Vias should go through the board connecting the top layer PowerPAD to any and all ground planes. The larger the ground plane, the more area to distribute the heat. Solder resist should be used on the bottom side ground plane to prevent wicking of the solder through the vias during the reflow process.**

#### **Figure 74. Suggested PCB Layout**

The actual thermal performance achieved with the THS6182 in the 20-pin DWP PowerPAD package depends on the application. In the previous example, if the size of the internal ground plane is approximately 3 inches  $\times$  3 inches, then the expected thermal coefficient,  $\Theta_{JA}$ , is about 21.5°C/W. (See the Package Dissipation Ratings Table for all other package metrics.) For a given  $\Theta_{JA}$ , the maximum power dissipation is calculated by the following formula:

#### **APPLICATION INFORMATION (continued)**

$$
P_D = \begin{pmatrix} T_{MAX} - T_A \\ \theta_{JA} \end{pmatrix}
$$

Where:

- $P_D$  = Maximum power dissipation of THS6182 (watts)
- $T_{MAX}$  = Absolute maximum operating junction temperature (125 $°C$ )
- $T_A$  = Free-ambient air temperature (°C)

 $\theta_{JA} = \theta_{JC} + \theta_{CA}$ 

- $\theta_{JC}$  = Thermal coefficient from junction to case. See the Package Dissipation Ratings table.
- $\theta_{CA}$  = Thermal coefficient from case to ambient determined by PCB layout and construction.

More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, PowerPAD Thermally Enhanced Package. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering.

#### **GENERAL CONFIGURATIONS**

A common error for the first-time CFB user is to create a unity gain buffer amplifier by shorting the output directly to the inverting input. A CFB amplifier in this configuration oscillates and is **not** recommended. The THS6182, like all CFB amplifiers, **must** have a feedback resistor for stable operation. Additionally, placing capacitors directly from the output to the inverting input is not recommended. This is because, at high frequencies, a capacitor has a very low impedance. This results in an unstable amplifier and should not be considered when using a current-feedback amplifier. Because of this, integrators and simple low-pass filters, which are easily implemented on a VFB amplifier, have to be designed slightly differently. If filtering is required, simply place an RC-filter at the noninverting terminal of the operational-amplifier (see Figure 75).



**Figure 75. Single-Pole Low-Pass Filter**

If a multiple pole filter is required, the use of a Sallen-Key filter can work very well with CFB amplifiers. This is because the filtering elements are not in the negative feedback loop and stability is not compromised. Because of their high slew-rates and high bandwidths, CFB amplifiers can create very accurate signals and help minimize distortion. An example is shown in [Figure 76](#page-22-0).

#### **APPLICATION INFORMATION (continued)**

<span id="page-22-0"></span>

**Figure 76. 2-Pole Low-Pass Sallen-Key Filter**

#### **EVALUATION BOARD**

An evaluation board is available for the THS6182. This board has been configured for proper thermal management of the THS6182. The circuitry has been designed for a typical ADSL application as shown previously in this document. For more detailed information, refer to the THS6182EVM User's Guide (literature number SLOU152). To order the evaluation board contact your local TI sales office or distributor.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com www.ti.com 4-May-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



### **TEXAS INSTRUMENTS**

www.ti.com

www.ti.com 4-May-2023

### **TUBE**



## **B - Alignment groove width**

#### \*All dimensions are nominal





NOTES: A. All linear dimensions are in inches (millimeters).

This drawing is subject to change without notice. **B.** 

Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).  $C.$ 

This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.



# DWP (R-PDSO-G20)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# $DWP (R-PDSO-G20)$

## PowerPAD<sup>™</sup>PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters. А.
- This drawing is subject to change without notice. **B.**
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste.

PowerPAD is a trademark of Texas Instruments.



 $D (R-PDSO-G16)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





# **PACKAGE OUTLINE**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **DW0020A SOIC - 2.65 mm max height**

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# **EXAMPLE BOARD LAYOUT**

# **DW0020A SOIC - 2.65 mm max height**

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DW0020A SOIC - 2.65 mm max height**

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated