- Complete Power-Supply/Audio System For Cellular Handsets
- Three Low-Dropout Regulators (LDOs) with 100-mV Dropout
- Speaker and Ringer Power Amplifiers Drive
   32-Ω Dynamic Speakers or Piezo Devices
- Low-Noise Microphone Amplifier
- Depop Protection For All Amplifiers
- Less Than 1 μA Supply Current in Shutdown, Typical
- 250-ms Microprocessor Reset Output
- 10-mA Charge-Pump Driver Configurable For Inverted or Doubled Output
- Separate Enables for LDOs, Amplifiers, and Charge Pump
- 1.185-V Reference Capable of Driving 2 mA
- 48-Pin TQFP Package



NC - No internal connection

## description

The TPS9104 incorporates a complete power supply and audio power system for a cellular

subscriber terminal that uses battery packs with three or four NiMH/NiCd cells or a single lithium-ion cell. The device includes three low-dropout linear regulators rated for 3.3 V or 3 V at 100 mA each, a charge-pump driver, two power amplifiers for a speaker and a ringer, a low-noise microphone amplifier, and logic that includes a 250-ms reset, on/off control, and processor interface. Regulators A and B and the charge-pump driver are disabled until regulator L (logic regulator) reaches the rated voltage and RESET is logic high. Regulators A and B, the charge-pump driver, and the amplifiers have separate enables allowing circuitry to be powered up or down as necessary to conserve battery power.

Each of the amplifiers has a depop circuit to prevent objectionable noise when the IC is powered up or when the amplifiers are enabled. Both the speaker amplifier and the ringer amplifier are designed to supply 2 V peak-to-peak into 32  $\Omega$  or into a 90-nF piezoelectric speaker. The microphone amplifier is a low-noise high-gain (A<sub>V</sub>=100) circuit capable of supplying 3 V peak-to-peak into a 10-k $\Omega$  load.

The TPS9104 operates over a free-air temperature range of –40°C to 85°C and is supplied in a 48-pin TQFP package.

#### **AVAILABLE OPTIONS**

|               | PACKAGED DEVICE  | CHIP FORM |
|---------------|------------------|-----------|
| TA            | THIN QFP<br>(PT) | (Y)       |
| -40°C to 85°C | TPS9104IPT       | TPS9104Y  |

The PT package is available taped and reeled. Add R suffix to the device type when ordering (e.g. TPS9104IPTR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## functional block diagram



† UVLO - Undervoltage lockout ‡ OTP - Overtemperature protection



## **TPS9104Y chip information**

These chips, when properly assembled, display characteristics similar to the TPS9104. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.



## **TPS9104** CELLULAR SUBSCRIBER TERMINAL POWER SUPPLY/AUDIO SYSTEM SLVS133A – AUGUST 1996 – REVISED APRIL 1998

## **Terminal Functions**

| TERMINA   | \I                         |     |                                                                                                                                               |
|-----------|----------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO.                        | 1/0 | DESCRIPTION                                                                                                                                   |
| GND       | 1, 15,<br>25, 36           |     | Ground. GND terminals should be externally connected to ground to ensure proper functionality.                                                |
| VCC       | 2, 31,<br>40               |     | Supply voltage input. V <sub>CC</sub> terminals are not connected internally and must be externally connected to ensure proper functionality. |
| PL        | 3                          | ı   | Program L. PL provides voltage programming input for regulator L.                                                                             |
| RNGR_OUT+ | 4                          | 0   | Ringer amplifier noninverting output                                                                                                          |
| RNGR_OUT- | 5                          | 0   | Ringer amplifier inverting output                                                                                                             |
| RNGR_IN   | 6                          | ı   | Ringer amplifier input                                                                                                                        |
| RNGR_EN   | 7                          | ı   | Ringer amplifier enable input; logic low enables the amplifier                                                                                |
| RESET     | 8                          | 0   | Microprocessor reset output                                                                                                                   |
| NC        | 9, 17,<br>20, 30<br>41, 44 |     | No connection                                                                                                                                 |
| AREF      | 10                         |     | Analog reference. A 0.1-μF capacitor must be connected from AREF to ground. No other connections are allowed.                                 |
| VCP       | 11                         |     | Charge pump driver supply voltage                                                                                                             |
| GND_CP    | 12                         |     | Charge pump driver ground                                                                                                                     |
| СР        | 13                         | 0   | Charge pump driver output                                                                                                                     |
| EN_CP     | 14                         | Ι   | Charge pump driver enable input. Logic low on EN_CP turns on the charge pump.                                                                 |
| ON_REM    | 16                         | -   | Remote on; logic high enables the part.                                                                                                       |
| MIC_OUT   | 18                         | 0   | Microphone amplifier output                                                                                                                   |
| MIC_IN-   | 19                         | I   | Microphone amplifier inverting input                                                                                                          |
| MIC_IN+   | 21                         | I   | Microphone amplifier noninverting input                                                                                                       |
| REF       | 22                         | 0   | 1.185-V reference output. Decouple with 0.01-μF to 0.1-μF capacitor to ground.                                                                |
| VA        | 23                         | 0   | Regulator A output voltage                                                                                                                    |
| CA        | 24                         |     | Regulator A filter capacitor connection                                                                                                       |
| EN_A      | 26                         | I   | Regulator A enable input; logic low turns on the regulator.                                                                                   |
| MIC_EN    | 27                         | ı   | Microphone amplifier enable input; logic low turns on the microphone amplifier.                                                               |
| PA        | 28                         | I   | Program A. PA provides programming input for Regulator A.                                                                                     |
| EN        | 29                         | I/O | Enable signal input/output; logic low enables the part.                                                                                       |
| ON        | 32                         | 0   | On-signal output                                                                                                                              |
| OFF       | 33                         | I   | Off signal                                                                                                                                    |
| РВ        | 34                         | I   | Program B. PB provides programming input for Regulator B.                                                                                     |
| EN_B      | 35                         | I   | Regulator B enable input; logic low turns on the regulator.                                                                                   |
| СВ        | 37                         |     | Regulator B filter capacitor connection                                                                                                       |
| VB        | 38                         | 0   | Regulator B output voltage                                                                                                                    |
| SPKR_OUT+ | 39                         | 0   | Speaker amplifier noninverting output                                                                                                         |
| SPKR_OUT- | 42                         | 0   | Speaker amplifier inverting output                                                                                                            |
| SPKR_IN   | 43                         | ı   | Speaker amplifier input                                                                                                                       |
| VL        | 45                         | 0   | Regulator L output voltage                                                                                                                    |
| CL        | 46                         |     | Regulator L filter capacitor connection                                                                                                       |
| SPKR_EN   | 47                         | Ι   | Speaker amplifier enable input; logic low enables the amplifier.                                                                              |
| ON        | 48                         | I   | On signal; logic low enables the part.                                                                                                        |



## detailed description

## voltage reference

The regulators and reset generator utilize an internal 1.185-V band-gap voltage reference. The reference is also buffered and brought out on REF for external use; REF can source a maximum of 2 mA. A 0.01- $\mu$ F to 0.1- $\mu$ F capacitor must be connected between REF and ground.

## **LDO regulators**

The TPS 9104 includes three low-dropout regulators, implemented with 1- $\Omega$  PMOS series-pass transistors, with quiescent supply currents of 100  $\mu$ A. Each of the regulators can supply up to 100 mA of continuous output current. The 1- $\Omega$  PMOS series-pass transistor achieves the dropout voltage of just 100 mV at the maximum rated output current. Each regulator output voltage can be independently programmed to either 3.3 V or 3 V using its programming control input PL, PA or PB (Px). A logic low on Px sets the output voltage of the regulator to 3.3 V; a logic high sets it to 3 V.

Each LDO contains a current limit circuit. When the current demand on the regulator exceeds the current limit, the output voltage drops in proportion to the excess current. When the excess load current is removed, the output voltage returns to regulation. Exceeding the current limit on VL can disable the TPS9104. If enough current demand is placed on VL, the output voltage drops below the reset threshold voltage causing RESET to go low, effectively unlatching the enable.

VL is intended to be the primary supply voltage for the microprocessor and other system logic functions. VA and VB can be used to power low-noise analog circuits and/or implement system power management. The enable terminals  $\overline{EN}$  and  $\overline{EN}$  are utilized to power down circuitry when it is not required.  $\overline{EN}$  and  $\overline{EN}$  are TTL-compatible inputs with 10- $\mu$ A active current-source pullups. A logic low enables the respective regulator while a logic high pulls the regulator output voltage to ground and reduces the regulator quiescent current to leakage levels. Both  $\overline{EN}$  and  $\overline{EN}$  are not active until  $\overline{RESET}$  is logic high.

Stability of the LDOs is ensured by the addition of compensation terminals CL, CA, and CB, which connect to the output of the regulator through an internal 1- $\Omega$  resistor. This compensation scheme allows for capacitors with equivalent series resistance (ESR) of up to 15  $\Omega$ , eliminating the need for expensive, low-ESR capacitors.

#### reset generator

RESET is a microprocessor reset signal that goes to logic low at power-up, or whenever  $\overline{\text{VL}}$  drops below 2.93 V (2.6 V for 3-V applications), and remains in that state for 250 ms after VL exceeds the  $\overline{\text{RESET}}$  threshold (see Figure 5). The open-drain output has a 30- $\mu$ A pullup that eliminates the need for an external pullup resistor and still allows it to be connected with other open-drain or open-collector signals.  $\overline{\text{RESET}}$  is valid for supply voltages as low as 1.5 V.

## ON, OFF, ON, ON\_REM and EN functions

The  $\overline{\text{ON}}$  input is intended to be the main enable for the TPS9104 and should be connected to ground through a push-button switch. Once the switch is pressed, internal logic pulls  $\overline{\text{EN}}$  low. The  $\overline{\text{EN}}$  terminal is designed to sink 3.2 mA and can be used as a pulldown to enable other functions on the TPS9104 or other system circuitry. When  $\overline{\text{EN}}$  is pulled low, the TPS9104 checks to make sure the supply voltage is above the UVLO threshold voltage and the die temperature is below 160°C. If both of these conditions are met, the reference circuitry, regulator L, reset generator, and other support circuitry are enabled. When  $\overline{\text{RESET}}$  goes high, the system can respond with a logic high on  $\overline{\text{OFF}}$ , which latches the TPS9104 on, and the  $\overline{\text{ON}}$  push button can then be released.

The TPS9104 is disabled in a similar manner. If the  $\overline{ON}$  push button is pressed while the TPS9104 is enabled, the ON signal responds with a logic high. Once this logic high is detected, the system can respond with a logic low on  $\overline{OFF}$ , disabling the TPS9104 and reducing supply currents to 1  $\mu$ A (see Figure 1).



The ON\_REM signal can be used in the same manner as  $\overline{\text{ON}}$  in enabling or disabling the TPS9104. The signal is provided as a system interface to increase the flexibility of the system.  $\overline{\text{EN}}$  can also be used as an input wired-OR open collector/drain to enable the TPS9104; however, it does not produce a logic signal ON and therefore cannot be used in the disable sequence described above. It is not recommended that  $\overline{\text{EN}}$  be used as the primary enable signal for the TPS9104.



Figure 1. Recommended Enable and Disable Sequence

### speaker/ringer power amplifiers

The TPS9104 includes two differential-output power amplifiers capable of driving dynamic or piezoelectric speakers. Both amplifiers have enable inputs to reduce supply current to leakage levels when the amplifiers are not in use. Depopping circuitry prevents objectionable noise when the enable inputs are cycled on or off. Each amplifier requires only two gain-setting resistors and a capacitor for dc blocking (see Figure 46). RNGR\_EN and SPKR\_EN inputs are disabled when RESET is asserted. Both the SPKR\_EN and the RNGR\_EN have internal 10-μA pullups.

## microphone amplifier

This is a high-gain amplifier capable of driving a 10-k $\Omega$  load at 3 V peak-to-peak output.  $\overline{\text{MIC\_EN}}$  input is disabled when  $\overline{\text{RESET}}$  is asserted. The microphone amplifier has an enable input that reduces supply current to leakage levels when disabled. Added depopping circuitry prevents objectionable noise when the enable input



is cycled on or off. The microphone amplifier needs only two resistors to set the gain, and one capacitor for dc blocking (see Figure 47). Regulator A is the analog supply for the microphone amplifier, and  $\overline{\text{EN}_A}$  must be asserted for correct operation.

## undervoltage lockout

Undervoltage lockout (UVLO) prevents operation of the functions in the TPS9104 until the supply voltage exceeds the threshold voltage, eliminating abnormal power-up conditions internally and externally, and providing an orderly turn-on.

## overtemperature shutdown

If the die temperature exceeds 160°C, the thermal protection circuit shuts off the TPS9104. When the die temperature drops below 150°C, the device can be restarted with the  $\overline{\text{ON}}$  input.

## charge pump driver

An unregulated inverting or doubler charge pump is implemented (see Figure 44) by connecting a network of two capacitors and two diodes to CP. In the inverting configuration, the charge pump can power an LCD or provide gate bias for a GaAs power amplifier. A 5-V supply for flash-memory programming or powering the subscriber identity module (SIM) European applications can be achieved using the doubler configuration and an external LDO. A logic-low input to the charge-pump enable,  $\overline{\text{EN}_{-}\text{CP}}$ , turns on the oscillator and driver; a logic high turns them off.  $\overline{\text{EN}_{-}\text{CP}}$  input is disabled when  $\overline{\text{RESET}}$  is asserted. The  $\overline{\text{EN}_{-}\text{CP}}$  has a 10- $\mu$ A internal pullup.

#### **DISSIPATION RATING TABLE 1 – Free-Air Temperature**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PT      | 1350 mW                                                                    | 10.8 mW/°C                                     | 864 mW                                | 702 mW                                |

#### **DISSIPATION RATING TABLE 2 - Case Temperature**

| PACKAGE | $T_C \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 25°C | T <sub>C</sub> = 70°C<br>POWER RATING | T <sub>C</sub> = 85°C<br>POWER RATING |
|---------|------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PT      | 6579 mW                            | 52.6 mW/°C                                     | 4212 mW                               | 3423 mW                               |



## MAXIMUM CONTINUOUS POWER DISSIPATION



## MAXIMUM CONTINUOUS POWER DISSIPATION



Figure 3

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†‡

| Supply voltage range, V <sub>CC</sub> , VCP                  | 0.3 V to 12 V                |
|--------------------------------------------------------------|------------------------------|
| nput voltage range at OFF, MIC_EN, SPKR_EN, RNGR_EN, S       | PKR_IN,                      |
| RNGR_IN, MIC_IN+, MIC_IN                                     | 0.3 V to 7 V                 |
| nput voltage range at PL, PA, PB, EN, EN_A, EN_B,            |                              |
| ON, ON_REM, EN_CP                                            | 0.3 V to V <sub>CC</sub>     |
| Continuous total power dissipation                           | See dissipation rating table |
| Peak output current                                          | Internally limited           |
| Output current range at SPKR_OUT+, SPKR_OUT-,                |                              |
| RNGR_OUT+, RNGR_OUT                                          | 100 mA to 100 mA             |
| Power dissipation                                            | See dissipation rating table |
| Operating free-air temperature range, TA                     | –40°C to 85°C                |
| Storage temperature range, T <sub>stg</sub>                  | 65°C to 150°C                |
| _ead Temperature 1,6 mm (1/16 inch) from case for 10 seconds | 3 260°C                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



<sup>‡</sup> All voltages are with respect to GND.

## recommended operating conditions

|                                                                | MIN | NOM MAX | UNIT |
|----------------------------------------------------------------|-----|---------|------|
| Supply voltage, V <sub>CC</sub> , VCP                          | 3   | 10      | V    |
| Input voltage, OFF, MIC_EN, SPKR_EN, RNGR_EN                   | 0   | 5       | V    |
| Input voltage at PL, PA, PB, EN, EN_A, EN_B, ON, ON_REM, EN_CP | 0   | VCC     | V    |
| Reference output current                                       | 0   | 2       | mA   |
| Continuous regulator output current                            | 0   | 100     | mA   |
| Operating free-air temperature                                 | -40 | 85      | °C   |

electrical characteristics over recommended operating free-air temperature range,  $V_{CC}$  = VCP = 4 V, Px = 0 V,  $I_{O(Vx)}$  = 35 mA,  $\overline{OFF}$  = VL,  $\overline{ON}$  open, ON\_REM = 0 V, Cx = 10  $\mu F$  (unless otherwise noted)

| PARAMETER                          | TEST COI                                              | NDITIONS†                                            | MIN   | TYP   | MAX   | UNIT             |
|------------------------------------|-------------------------------------------------------|------------------------------------------------------|-------|-------|-------|------------------|
| Outrot valta as                    | T <sub>A</sub> = 25°C,                                | IO = 0                                               |       | 1.185 |       | V                |
| Output voltage                     | $4 \text{ V} \leq \text{V}_{CC} \leq 10 \text{ V},$   | $0 \le I_O \le 2 \text{ mA}$                         | 1.161 |       | 1.209 | V                |
| O regulators                       |                                                       |                                                      |       |       |       |                  |
| PARAMETER                          | TEST COI                                              | NDITIONS†                                            | MIN   | TYP   | MAX   | UNI <sup>.</sup> |
|                                    | T <sub>A</sub> = 25°C                                 |                                                      | 3.25  | 3.3   | 3.35  | V                |
|                                    | $0 \le I_{O(V_X)} \le 100 \text{ mA},$                | $3.5 \text{ V} \leq \text{V}_{CC} \leq 10 \text{ V}$ | 3.2   |       | 3.4   | V                |
| Output voltage at VA, VB, VL (Vx)  | $Px = V_{CC}$                                         | T <sub>A</sub> = 25°C                                | 2.95  | 3     | 3.05  | V                |
|                                    | $Px = V_{CC},$<br>3.2 $V \le V_{CC} \le 10 \text{ V}$ | $0 \le I_{O(Vx)} \le 100 \text{ mA},$                | 2.9   |       | 3.10  | V                |
| Dropout voltage                    | $I_{O(V_X)} = 100 \text{ mA},$                        | V <sub>CC</sub> = 3.2 V                              |       | 100   | 200   | m'               |
| Load regulation                    | $I_{O(Vx)} = 0 \text{ mA to } 100 \text{ m}$          | Α                                                    |       | 30    |       | m'               |
| Line regulation                    | $I_{O(Vx)} = 100 \text{ mA},$                         | $V_{CC} = 3.5 \text{ V to } 10 \text{ V}$            |       | 10    |       | m'               |
| Ripple rejection                   | f = 120 Hz                                            |                                                      |       | 60    |       | dE               |
| Quiescent current (each regulator) |                                                       |                                                      |       | 100   |       | μA               |
| rge pump driver                    |                                                       |                                                      |       |       |       |                  |
| PARAMETER                          | TEST CO                                               | NDITIONS                                             | MIN   | TYP   | MAX   | UN               |
| Frequency                          |                                                       |                                                      | 50    | 100   | 150   | kH               |
| Duty cycle                         |                                                       |                                                      |       | 50%   |       |                  |
| Output resistance                  |                                                       |                                                      |       | 15    | 30    | Ω                |

<sup>†</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effect must be taken into account separately.



electrical characteristics over recommended operating free-air temperature range,  $V_{CC}$  = VCP = 4 V, Px = 0 V,  $I_{O(Vx)}$  = 35 mA,  $\overline{OFF}$  = VL,  $\overline{ON}$  open, ON\_REM = 0 V, Cx = 10  $\mu F$  (unless otherwise noted) (continued)

| peaker amplifier/ringer amplifier          | ·                                      |                                                       |       |       |       |      |
|--------------------------------------------|----------------------------------------|-------------------------------------------------------|-------|-------|-------|------|
| PARAMETER                                  | TEST CO                                | NDITIONS <sup>†</sup>                                 | MIN   | TYP   | MAX   | UNIT |
| Output voltage swing                       | Single-ended,                          | $R_L = 32 \Omega$                                     | 1.6   | 2     |       | V    |
| Output offset voltage                      | $A_V = 1 \text{ V/V}$                  |                                                       |       | 15    | 30    | mV   |
| Total harmonic distortion (THD)            | $V_{I(PP)} = 1 V,$<br>$A_{V} = 1 V/V,$ | f = 1  kHz,<br>$R_L = 32 \Omega$                      |       | 0.5%  | 1%    |      |
| Gain bandwidth product (GBW)               | A <sub>V</sub> = 10 V/V                |                                                       | 4     | 20    |       | kHz  |
| Input noise                                | 100 Hz ≤ BW ≤ 100 kH                   | Z                                                     |       | 200   |       | μVrm |
| Quiescent current (each amplifier)         |                                        |                                                       |       | 2     |       | mA   |
| Reference voltage, AREF                    | PL = V <sub>CC</sub>                   |                                                       |       | 1.221 |       | V    |
| Reference voltage, AREF                    | PL = 0 V                               |                                                       |       | 1.345 |       | V    |
| nicrophone amplifier                       |                                        |                                                       |       |       |       |      |
| PARAMETER                                  | TEST CO                                | NDITIONS <sup>†</sup>                                 | MIN   | TYP   | MAX   | UNI  |
| Common mode input voltage range            |                                        |                                                       | 1     |       | VA -1 | V    |
| Input bias current                         | Both inputs = VA/2                     |                                                       | -1    |       | 1     | μΑ   |
| Output voltage swing                       | 10 kΩ load,                            | VA = 3.3 V                                            | 2.7   | 3     |       | V    |
| Output offset voltage                      | A <sub>V</sub> = 1 V/V                 |                                                       |       |       | 6     | mV   |
| Total harmonic distortion (THD)            | f = 1 kHz,<br>Output voltage swing =   | A <sub>V</sub> = 100 V/V,<br>1 V, V <sub>O</sub> (PP) |       | 0.5%  | 1%    |      |
| Power-supply rejection ratio (PSRR)        | A <sub>V</sub> = 100 V/V               | · ·                                                   |       | 100   |       | dB   |
| Common-mode rejection ratio (CMRR)         | A <sub>V</sub> = 100 V/V               |                                                       |       | 80    |       | dB   |
| Gain bandwidth product (GBW)               | A <sub>V</sub> = 100 V/V               |                                                       | 4     |       |       | kHz  |
| Input noise                                | 100 Hz ≤ BW ≤ 100 kH                   | Z                                                     |       | 10    |       | μVrm |
| Quiescent current                          |                                        |                                                       |       | 180   |       | μΑ   |
| RESET                                      |                                        |                                                       |       |       |       |      |
| PARAMETER                                  | TEST CO                                | NDITIONS†                                             | MIN   | TYP   | MAX   | UNI  |
| Input threshold voltage                    | VL voltage decreasing                  |                                                       | 2.871 | 2.93  | 2.989 | V    |
| Input threshold voltage                    | VL voltage decreasing,                 | PL = VCC                                              | 2.548 | 2.6   | 2.652 | V    |
| Timeout delay at RESET                     | See Figure 5                           |                                                       | 125   | 250   | 375   | ms   |
| Low-level output voltage                   | I <sub>O</sub> = 1 mA,                 | V <sub>CC</sub> = 1.5 V                               |       |       | 0.4   | V    |
| High-level output current                  | V <sub>O</sub> = 2.4 V                 |                                                       | -40   |       | -20   | μΑ   |
| Low-level output current                   | V <sub>O</sub> = 0.4 V                 |                                                       |       |       | 3.2   | mA   |
| Hysteresis                                 |                                        |                                                       |       | 40    |       | mV   |
| ogic inputs at EN_A, EN_B, SPKR_EN, RNGR_E | N, MIC_EN, EN_CP                       |                                                       |       |       |       |      |
| PARAMETER                                  | TEST CO                                | ONDITIONS                                             | MIN   | TYP   | MAX   | UNI  |
| High-level input voltage                   |                                        |                                                       | 2     |       |       | V    |
| Low-level input voltage                    |                                        |                                                       |       |       | 0.8   | V    |
| Input current                              |                                        |                                                       | -20   | -10   | 1     | μΑ   |

<sup>†</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effect must be taken into account separately.



electrical characteristics over recommended operating free-air temperature range,  $V_{CC} = VCP = 4 \text{ V, } Px = 0 \text{ V, } I_{O(Vx)} = 35 \text{ mA, } \overline{OFF} = VL, \overline{ON} \text{ open, } ON\_REM = 0 \text{ V, } Cx = 10 \text{ }\mu\text{F} \text{ (unless otherwise noted) (continued)}$ 

| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
|--------------------------------|----------------------------|---------------|------|-----|------|------|
| High-level input voltage       |                            |               | 2    |     |      | V    |
| Low-level input voltage        |                            |               |      |     | 0.8  | V    |
| Input current                  |                            |               | -1   |     | 1    | μΑ   |
| ogic inputs at ON†             |                            |               |      |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| High-level input voltage       |                            |               | 2    | •   |      | V    |
| Low-level input voltage        |                            |               |      |     | 0.8  | V    |
| Input current                  |                            |               | -20  |     | 1    | μΑ   |
| ogic inputs at EN <sup>†</sup> | -                          |               |      |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| High-level input voltage       |                            |               | 2.4  |     |      | V    |
| Low-level input voltage        |                            |               |      |     | 0.8  | V    |
| Source current                 | V <sub>O</sub> = 2.4 V     | OFF = 0       | -50  | -30 | 1    | μΑ   |
| Sink current                   | V <sub>O</sub> = 0.4 V     |               |      |     | 3.2  | mA   |
| ogic outputs at ON             |                            |               |      |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| High-level output voltage      | 1-mA source current        |               | 2.4  |     |      | V    |
| Low-level output voltage       | 1-mA sink current          |               |      |     | 0.4  | V    |
| overtemperature shutdown       |                            |               |      |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| Temperature threshold          |                            |               |      | 160 |      | °C   |
| Temperature hysteresis         |                            |               |      | 10  |      | °C   |
| undervoltage lockout (UVLO)    |                            |               |      |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| Threshold                      | V <sub>CC</sub> increasing |               | 1.80 | -   | 2.52 | V    |
| Hysteresis                     |                            |               |      | 50  |      | mV   |
| supply current                 | •                          |               | •    |     |      |      |
| PARAMETER                      | TEST COM                   | NDITIONS      | MIN  | TYP | MAX  | UNIT |
| Shutdown                       | OFF = 0 V                  |               |      | 0.5 | 10   | μΑ   |
|                                | EN_CP = VCP,               | SPKR_EN = VL, |      | -   |      | mA   |

<sup>†</sup> High and low level voltages are dependent on V<sub>CC</sub>. See graphs.

## TPS9104 CELLULAR SUBSCRIBER TERMINAL POWER SUPPLY/AUDIO SYSTEM

SLVS133A - AUGUST 1996 - REVISED APRIL 1998

TPS9104Y electrical characteristics, T<sub>J</sub> = 25°C, V<sub>CC</sub> = VCP = 4 V, Px = 0 V, I<sub>O(Vx)</sub> = 35 mA,  $\overline{\text{OFF}}$  = VL,  $\overline{\text{ON}}$  open, ON\_REM = 0 V, Cx = 10  $\mu\text{F}$  (unless otherwise noted)

| voltage reference (REF)            |                                                                                              |      |       |       |       |
|------------------------------------|----------------------------------------------------------------------------------------------|------|-------|-------|-------|
| PARAMETER                          | TEST CONDITIONS†                                                                             | MIN  | TYP   | MAX   | UNIT  |
| Output voltage                     | I <sub>O</sub> = 0                                                                           |      | 1.185 |       | V     |
| LDO Regulators                     |                                                                                              |      |       |       |       |
| PARAMETER                          | TEST CONDITIONS†                                                                             | MIN  | TYP   | MAX   | UNIT  |
| Output voltage at VA, VB, VL (Vx)  | $P_X = V_{CC}$                                                                               | 2.95 | 3     | 3.05  | V     |
| Dropout voltage                    | $I_{O(Vx)} = 100 \text{ mA}, V_{CC} = 3.2 \text{ V}$                                         |      | 100   |       | mV    |
| Load regulation                    | $I_{O(Vx)} = 0 \text{ mA to } 100 \text{ mA}$                                                |      | 30    |       | mV    |
| Line regulation                    | $I_{O(Vx)} = 100 \text{ mA}, V_{CC} = 3.5 \text{ V to } 10 \text{ V}$                        |      | 10    |       | mV    |
| Ripple rejection                   | f = 120 Hz                                                                                   |      | 60    |       | dB    |
| Quiescent current (each regulator) |                                                                                              |      | 100   |       | μΑ    |
| charge pump driver                 |                                                                                              |      |       |       |       |
| PARAMETER                          | TEST CONDITIONS                                                                              | MIN  | TYP   | MAX   | UNIT  |
| Frequency                          |                                                                                              |      | 100   |       | kHz   |
| Duty cycle                         |                                                                                              |      | 50%   |       |       |
| Output resistance                  |                                                                                              |      | 15    |       | Ω     |
| speaker amplifier/ringer amplifier | •                                                                                            |      |       |       |       |
| PARAMETER                          | TEST CONDITIONS†                                                                             | MIN  | TYP   | MAX   | UNIT  |
| Output voltage swing               | Single-ended, $R_L = 32 \Omega$                                                              |      | 2     |       | V     |
| Output offset voltage              | A <sub>V</sub> = 1 V/V                                                                       |      | 15    |       | mV    |
| Total harmonic distortion (THD)    | $V_{I(PP)} = 1 \text{ V},$ $f = 1 \text{ kHz},$ $A_{V} = 1 \text{ V/V},$ $R_{L} = 32 \Omega$ |      | 0.5%  |       |       |
| Gain bandwidth product (GBW)       | A <sub>V</sub> = 10 V/V                                                                      |      | 20    |       | kHz   |
| Input noise                        | 100 Hz ≤ BW ≤ 100 kHz                                                                        |      | 200   |       | μVrms |
| Quiescent current (each amplifier) |                                                                                              |      | 2     |       | mA    |
| Deference ADEE                     | PL = V <sub>CC</sub>                                                                         |      | 1.221 |       | 1/    |
| Reference, AREF                    | PL = 0 V                                                                                     |      | 1.345 |       | V     |
| microphone amplifier               |                                                                                              |      |       |       |       |
| PARAMETER                          | TEST CONDITIONS†                                                                             | MIN  | TYP   | MAX   | UNIT  |
| Common mode input range            |                                                                                              | 1    |       | VA -1 | V     |
| Output voltage swing               | 10 kΩ load, $VA = 3.3 V$                                                                     | 2.7  | 3     |       | V     |
| Output offset voltage              | A <sub>V</sub> = 1 V/V                                                                       |      |       | 6     | mV    |
| RESET                              |                                                                                              |      |       |       |       |
| PARAMETER                          | TEST CONDITIONS†                                                                             | MIN  | TYP   | MAX   | UNIT  |
| Threshold voltage                  | VL voltage decreasing                                                                        |      | 2.93  |       | V     |
| Threshold voltage                  | VL voltage decreasing, PL = V <sub>CC</sub>                                                  |      | 2.6   |       | V     |
| Delay                              | See Figure 5                                                                                 |      | 250   |       | ms    |
| Hysteresis                         |                                                                                              |      | 40    |       | mV    |

<sup>†</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effect must be taken into account separately.





Figure 4. Test Circuit





Figure 5. RESET Timing Diagram



Figure 6. LDO Regulator Output Voltage Rise Time and Fall Time





Figure 7. LDO Regulator Load Transient, 1 mA to 100 mA Pulsed Load



Figure 8. LDO Regulator Line Transient





Figure 9. Microphone Enable Output Response



Figure 10. Speaker Enable Output Response





Figure 11. Ringer Enable Output Response



Figure 12. Microphone Slew Rate, Rising



Figure 13. Microphone Slew Rate, Falling

## **Table of Graphs**

|                |                                  |                         | FIGURE |
|----------------|----------------------------------|-------------------------|--------|
| Icc            | Quiescent current                | vs Supply voltage       | 14     |
|                | Dropout voltage                  | vs Output current       | 15     |
|                | Dropout voltage                  | vs Junction temperature | 16     |
| $\Delta V_{O}$ | Change in output voltage         | vs Junction temperature | 17     |
| ۷o             | Output voltage, VL               | vs Supply voltage       | 18     |
| ΔVΟ            | Change in output voltage         | vs Supply voltage       | 19     |
| ΔVΟ            | Change in output voltage         | vs Output current       | 20     |
| Icc            | Shutdown current                 | vs Supply voltage       | 21     |
|                | Threshold, ON                    | vs Supply voltage       | 22     |
|                | Threshold, EN                    | vs Supply voltage       | 23     |
|                | Threshold, ON_REM                | vs Supply voltage       | 24     |
|                | Ripple rejection                 | vs Frequency            | 25     |
|                | Output spectral noise density    | vs Frequency            | 26     |
|                | Change in frequency, CP          | vs Junction temperature | 27     |
| rO             | Output resistance into CP        | vs Supply voltage       | 28     |
| rO             | Output resistance out of CP      | vs Supply voltage       | 29     |
| Vом            | Maximum peak output voltage      | vs Load resistance      | 30     |
| THD            | Total harmonic distortion        | vs Frequency            | 31     |
| טחו            | Total Harmonic distortion        | vs Load resistance      | 32     |
| ksvr           | Power supply rejection ratio     | vs Frequency            | 33     |
| ٧n             | Output noise voltage             | vs Frequency            | 34     |
| ۷o             | Output voltage                   | vs Junction temperature | 35     |
| VOM            | Maximum peak output voltage      | vs Load                 | 36     |
| THD            | Total harmonic distortion        | vs Frequency            | 37     |
| טחו            | Total Harmonic distortion        | vs Load resistance      | 38     |
| ksvr           | Power supply rejection ratio     | vs Frequency            | 39     |
|                | Closed-loop gain and phase shift | vs Frequency            | 40     |
| ٧n             | Output noise voltage             | vs Frequency            | 41     |
| $\Phi_{m}$     | Phase margin                     | vs Load capacitance     | 42     |







LDO REGULATORS
CHANGE IN OUTPUT VOLTAGE





















LDO REGULATORS

#### TYPICAL CHARACTERISTICS

## **REGULATOR L OUTPUT SPECTRAL NOISE DENSITY** vs **FREQUENCY** 100 r $V_{CC} = 4 V$ Output Spectral Noise Density – $\mu$ V / $\sqrt{\text{Hz}}$ Px = 0 VT<sub>A</sub> = 25°C $I_0 = 35 \text{ mA}$ 10 1000 10000 10 100

f - Frequency - Hz

Figure 26







THD - Total Harmonic Distortion - %

## SPEAKER AND RINGER AMPLIFIERS MAXIMUM PEAK OUTPUT VOLTAGE





# SPEAKER AND RINGER AMPLIFIERS TOTAL HARMONIC DISTORTION vs

## FREQUENCY



## SPEAKER AND RINGER AMPLIFIERS TOTAL HARMONIC DISTORTION

## VS



## SPEAKER AND RINGER AMPLIFIERS POWER SUPPLY REJECTION RATIO

## VS

Figure 31





#### TYPICAL CHARACTERISTICS

## SPEAKER AND RINGER AMPLIFIERS OUTPUT NOISE VOLTAGE



SPEAKER AND RINGER AMPLIFIERS OUTPUT VOLTAGE





## MICROPHONE AMPLIFIER MAXIMUM PEAK OUTPUT VOLTAGE

#### vs LOAD RESISTANCE



## MICROPHONE AMPLIFIER

## TOTAL HARMONIC DISTORTION





## **MICROPHONE AMPLIFIER** TOTAL HARMONIC DISTORTION LOAD RESISTANCE



**MICROPHONE AMPLIFIER** POWER SUPPLY REJECTION RATIO vs



## **MICROPHONE AMPLIFIER CLOSED-LOOP GAIN AND PHASE SHIFT**



## **MICROPHONE AMPLIFIER OUTPUT NOISE VOLTAGE**





## **MICROPHONE AMPLIFIER PHASE MARGIN**

**LOAD CAPACITANCE** 



Figure 42

## THERMAL INFORMATION

Using thermal resistance, junction-to-ambient ( $R_{\theta JA}$ ), maximum power dissipation can be calculated with the equation:

$$P_{D(max)} = \frac{T_{J(max)} - T_{A}}{R_{\theta JA}}$$

Where  $T_{J(max)}$  is the maximum allowable junction temperature or 125°C.

This limit should then be applied to the internal power dissipation of the TPS9104. The equation for calculating total internal power dissipation of the TPS9104 is:

$$P_{D(max)} = \sum_{x} (V_{I} - V_{X}) \times I_{X} + V_{I} \times I_{Q}$$

Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are:

- Improving the power dissipation capability of the PWB design
- Improving the thermal coupling of the component to the PWB
- Introducing airflow in the system

## **APPLICATION INFORMATION**



Figure 43. Typical Application



#### APPLICATION INFORMATION

## LDOs (VL, VA, VB) output capacitors

A 10- $\mu$ F capacitor must be tied to Cx (CL, CA, or CB). The Cx terminal is connected internally to the output of the LDO through a 1- $\Omega$  resistor. The stability of LDOs is dependent on the ESR of the output filter capacitor. Most LDOs are designed to be stable over a narrow range of ESR with lower limits and upper limits, thus limiting the type of capacitor that can be used. With the use of the internal 1- $\Omega$  resistor, the lower ESR limit of the capacitor is eliminated, permitting the upper limit to be raised. Therefore, almost any tantalum or ceramic capacitor can be used, provided the ESR does not exceed  $15~\Omega$  over temperature.

## charge pump design



Figure 44. Charge Pump Configurations

The charge-pump terminal can drive either a voltage inverter or a voltage doubler. In either case only two capacitors and two signal diodes are needed. The output voltage is unregulated and a regulator may be added if needed.

The charge transfer of C1 is:

$$\Delta q = C1 \times (VCC - VO)$$

This occurs f times a second and the charge transfer per unit time (current) is:

$$I = f \times C1 \times (V_{CC} - V_{O})$$

Rewriting this equation in the form of I = V/R

$$I = \frac{V_{CC} - V_{O}}{\frac{1}{f \times C1}}$$

where  $\frac{1}{f \times C1}$  is an equivalent resistor.

#### **APPLICATION INFORMATION**

## charge pump design (continued)

An equivalent circuit can now be drawn taking the diodes into account.



Figure 45. Equivalent Circuit

The output voltage for the doubler is then:

$$V_O = 2 \times V_{CC} - 2 \times V_{diode} - I_O \times R_{total}$$

and the output voltage for the inverter is:

$$V_O = -(V_{CC} - 2 \times V_{diode}) + I_O \times R_{total}$$

To determine the size of C1 use

$$C = \frac{I}{f \times \Delta V}$$

where f = 100,000 and  $\Delta V = ripple voltage.$ 

For an output current of 10 mA calculate

$$C1 = \frac{0.01 \text{ A}}{100 \text{ kHz} \times 0.1 \text{ V}_{\text{ripple}}} = 1 \text{ } \mu\text{F}$$

Because of losses caused by diode switching and ESR, the calculated capacitance should be multiplied by 1.5 to 2. A  $2-\mu F$  capacitance should drive a 10-mA voltage doubler or inverter.

## amplifier design



Figure 46. Speaker and Ringer Amplifiers



#### APPLICATION INFORMATION

## amplifier design (continued)

The speaker and ringer amplifiers are capable of driving either dynamic or piezoelectric speakers. The gain is set with two external resistors connected as shown. There is an inverting stage and a noninverting stage, both of which can drive a speaker differentially. When the speaker is connected in the differential mode, the gain is doubled. The gain equation is

$$G = \frac{R2}{R1} \times 2$$

Typically R2 is in the range of  $10 \text{ k}\Omega$  to  $100 \text{ k}\Omega$  and the gain can be as high as 10. The noninverting amplifier input is connected to the internal reference and should be bypassed with a 0.1- $\mu$ F capacitor. The audio input signal must be capacitor-coupled (refer to C1 in Figure 47). R1 and C1 determine the low-frequency pole (f<sub>p</sub>) location. The frequency response of the input RC is:

$$f_p = \frac{1}{2 \times \pi \times R1 \times C1}$$

For a  $0.22-\mu F$  capacitor and a  $1-k\Omega$  resistor, the 3-dB point is

$$f_p = \frac{1}{2 \times \pi \times 1K \times 0.22 \ \mu F} = 750 \ Hz$$

Both  $V_{CC}$  and VL supply power to the speaker and ringer amplifiers. The output of VL is used to power the high-gain input stage, and  $V_{CC}$  is used to power the low-gain high-current output stage. When driving a highly capacitive load, series resistance should be added to minimize signal distortion.



Figure 47. Microphone Amplifier

This is a high-gain amplifier capable of driving a 10 k $\Omega$  load at 3 V. The gain is set using two external resistors, R1 and R2. A low noise reference must be connected to MIC\_IN+. The gain equation is:  $G = \frac{R2}{R1}$ . Typically R2 can be in the range of 10 k $\Omega$  to 100 k $\Omega$  and the gain can be up to 100. The microphone must be either capacitor-coupled (C1) or tied to the reference. The closed-loop –3 dB point for this amplifier is a minimum of 4 kHz. The location of the low-frequency pole can be calculated using

$$f_p = \frac{1}{2 \times \pi \times R1 \times C1}$$

## **MECHANICAL DATA**

## PT (S-PQFP-G48)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. This may also be a thermally enhanced plastic package with leads conected to the die pads.







i.com 24-Jun-2005

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| TPS9104IPTR      | OBSOLETE              | LQFP            | PT                 | 48                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Э        |
|----------|
| d        |
| rol      |
|          |
| work     |
|          |
|          |
|          |
|          |
| d<br>rol |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated