### User's Guide ADS1285EVM-PDK Evaluation Module

### Texas Instruments

#### Cole Macias



This user's guide describes the characteristics, operation, and use of the ADS1285EVM-PDK. This evaluation module (EVM) is an evaluation board for the ADS1285, a high-performance, 32-bit, multichannel, delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converter (ADC). The EVM allows evaluation of all aspects of the ADS1285. This manual covers the operation of the ADS1285EVM-PDK. Throughout this document, the terms *evaluation board*, *evaluation module*, and *EVM* are synonymous with the ADS1285EVM-PDK. Complete circuit descriptions, schematic diagrams, and bills of material are included in this document.

1



### **Table of Contents**

| 1 EVM Overview                                                 | 4               |
|----------------------------------------------------------------|-----------------|
| 1.1 ADS1285EVM-PDK Kit                                         | 4               |
| 2 ADS1285EVM-PDK Quick-Start Guide                             | 4               |
| 3 EVM Analog Interface                                         | 6               |
| 3.1 ADC Analog Input Signal Path                               | 6               |
| 3.2 ADC Input Clock (CLK) Options                              | 8               |
| 4 Digital Interface                                            | 9               |
| 4.1 Connection to the PHI                                      | 9               |
| 4.2 Digital Header                                             | 10              |
| 5 Power Supplies                                               | 10              |
| 6 Digital-to-Analog Converter                                  | 12              |
| 7 ADS1285EVM-PDK Initial Setup                                 | 13              |
| 7.1 Default Jumper Settings                                    | 13              |
| 7.2 EVM Graphical User Interface (GUI) Software Installation   | 14              |
| 8 ADS1285EVM-PDK Software Reference                            | 16              |
| 8.1 EVM GUI Global Settings for ADC Control                    | 16              |
| 8.2 Register Map Configuration Tool                            | 17              |
| 8.3 Time Domain Display Tool                                   | 18              |
| 8.4 Spectral Analysis Tool                                     | 19              |
| 8.5 Histogram Tool                                             | 20              |
| 8.6 DAC Configuration Tool                                     | <mark>20</mark> |
| 9 ADS1285EVM-PDK Bill of Materials, PCB Layout, and Schematics | 22              |
| 9.1 Bill of Materials                                          | <mark>22</mark> |
| 9.2 PCB Layout                                                 | 27              |
| 9.3 Schematics                                                 | <mark>28</mark> |
| 10 References                                                  | 34              |
| 11 Revision History                                            | 34              |

### List of Figures

| Figure 2-1. ADS1285EVM-PDK Hardware Setup and LED Indicators                         | 4                |
|--------------------------------------------------------------------------------------|------------------|
| Figure 2-2. EVM GUI Global Input Parameters                                          | 5                |
| Figure 3-1. Input Terminal Blocks and Headers (Schematic)                            | 7                |
| Figure 3-2. CLK Source (Schematic)                                                   | <mark>8</mark>   |
| Figure 5-1. ADS1285EVM-PDK AVDD1, AVDD2, and AVSS+5V Supply Generation (Schematic)   | 10               |
| Figure 5-2. ADS1285EVM-PDK Unipolar and Bidirectional Supplies Selection (Schematic) | 11               |
| Figure 5-3. Voltage Reference (Schematic)                                            | 12               |
| Figure 7-1. ADS1285EVM-PDK Jumper Default Settings                                   | 13               |
| Figure 7-2. ADS1285 Software Installation Prompt                                     | 14               |
| Figure 7-3. Device Driver Installation Wizard Prompts                                | 15               |
| Figure 7-4. LabVIEW Run-Time Engine Installation                                     | 15               |
| Figure 8-1. EVM GUI Global Input Parameters                                          | 16               |
| Figure 8-2. Register Map Configuration                                               | 17               |
| Figure 8-3. Time Domain Display Tool Options                                         | 18               |
| Figure 8-4. Spectral Analysis Tool                                                   | 19               |
| Figure 8-5. Histogram Analysis Tool                                                  | 20               |
| Figure 8-6. DAC Configuration Tool Page                                              | <mark>2</mark> 1 |
| Figure 9-1. Top Silkscreen                                                           | 27               |
| Figure 9-2. Top Layer                                                                | <mark>27</mark>  |
| Figure 9-3. Ground Layer 1                                                           | 27               |
| Figure 9-4. Power Layer                                                              | 27               |
| Figure 9-5. Bottom Layer                                                             | 27               |
| Figure 9-6. Bottom Silkscreen                                                        | 27               |
| Figure 9-7. ADS1285EVM-PDK Block Diagram                                             | 28               |
| Figure 9-8. ADS1285EVM-PDK ADC Schematic                                             | 29               |
| Figure 9-9. ADS1285EVM-PDK Analog Inputs and Common-Mode Buffer Schematic            | 30               |
| Figure 9-10. ADS1285EVM-PDK Clock and Interface Schematic                            | 31               |
| Figure 9-11. ADS1285EVM-PDK Power-Supply Schematic                                   | 32               |
| Figure 9-12. ADS1285EVM-PDK Reference Voltage Schematic                              | 33               |
| Figure 9-13. ADS1285EVM DAC Schematic                                                | 33               |



### List of Tables

| Table 1-1. Related Documentation                                   | 4  |
|--------------------------------------------------------------------|----|
| Table 3-1. Analog Input Terminal Blocks (J12, J13)                 | 7  |
| Table 4-1. PHI Connector Pin Functions                             | 9  |
| Table 4-2. Digital Header Pins                                     | 10 |
| Table 5-1. Programmable LDO Configurations                         | 11 |
| Table 7-1. Default Shunt Settings                                  | 13 |
| Table 7-2. Nominal Voltages Resulting From a Default Configuration | 14 |
| Table 9-1. ADS1285EVM-PDK BOM                                      | 22 |

### Trademarks

LabVIEW<sup>®</sup> is a registered trademark of National Instruments. All trademarks are the property of their respective owners.



### **1 EVM Overview**

The evaluation kit includes the ADS1285EVM-PDK board and the precision host interface (PHI) controller board. The PHI board enables the accompanying computer software to communicate with the ADC over the universal serial bus (USB) for data capture and analysis because the ADS1285EVM-PDK does not contains a microprocessor on the board.

The PHI board primarily serves three functions:

- Provides a communication interface from the EVM to the computer through a USB port
- Provides the digital input and output signals necessary to communicate with the ADS1285EVM-PDK
- Supplies power to all active circuitry on the ADS1285EVM-PDK board

The following related documents are available for download through the Texas Instruments web site at www.ti.com.

| Table 1-1. Related Documentation |                   |  |
|----------------------------------|-------------------|--|
| Device                           | Literature Number |  |
| ADS1285                          | SBASAK6           |  |

Table 1.1 Polated Decumentation

#### 1.1 ADS1285EVM-PDK Kit

The ADS1285 evaluation module kit includes the following features:

- Contains all support circuitry needed for the ADS1285
- USB powered: No external power supply is required
- Voltage reference options: External or onboard
- Clock options: External clock source or 8.192-MHz onboard crystal oscillator with dividers for 4.096-MHz
- Voltage supply options: Unipolar or bipolar support with adjustable AVDD1 low-dropout regulator (LDO) and externally sourced –2.5-V LDO
- · Signals contained within signal bank for ease of probing
- Built-in analysis tools including scope, FFT, histogram, and DAC configuration using the graphical user interface (GUI)

### 2 ADS1285EVM-PDK Quick-Start Guide

The following instructions are a step-by-step guide to connecting the ADS1285EVM-PDK to the computer and evaluating the performance of the ADS1285:

- 1. Review the default jumper settings in Section 7 and GUI software installation in Section 7.2.
- 2. Connect the ADS1285EVM-PDK to the PHI. Install the two screws as indicated in Figure 2-1.
- 3. Attach the micro USB to the PHI board and your PC. Three LEDs illuminate on the PHI board to indicate connectivity to the PC.
  - a. LED D5 on the PHI lights up, indicating that the PHI is powered up.
    - b. LEDs D1 and D2 on the PHI start blinking to indicate that the PHI is booted up and communicating with the PC. Figure 2-1 shows the resulting LED indicators.



Figure 2-1. ADS1285EVM-PDK Hardware Setup and LED Indicators

TEXAS INSTRUMENTS www.ti.com

- 4. Launch the ADS1285EVM-PDK GUI software and power will be supplied to the EVM.
  - a. The default installation path is C:\Program Files (x86)\Texas Instruments\ADS1285 EVM.
- 5. As shown in Figure 2-2, use the *Configuration* section of the GUI for a specific clock input, desired data rate, and number of samples. Then, use the **Capture** button to collect data. Section 8.1 details the EVM GUI global input parameters and the various pages within the GUI.



Figure 2-2. EVM GUI Global Input Parameters



### **3 EVM Analog Interface**

The ADS1285EVM-PDK is designed for easy interfacing with analog sources. This section details the front-end circuit, including jumper configuration for different input test signals and board connectors for signal sources.

### 3.1 ADC Analog Input Signal Path

Analog inputs to the EVM can be connected to either terminal block associated with each ADC channel. The screw terminal blocks (J12, and J13) can interface directly with the leads of an external sensor input. Figure 3-1 depicts the signal chain used for the two input channels on the EVM and Table 3-1 lists the supported input options.

An input must not be applied such that the voltage on the input pins of the ADS1285 exceeds the absolute maximum ratings. For more details, see the *ADS1285 data sheet*.

R45 and R46 provide common-mode voltage paths for the channel 1 inputs. See Section 5 for more information. In addition, R43 and C29 (in combination with R47 and C31) provide the common-mode, low-pass filters for the positive and negative inputs, respectively. Furthermore, R44 and R40 in combination with C30 provides the differential low-pass filter used in antialiasing. The series impedance is kept relatively low to maintain adequate total harmonic distortion (THD) performance. Similar differential and common-mode, low-pass filter footprints are present on all inputs.

Specifically for channel 2, the default configuration is set up to use the DAC1282 on the input. As a result, the common-mode filters for this configuration are not populated, and R50, R54, and C33 are optimized for the output of the DAC. There are two options for connecting the DAC to the channel 2 of the ADS1285: using the direct output of the DAC1282 or the integrated switches of the DAC1282. By default, the direct output of the DAC1282 is used by populating R55 and R59. As a result, using the integrated switches is achieved by depopulating R55 and R59, populating R56 and R58, and configuring the DAC using the GUI as described in Section 6. For best THD performance (approximately a 1-dB difference), use the direct output. For maximum flexibility, use the integrated switches.





#### Figure 3-1. Input Terminal Blocks and Headers (Schematic)

| Terminal Block | Pin | Function                 | ADS1285 Input Pin(s)                    |
|----------------|-----|--------------------------|-----------------------------------------|
|                | 1   | Channel 1 positive input | +VINP1<br>(Eventually leading to AIN1P) |
| J12            | 2   | GND                      | AGND and DGND                           |
|                | 3   | Channel 1 negative input | –VINN1<br>(Eventually leading to AIN1N) |
|                | 1   | Channel 2 positive input | +VINP2<br>(Eventually leading to AIN2P) |
| J13            | 2   | GND                      | AGND and DGND                           |
|                | 3   | Channel 2 negative input | –VINN2<br>(Eventually leading to AIN2N) |

#### Table 3-1. Analog Input Terminal Blocks (J12, J13)

7



### 3.2 ADC Input Clock (CLK) Options

Using the onboard oscillator, clock dividers, and external connectors, the ADS1285EVM-PDK has device configuration flexibility. The ADC operates from CLK, which generates the modulator clock ( $f_{MOD}$ ), provided in one of two ways:

- A crystal oscillator and the accompanying clock dividers can provide a selectable frequency for the entire range of the ADC.
  - The onboard crystal oscillator (Y1) provides the nominal 8.192-MHz clock frequency (default)
  - The dividers (U6) step down the frequency to 4.096 MHz
  - J8 allows the user to select between these frequencies and connect them directly to CLK by using a shunt
- An external main clock can be provided to a subminiature version A (SMA) connector (J5) or to pins 4 or 2 of J7 when a shunt does not select the frequency from the crystal oscillator.
  - In this case, a shunt must not cover J7 so that CLK is connected to any of the crystal oscillator signals
  - Be sure to review the valid CLKIN input frequency in the data sheet

**Note** All clock sources are sourced back to the PHI connector (J6) so that the GUI SCLK communication is synchronous with CLK.

Figure 3-2 shows a schematic for the clock source.



Figure 3-2. CLK Source (Schematic)

### **4 Digital Interface**

As noted in Section 1, the EVM interfaces with the PHI and communicates with the computer over the USB. There are two devices on the EVM with which the PHI communicates: the ADS1285 ADC (over SPI) and the EEPROM (over I<sup>2</sup>C). The EEPROM comes pre-programmed with the information required to configure and initialize the ADS1285EVM-PDK GUI. When the hardware is initialized, the EEPROM is no longer used.

#### 4.1 Connection to the PHI

The ADS1285EVM-PDK board communicates with the PHI through a shrouded, 60-pin connector, J6. There are two round standoffs next to J6 with Phillips-head screws. To connect the PHI to the EVM, remove the screws, attach the PHI to the EVM, and replace the screws into the standoffs. The screws secure the EVM to the PHI and ensures the connection between the boards.

 Table 4-1 lists the different PHI connection and their functions.

| PHI Connector Pin Name | PHI Connector Pin | Function                                                                                      |  |
|------------------------|-------------------|-----------------------------------------------------------------------------------------------|--|
| 5.5V                   | J6[1]             | Power-supply source for the analog section of the EVM                                         |  |
| GND                    | J6[3]             | Ground                                                                                        |  |
| ~RESET                 | J6[6]             | ADC reset pin, active low                                                                     |  |
| ~PWDN                  | J6[8]             | ADC power-down pin, active low                                                                |  |
| SYNC                   | J6[12]            | ADC synchronization, active high                                                              |  |
| DIN_PHI                | J6[12]            | SPI: DIN from the ADC, POCI, or serial interface data in (pre-RTM GUI revision compatibility) |  |
| GPIO1                  | J6[14]            | General-purpose I/O 1 pin from the ADC                                                        |  |
| GPIO0                  | J6[16]            | General-purpose I/O 0 pin from the ADC                                                        |  |
| DIN_PHI                | J6[18]            | SPI: DIN from the ADC, POCI, or serial interface data in (RTM GUI revision compatibility)     |  |
| ~CS_ADC                | J6[22]            | SPI: CS, chip-select, or serial interface select, active low for the ADC                      |  |
| SCLK_PHI               | J6[24]            | SPI: Serial interface clock, or SCLK                                                          |  |
| CAPCLK_OUT             | J6[26]            | Output path for the PHI signal to synchronize captures with any delay from the EVM            |  |
| CAPCLK_IN              | J6[28]            | Input path for the PHI signal to synchronize captures with any delay from the EVM             |  |
| ~DRDY                  | J6[30]            | SPI: Data-ready signal for the ADS1285; active-low DRDY                                       |  |
| ADC_CLK (input)        | J6[32]            | Input for the PHI to sense CLK                                                                |  |
| ADC_CLK (output)       | J6[34]            | Possible output for the PHI to provide CLK (not supported on the ADS1285EVM-PDK)              |  |
| DOUT                   | J6[38]            | SPI: Serial data output for the ADS1285, or PICO                                              |  |
| ~RST/PWDN_DAC          | J6[46]            | Reset or power-down input pin for the DAC1282                                                 |  |
| SYNC_DAC               | J6[48]            | Synchronize input pin for the DAC1282                                                         |  |
| WP                     | J6[49]            | Write protection for the EEPROM                                                               |  |
| DVDD                   | J6[50]            | Power-supply source for the digital section of the EVM                                        |  |
| SW/TD_DAC              | J6[52]            | Switch control input or bitstream input pin for the DAC1282                                   |  |
| ~CS_DAC                | J6[54]            | SPI: Serial port chip select, or $\overline{CS}$ , for the DAC1282                            |  |
| SDA                    | J6[56]            | I <sup>2</sup> C serial data for the EEPROM used to identify the EVM                          |  |
| SCL                    | J6[58]            | I <sup>2</sup> C serial clock for the EEPROM used to identify the EVM                         |  |
| ID_PWR                 | J6[59]            | Power-supply source for the EEPROM used to identify the EVM                                   |  |
| GND                    | J6[60]            | Ground                                                                                        |  |

| Table 4-1. | PHI Connector | Pin Functions |
|------------|---------------|---------------|
|            |               |               |

### 4.2 Digital Header

In addition to the PHI, the EVM has a header connected to the digital lines that can be used to connect a logic analyzer or oscilloscope. This placement allows for easy access to the digital communications. Header J9 is connected to the digital lines between the ADS1285 and the PHI connector. Table 4-2 describes the digital header pins.

| Table 4-2. Digital Header Pins |                    |  |  |  |
|--------------------------------|--------------------|--|--|--|
| Signal Name                    | Digital Header Pin |  |  |  |
| ~RESET                         | J9[1]              |  |  |  |
| ~PWDN                          | J9[3]              |  |  |  |
| SYNC                           | J9[5]              |  |  |  |
| DIN_PHI                        | J9[7]              |  |  |  |
| GPIO1                          | J9[9]              |  |  |  |
| GPIO0                          | J9[11]             |  |  |  |
| ~CS_ADC                        | J9[13]             |  |  |  |
| SCLK_PHI                       | J9[15]             |  |  |  |
| ~DRDY                          | J9[17]             |  |  |  |
| ADC_CLK                        | J9[19]             |  |  |  |
| DOUT                           | J9[21]             |  |  |  |
| ~RST/PWDN_DAC                  | J9[23]             |  |  |  |
| SYNC_DAC                       | J9[25]             |  |  |  |
| SW/TD_DAC                      | J9[27]             |  |  |  |
| ~CS_DAC                        | J9[29]             |  |  |  |

#### **5** Power Supplies

The PHI provides multiple power-supply options for the EVM, derived from the USB supply of the computer that is routed to the 5.5-V net on the ADS1285EVM-PDK on the board.

The EEPROM on the ADS1285EVM-PDK uses a 3.3-V power supply, ID\_PWR, generated directly by the PHI. The 3.3-V supply to the digital section of the ADC (3V3\_IOVDD) is provided directly by a separate LDO on the PHI.

Figure 5-1 and Table 5-1 describe the supply generation and programmable configurations, respectively.



Figure 5-1. ADS1285EVM-PDK AVDD1, AVDD2, and AVSS+5V Supply Generation (Schematic)

| V <sub>OUT</sub> (V) <sup>(2)</sup> | 3P2V      | 1P6V      | 0P8V                     | 0P4V      | 0P2V      | 0P1V      |
|-------------------------------------|-----------|-----------|--------------------------|-----------|-----------|-----------|
| 2.5                                 | _         |           | Installed <sup>(1)</sup> | _         | Installed | Installed |
| 3.0                                 | —         | Installed | —                        | —         | —         | _         |
| 3.3                                 | _         | Installed | _                        | —         | Installed | Installed |
| 4.5                                 | _         | Installed | Installed                | Installed | Installed | Installed |
| 5.0                                 | Installed |           | _                        | Installed | —         | _         |

#### Table 5-1. Programmable LDO Configurations

(1) Installed = Solder a  $0-\Omega$  jumper to GND/AVSS.

(2)  $V_{OUT} = 1.4 V + \Sigma$  (all grounded pins).

The PGA positive analog supply of the ADC, AVDD1, is powered by the TPS7A4701 or TPS7A4700 (U2) onboard the EVM, which is a low-noise linear regulator that uses the 5.5-V supply on the PHI to generate a cleaner 5-V output. The TPS47A470x is a configurable LDO so R8 to R13 can be used to change the voltage.

AVDD2 is the modulator analog supply that is also used by the ADC. As with AVDD1, AVDD2 is generated by the TPS7A470x (U3) onboard the EVM, which is a low-noise linear regulator that uses the 5.5-V supply on the PHI to generate a cleaner 5-V output. The TPS7A470x is a configurable LDO so R14 to R19 can be used to change the voltage but a lower AVDD2 will result in lower THD performance in unipolar mode.

AVSS+5V is used for the analog supply of the DAC1282. This pin also uses a TPS7A470x (U4) onboard the EVM, which is a low-noise linear regulator that uses the 5.5-V supply on the PHI to generate a cleaner 5-V output. The DAC1282 requires a 5-V supply so R20 to R25 must not be modified.

The user has the option to configure the EVM for unipolar supplies (AVSS = 0 V) by placing a jumper to cover pins 1 and 2 of J4 (UNIPOL), or to configure the EVM for bidirectional supplies (AVSS = -2.5 V) by placing the jumper to cover pins 2 and 3 of J4 (BIPOL). The TPS7A3001 (U5) is an LDO with a V<sub>IN</sub> range from -3 V to -36 V that provides a clean -2.5-V output for the AVSS voltage. However, an external voltage is needed to supply the AVSS voltage, which can be supplied using J3. Because AVDD1 is referenced to AVSS, the output AVDD1 must be modified using R8 to R13 so that the AVDD1 to AVSS voltage does not go above the recommended operating conditions. Figure 5-2 shows the supply selection and -2.5-V generation circuit.





AVDD1 is used as the supply for the REF6241, which is a high-precision voltage reference with an integrated high-bandwidth buffer in reference to AVSS. The voltage reference can be used to supply the positive reference, VREFP, for the ADC and DAC using R38 as a pass transistor. Alternatively, R38 and R42 can be depopulated so the positive and negative reference externally using pins 1 and 2 of J10, respectively.

#### Figure 5-3 shows a schematic of the voltage reference.



Figure 5-3. Voltage Reference (Schematic)

The power supply for each active component on the EVM is bypassed with a ceramic capacitor placed close to that component. Additionally, the EVM layout uses thick traces or large copper fill areas, where possible, between bypass capacitors and their loads to minimize inductance along the load current path.

As mentioned previously in Section 1, power to the EVM is supplied by the PHI through connector J5. For information about PHI pins and the power connections, see Table 4-1.

With modifications, the user can use external supplies for any voltage supplies. Using the ADC PWR header (J26), DAC PWR header (J1), and the unipolar or bipolar select (J4); the shunts can be depopulated for direct access to the AVDD1, AVDD2, AVSS+5V, DVDD, and AVSS pins.

#### 6 Digital-to-Analog Converter

The ADS1282EVM-PDK contains a DAC1282, which is a fully integrated digital-to-analog converter (DAC) that provides a low-distortion, digital-synthesized voltage output designed for testing seismic equipment and the ADS128x family of devices; see the DAC1282 data sheet for more information. The DAC1282 can be used in combination with the GUI to directly supply an input voltage for testing and performance purposes. For more information on configuring the inputs to use the DAC1282, see Section 3.1.

If using the DAC in Sine mode, the output frequency is programmable from 0.5 Hz to 250 Hz and the magnitude is scaled by both analog and digital control. The analog gain is adjustable in 6-dB steps and the digital gain in 0.5-dB steps. The analog gain settings match those of the ADS1282 for testing at all gains with high resolution. Controlling the settings of the DAC1282 can be done on the *DAC Configuration* page of the GUI as explained in Section 8.6.

The DAC1282 uses AVSS+5V and DVDD for the power supplies and shares the same reference as the ADS1285. This configuration minimizes potential errors from using separate references between the devices. However, most of the DAC1282 documentation is in reference to a 5-V supply where the ADS1285EVM-PDK uses a 4.096-V reference by default. As a result, the DAC output amplitude is scaled in reference to the 4.096-V reference through the following equation:

$$V_{out\_peak} = V_{FSR\_peak} \cdot 10^{\frac{G_{DAC\_Dig(dB)}}{20}}$$

(1)

where:

- V<sub>out peak</sub> = Output amplitude of the DAC in Sine mode
- V<sub>FSR peak</sub> = Positive peak of the full-scale range calculation, which depends on voltage reference
- $G_{DAC Dig(dB)}$  = Digital gain of the DAC determined by the SINEG register

This equation and scaling is automatically calculated in the ADS1285EVM-PDK GUI; see Section 8.6.



### 7 ADS1285EVM-PDK Initial Setup

This section explains the initial hardware and software setup procedure that must be completed for properly operating the ADS1285EVM-PDK.

#### 7.1 Default Jumper Settings

After unpacking, the EVM is already configured with the default jumper settings. Figure 7-1 shows the locations for the default jumpers and Table 7-1 shows the functions of the default shunts.



Figure 7-1. ADS1285EVM-PDK Jumper Default Settings

#### Table 7-1. Default Shunt Settings

| Header Designator | Position      | Function                                                                                 |
|-------------------|---------------|------------------------------------------------------------------------------------------|
| J11               | [1-2]         | Enables the REF62x supply to VREFP                                                       |
| J4                | [1-2]         | Connects AVSS to GND for unipolar ADC supply mode                                        |
| J7                | [3-4]         | Connects CLK to an 8.192-MHz source from the crystal oscillator                          |
| J10               | Not installed | Header to supply the external reference voltage to VREFN and VREFP                       |
| J1                | [1-2]         | DAC PWR: Connects the output of the U4 LDO (AVSS+5V) to the DAC analog supply pin (AVDD) |
| J1                | [3-4]         | DAC PWR: Connects the PHI digital supply (DVDD) to the DAC digital supply pin (DVDD)     |
| J15               | [1-2]         | ADC PWR: Connects the output of the U2 LDO (AVDD1) to the ADC analog supply 1 (AVDD1)    |
| J15               | [3-4]         | ADC PWR: Connects the output of the U3 LDO (AVDD2) to the ADC analog supply 2 (AVDD2)    |
| J15               | [5-6]         | ADC PWR: Connects the PHI digital supply (DVDD) to the ADC digital supply (IOVDD)        |
| J3                | Not installed | Header to supply the external input to U5 for the -2.5-V supply                          |
| J8                | Not Installed | Enables 8.192-MHz crystal oscillator                                                     |



Table 7-2 lists the nominal voltages that result from the default configuration.

| Table 7-2. Nominal Voltages Resulting From a Delaut Configuration |                                               |  |
|-------------------------------------------------------------------|-----------------------------------------------|--|
| Supply Name                                                       | Voltage (Referenced to GND)                   |  |
| AVSS                                                              | GND (0 V)                                     |  |
| AVSS+5V                                                           | 5 V                                           |  |
| DVDD (IOVDD)                                                      | 3.3 V                                         |  |
| AVDD1                                                             | 5 V                                           |  |
| AVDD2                                                             | 5 V                                           |  |
| 5.5V                                                              | 5.5 V                                         |  |
| REFP                                                              | 4.096 V                                       |  |
| -2.5V                                                             | NA, external supply needed to generate –2.5 V |  |
|                                                                   |                                               |  |

#### Table 7-2. Nominal Voltages Resulting From a Default Configuration

#### 7.2 EVM Graphical User Interface (GUI) Software Installation

Download the latest version of the EVM GUI installer from the *Tools and Software* folder of the ADS1285EVM-PDK and run the GUI installer to install the EVM GUI software on your computer.

| CAUTION                                                                                              |
|------------------------------------------------------------------------------------------------------|
| Manually disable any antivirus software running on the computer before downloading the EVM GUI       |
| installer onto the local hard disk. Depending on the antivirus settings, an error message may appear |
| or the installer. The .exe file can be deleted.                                                      |
|                                                                                                      |

Accept the license agreements and follow the on-screen instructions shown in Figure 7-2 to complete the installation.

| ADS1285 EVM Setup | - 🗆 X                                    |
|-------------------|------------------------------------------|
|                   | Setup - ADS1285 EVM                      |
| Į.                | Welcome to the ADS1285 EVM Setup Wizard. |
|                   |                                          |
|                   | < Back Next > Cancel                     |

Figure 7-2. ADS1285 Software Installation Prompt

As part of the ADS1285EVM-PDK GUI installation, a prompt with a device driver installation (as shown in Figure 7-3) appears on the screen. Click *Next* to proceed.





Note

A notice may appear on the screen stating that Windows cannot verify the publisher of this driver software. Select *Install this driver software anyway*.

The ADS1285EVM-PDK requires the LabVIEW<sup>®</sup> run-time engine and may prompt for the installation of this software, as shown in Figure 7-4, if not already installed.





#### Figure 7-4. LabVIEW Run-Time Engine Installation

Verify that C:\Program Files (x86)\Texas Instruments\ADS1285EVM-PDK is available after these installations.



### 8 ADS1285EVM-PDK Software Reference 8.1 EVM GUI Global Settings for ADC Control

Although the EVM GUI does not allow direct access to the levels and timing configuration of the ADC digital interface, the EVM GUI does give users high-level control over many other functions of the ADS1285, including: internal clock dividers, oversampling ratio (OSR), and number of samples to be captured. Figure 8-1 identifies the input parameters of the GUI (as well as their default values) through which the various functions of the ADS1285 can be exercised.



Figure 8-1. EVM GUI Global Input Parameters

There are four pages available in the ADS1285EVM-PDK GUI. The information area displays the results of each of the pages. Each of these pages display a different control or measurement of the device. The *Register Map Config* page reads and writes the registers of the device. The *Time Domain Display* page collects a set of data from the device and displays the result. The *Spectral Analysis* page can compute the FFT of the collected data, and the *Histogram Analysis* page shows a histogram of the collected data and displays basic statistics of the result.

The *Single Commands* section allows for direct control of the device for three basic functions. First, the **Reset** button sends a signal to the RESET pin to reset the device. The **Standby** button puts the device into a low-power state where all channels are disabled, and the reference and other non-essential circuitry are powered down. The **Wakeup** button exits standby mode.

The *Interface Configuration* section also sets the data rate by setting the internal clock dividers and OSR in the ADC. Finally, this section can set the power modes in the registers. The ADS1285 has three power modes (low-power, mid-power, and high-power) that are configured in the CONFIG0 register (bits 7-6). This configuration is used in conjunction with the jumper settings of JP8 for the CLK pin, as outlined in Section 3.2.

The *Clock and Sampling Rate* section allows the user to specify a target SCLK frequency (in Hz) and the GUI tries to match this frequency as closely as possible by changing the PHI PLL settings, but the achievable



frequency may differ from the target value entered. This section also displays the sampling rate of the ADC as controlled by the internal clock dividers and the OSR.

The GUI is switched between hardware mode and simulation mode by checking and unchecking the *Connected to Hardware* box in the top right area of the screen at any time.

#### 8.2 Register Map Configuration Tool

The register map configuration tool allows the user to view and modify the registers of the ADS1285. This tool can be selected, as indicated in Figure 8-2, by clicking on the **Register Map Config** radio button at the *Pages* section of the left pane. On power-up, the values on this page correspond to the *Host Configuration Settings* that enable ADC sampling at the maximum sampling rate specified for the ADC. The register values can be edited by double-clicking the corresponding value field. If interface mode settings are affected by the change in register values, this change reflects on the left pane immediately.

| ADS1285 EVM                                             | 11.1.                                                   |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               | - 🗆 X                     |
|---------------------------------------------------------|---------------------------------------------------------|---------|---------|--------|------|-------|--------|-----|-------|------|------|----------|-----|------|-----------------------------|---------------|---------------------------|
| File Debug Capture Tools                                | нер                                                     |         |         |        |      |       |        |     |       |      |      |          |     | EVM  | Connected : ADS1285EVM      | ñ             | Connect to Hardware       |
| Pages<br>◆ Register Map Config<br>◇ Time Domain Display | 5 5 4 5                                                 | 8       |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| Spectral Analysis                                       | Register Map Configuration                              |         |         |        |      |       | -<br>- |     |       |      |      |          |     |      | Field View                  |               |                           |
| ♦ Histogram Analysis ♦ DAC Configuration                | Register Name                                           | Address | Default | Mode S | Size | Value | 7      | 6   | 5     | 4    | 3    | 2        | 1   | 0 ^  | MUX                         | INPUT 2       | 2                         |
| C BAG Comgaration                                       |                                                         | 0x00    | 0×00    | RM     | 9    | 0v00  | 0      | n:  | 0     | 0    | 0    | 0        | 0   | 0    | REF                         | 4.096V        |                           |
| Reset Devices                                           | CONFIG0                                                 | 0x01    | 0x12    | R/W    | 8    | 0x12  | 0      | 0   | 0     | 1    | õ    | ő        | 1   | 0    | PGA GAIN                    | GAIN 1        |                           |
|                                                         | CONFIG1                                                 | 0x02    | 0x00    | R/W    | 8    | 0x28  | 0      | 0   | 1     | 0    | 1    | 0        | 0   | 0    |                             |               |                           |
| Wake up                                                 | HPF0                                                    | 0x03    | 0x32    | R/W    | 8    | 0x32  | 0      | 0   | 1     | 1    | 0    | 0        | 1   | 0    |                             |               |                           |
|                                                         | HPF1                                                    | 0x04    | 0x03    | R/W    | 8    | 0x03  | 0      | 0   | 0     | 0    | 0    | 0        | 1   | 1    |                             |               |                           |
| Standby                                                 | OFFSET0                                                 | 0x05    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Internet Configuration                                  | OFFSET1                                                 | 0x06    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Interface Configuration                                 | OFFSET2                                                 | 0x07    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Data Width                                              | GAINU                                                   | 0x08    | 0x00    | R/W    | 0    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| 32 bits                                                 | GAINT                                                   | 0x09    | 0x00    | P/W    | 0    | 0x00  | 0      | 1   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Power Mode                                              | DIG VO                                                  | OXOR    | 0x00    | RM     | 0    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Llich Bower                                             | SRCO                                                    | 0x0C    | 0x00    | RM     | 8    | 0x00  | 0      | õ   | õ     | 0    | 0    | 0        | 0   | ŏ    |                             |               |                           |
| High Fower                                              | SRC1                                                    | 0x0D    | 0x80    | R/W    | 8    | 0x80  | 1      | 0   | õ     | 0    | 0    | õ        | õ . | õ    |                             | -             |                           |
| Filter Type                                             | DAC REGISTERS                                           | 2002    |         | 0.000  | 1870 | 1     | 5.5    |     | 07782 | 1920 | 87.0 | <u>م</u> | -   |      |                             |               |                           |
| SINC+FIR 🗸                                              | GANMOD                                                  | 0x00    | 0x18    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Decimation Ratio                                        | SING                                                    | 0x01    | 0x00    | R/W    | 8    | 0x01  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 1    |                             |               |                           |
| 1024 🗸                                                  | SWM                                                     | 0x02    | 0x00    | R/W    | 8    | 0x10  | 0      | 0   | 0     | 1    | 0    | 0        | 0   | 0    |                             | -             |                           |
| Fhp (Hz)                                                | N                                                       | 0x03    | 0x07    | R/W    | 8    | 0x07  | 0      | 0   | 0     | 0    | 0    | 1        | 1   | 1    |                             |               |                           |
| 2                                                       | DCG0                                                    | 0x04    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| - (3.)                                                  | DCG1                                                    | 0x05    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| Vref (V)                                                | DCG2                                                    | 0x06    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    |                             |               |                           |
| 4.096 V 🗸                                               | PULSA                                                   | 0x07    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    | -                           | -             |                           |
| Operating/                                              | POLSE                                                   | 0x08    | 0x00    | R/W    | 8    | 0x00  | 0      | 0   | 0     | 0    | 0    | 0        | 0   | 0    | and the second second       |               |                           |
| Samples                                                 |                                                         |         |         |        |      |       |        |     |       |      |      |          |     |      | Note: For Fields spanning   | j multiple F  | legisters, enter complete |
| 16384                                                   |                                                         | - k - E | _       | at to  | 9    |       | 3 - S  | 1 4 | 1 3   | 1. H | 1    | s Is     | 10  | N.Y. | Field data instead of parti | al data corr  | esponding to the selected |
|                                                         | l c                                                     |         |         |        |      |       |        |     |       |      |      |          |     | 1    | Register.                   |               |                           |
| Capture                                                 | Register Description                                    |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
|                                                         | MUX[7:5]                                                |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| ADC Master Clock Freq (MHz)                             | Input MUX Selection                                     |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               | •                         |
| 8.192                                                   | 000b = Input 1                                          |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| SCI K Frequency (Hz)                                    | 001b = Input 2                                          |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| Sectification (inc)                                     | 010b = Internal short via 400                           | Dhm     |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| 1.024M                                                  | 011b = Input 1 and Input 2<br>100b = CMRR test          |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| Data Rate (sps)                                         | 10 to = internal short via 0 Oh<br>110b 111b = received | TH .    |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
|                                                         | 1100, 1110 - Teselved                                   |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| 1.00k                                                   | REFI4:31                                                |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               | ×                         |
|                                                         |                                                         |         |         |        |      |       |        |     |       |      |      |          |     |      |                             |               |                           |
| Idle                                                    |                                                         |         |         |        |      |       |        |     |       |      |      |          |     |      | HW CONNECTER                | - <b>- 40</b> | TEXAS INSTRUMENTS         |
|                                                         |                                                         |         |         |        |      |       |        | _   | _     | _    | _    | _        | _   | _    |                             |               |                           |

Figure 8-2. Register Map Configuration

Section 8.3 through Section 8.5 describe the data collection and analysis features of the ADS1285EVM-PDK GUI.



### 8.3 Time Domain Display Tool

The time domain display tool allows visualization of the ADC response to a given input signal. This tool is useful for both studying the behavior and debugging any gross problems with the ADC or drive circuits.

The user can trigger a capture of the data of the selected number of samples from the ADS1285EVM-PDK, as per the current interface mode settings indicated in Figure 8-3 by using the **Capture** button. The sample indices are on the x-axis and there are two y-axes showing the corresponding output codes as well as the equivalent analog voltages based on the specified reference voltage. Switching pages to any of the *Analysis* tools described in the subsequent sections causes calculations to be performed on the same set of data.



Figure 8-3. Time Domain Display Tool Options



### 8.4 Spectral Analysis Tool

The spectral analysis tool, shown in Figure 8-4, is intended to evaluate the dynamic performance (SNR, THD, SFDR, SINAD, and ENOB) of the ADS1285 ADC through single-tone sinusoidal signal FFT analysis using the *7-term Blackman-Harris* window setting.



Figure 8-4. Spectral Analysis Tool

The FFT tool includes windowing options that are required to mitigate the effects of non-coherent sampling (this discussion is beyond the scope of this document). The 7-Term Blackman-Harris window is the default option and has sufficient dynamic range to resolve the frequency components of up to a 24-bit ADC. The None option corresponds to not using a window (or using a rectangular window) and is not recommended.

### 8.5 Histogram Tool

Noise degrades ADC resolution and the histogram tool can be used to estimate effective resolution, which is an indicator of the number of bits of ADC resolution losses resulting from noise generated by the various sources connected to the ADC when measuring a DC signal. The cumulative effect of noise coupling to the ADC output from sources such as the input drive circuits, the reference drive circuit, the ADC power supply, and the ADC is reflected in the standard deviation of the ADC output code histogram that is obtained by performing multiple conversions of a DC input applied to a given channel.

As shown in Figure 8-5, the histogram corresponding to a DC input is displayed on clicking the **Capture** button.



Figure 8-5. Histogram Analysis Tool

#### 8.6 DAC Configuration Tool

The DAC configuration tool page (Figure 8-6) controls the onboard DAC1282, a test DAC specifically designed to work with the ADS128x family of devices. As previously discussed in Section 6, the DAC output frequency is programmable from 0.5 Hz to 250 Hz and the magnitude is scaled by both analog and digital control. The analog gain is adjustable in 6-dB steps and the digital gain in 0.5-dB steps. The analog gain settings match those of the ADS1282 for testing at all gains with high resolution. More information about each setting can be found in the DAC1282 data sheet.

In general, the most important outcomes of changing the DAC are to understand the mode, output amplitude, and output frequency (if applicable). In the middle, the *Operation* box shows the Mode drop-down, which can be: Sine, DC, digital pulse, and pulse.

For Sine, the amplitude is determined by a combination of the analog gain and digital gain settings. In addition, the DAC page uses the Vref (V) drop-down menu to calculate the values in the gray boxes, although the DAC does not need to know the reference voltage to function. As a result, review the Sine AMP (Vp) calculation, in combination with the ADC gain on the register map page, to understand the output code and voltage of the ADC. The frequency is determined by typing a desired frequency into the *Desired Frequency (Hz)* text box. The GUI automatically displays the closest Freq, M, and N values to achieve the desired output frequency that are



eventually written into the DAC registers. These options dynamically change when selecting DC, digital pulse, or pulse.

As mentioned in Section 3.1, the direct DAC output or the DAC integrated switches can be used. Assuming the correct hardware is changed to support the integrated switches, the state of the switches can be changed using the Switch Control drop-down.

The settings in Figure 8-6, in combination with selecting 2 V/V for PGA\_GAIN and Input 2 for MUX, create the time domain and spectral analysis plots in Figure 8-3 and Figure 8-4, respectively.



Figure 8-6. DAC Configuration Tool Page



# 9 ADS1285EVM-PDK Bill of Materials, PCB Layout, and Schematics 9.1 Bill of Materials

Table 9-1 lists the ADS1285EVM-PDK bill of materials (BOM). Table 9-1. ADS1285EVM-PDK BOM

|                                               |          |        |                                                                          |                      |                          | 1                             |                         |                           |
|-----------------------------------------------|----------|--------|--------------------------------------------------------------------------|----------------------|--------------------------|-------------------------------|-------------------------|---------------------------|
| Designator                                    | Quantity | Value  | Description                                                              | Package<br>Reference | PartNumber               | Manufacturer                  | Alternate<br>PartNumber | Alternate<br>Manufacturer |
| IPCB1                                         | 1        |        | Printed Circuit Board                                                    |                      | DC127                    | Any                           |                         |                           |
| C1, C2, C3, C6,<br>C22, C40, C42,<br>C44, C55 | 9        | 1uF    | CAP, CERM, 1 uF, 35 V,<br>+/- 10%, X5R, 0402                             | 402                  | C1005X5R1V105K<br>050BC  | TDK                           |                         |                           |
| C4, C5, C26                                   | 3        | 0.01uF | CAP, CERM, 0.01 uF, 25<br>V, +/- 5%, C0G/NP0, AEC-<br>Q200 Grade 1, 0603 | 603                  | C0603C103J3GEC<br>AUTO   | Kemet                         |                         |                           |
| C7, C48, C53, C54                             | 4        | 0.1uF  | CAP, CERM, 0.1 uF, 50 V,<br>+/- 10%, X5R, 0603                           | 603                  | C1608X5R1H104K<br>080AA  | TDK                           |                         |                           |
| C8, C9, C10, C11,<br>C12, C14, C17,<br>C19    | 8        | 10uF   | CAP, CERM, 10 uF, 25 V,<br>+/- 10%, X5R, 0805                            | 805                  | CL21A106KAFN3N<br>E      | Samsung Electro-<br>Mechanics |                         |                           |
| C13, C15, C16,<br>C25, C28, C39               | 6        | 1uF    | CAP, CERM, 1 uF, 25 V,<br>+/- 10%, X7R, 0603                             | 603                  | C0603C105K3RAC<br>TU     | Kemet                         |                         |                           |
| C18, C20                                      | 2        | 0.01uF | CAP, CERM, 0.01 µF, 50<br>V,+/- 10%, X7R, 0603                           | 603                  | 8.85012E+11              | Wurth Elektronik              |                         |                           |
| C21, C23, C24,<br>C36                         | 4        | 0.1uF  | CAP, CERM, 0.1 uF, 50 V,<br>+/- 10%, X8R, AEC-Q200<br>Grade 0, 0603      | 603                  | CGA3E3X8R1H104<br>K080AB | ТDК                           |                         |                           |
| C27                                           | 1        | 22uF   | CAP, CERM, 22 µF, 16<br>V,+/- 20%, X5R, AEC-<br>Q200 Grade 3, 1206       | 1206                 | CL31A226MOHNN<br>NE      | Samsung Electro-<br>Mechanics |                         |                           |
| C29, C31                                      | 2        | 1000pF | CAP, CERM, 1000 pF, 50<br>V, +/- 5%, C0G/NP0, 0603                       | 603                  | C0603C102J5GAC<br>TU     | Kemet                         |                         |                           |
| C30, C33                                      | 2        | 1nF    | 1000pF ±5% 50V Ceramic<br>Capacitor C0G, NP0 0805<br>(2012 Metric)       | 805                  | CC0805JRNPO9B<br>N102    | Yageo                         |                         |                           |
| C35, C37                                      | 2        | 33nF   | Cap Ceramic 33nF 50V<br>NP0 5% Pad SMD 0805<br>+150°C Automotive T/R     | 805                  | CGA4J2NP01H333<br>J125AA | TDK Corporation               |                         |                           |
| C38                                           | 1        | 1uF    | CAP, CERM, 1 uF, 50 V,<br>+/- 10%, X7R, AEC-Q200<br>Grade 1, 1206        | 1206                 | CGA5L3X7R1H105<br>K160AB | ток                           |                         |                           |
| C41, C43, C45                                 | 3        | 0.1uF  | CAP, CERM, 0.1 uF, 25 V,<br>+/- 10%, X7R, 0402                           | 402                  | GRM155R71E104K<br>E14D   | MuRata                        |                         |                           |
| C46                                           | 1        | 0.22uF | CAP, CERM, 0.22 uF, 50<br>V, +/- 10%, X7R, 0805                          | 805                  | C0805C224K5RAC<br>TU     | Kemet                         |                         |                           |
| C47                                           | 1        | 4700pF | CAP, CERM, 4700 pF, 50<br>V, +/- 10%, X7R, 0603                          | 603                  | C0603X472K5RAC<br>TU     | Kemet                         |                         |                           |
| C49                                           | 1        | 0.01uF | CAP, CERM, 0.01 uF, 50<br>V, +/- 5%, C0G/NP0, 0603                       | 603                  | GRM1885C1H103J<br>A01D   | MuRata                        |                         |                           |



| Designator Quantity Value Description Package Reference                     | PartNumber Manufacturer Alternate Alternate<br>PartNumber Manufacturer |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------|
| C50, C51 2 47nF 0.047 µF ±1% 25V 805                                        | C0805C473F3GAC KEMET                                                   |
| Ceramic Capacitor C0G,                                                      | 7800                                                                   |
| NP0 0805 (2012 Metric)                                                      |                                                                        |
|                                                                             | CCM188P71C105 MuPoto                                                   |
|                                                                             |                                                                        |
| Grade 1, 0603                                                               |                                                                        |
|                                                                             |                                                                        |
| FID1, FID2, FID3     3     Fiducial mark. There is nothing to buy or mount. | N/A N/A                                                                |
| H1, H2 2 Machine Screw Pan                                                  | RM3X4MM 2701 APM HEXSEAL                                               |
| PHILLIPS M3                                                                 |                                                                        |
| H2 H4 H5 H6 4 Pumpon Homionhoro Transporon                                  | + SI 5202 (CI EAD) 2M                                                  |
|                                                                             |                                                                        |
|                                                                             |                                                                        |
| H7, H8 2 ROUND STANDOFF M3 ROUND                                            | 9774050360R Wurth Elektronik                                           |
| STEEL 5MM STANDOFF                                                          | <sup>-</sup> M3                                                        |
| STEEL 5MI                                                                   | И                                                                      |
| J1, J7 2 Header, 100mil, 2x2, Gold, 2x2 Header                              | TSW-102-07-G-D Samtec                                                  |
| тн                                                                          |                                                                        |
| J2 1 Terminal Block. 3.5mm. Terminal Bl                                     | pck. 1776275-2 TE Connectivity                                         |
| 2x1, Tin, TH 3.5mm, 2x1                                                     | тн                                                                     |
|                                                                             |                                                                        |
| JS, J10, J11 3 Header, 100mil, 2x1, 1in, Header, 2 F                        | IN, PECUZSAAN Sullins Connector                                        |
|                                                                             | Solutions                                                              |
| J4 1 Header, 100mil, 3x1, Tin, Header, 3 F                                  | PIN, PEC03SAAN Sullins Connector                                       |
| TH 100mil, Tin                                                              | Solutions                                                              |
| J5 1 Connector, SMA, TH SMA                                                 | 142-0701-231 Cinch Connectivity                                        |
| J6 1 Header(Shrouded), Header (Sh                                           | rouded), QTH-030-01-L-D-A- Samtec                                      |
| 19.7mil, 30x2, Gold, SMT 19.7mil, 30x                                       | 42, SMT K-TR                                                           |
| J8 1 Header, 100mil, 2x1, Gold, Sullins 100                                 | nil, 1x2, PBC02SAAN Sullins Connector                                  |
| TH 230 mil abo                                                              | ve Solutions                                                           |
| insulator                                                                   |                                                                        |
| J9 1 Header 100mil, 15x2, 15 x 2 Head                                       | der MTSW-115-22-G- Samtec                                              |
| Gold, TH                                                                    | D-315                                                                  |
|                                                                             |                                                                        |
| U.5x8.2x0.                                                                  | Smm ED555/3DS On-Shore                                                 |
|                                                                             |                                                                        |
| J15 1 Header, 100mil, 3x2, Tin, 3x2 Header                                  | PEC03DAAN Sullins Connector                                            |
| ТН                                                                          | Solutions                                                              |
| R1, R2, R30, R65, 6 100k RES, 100 k, 1%, 0.1 W, 603                         | RC0603FR-07100K Yageo                                                  |
| R66, R67 0603                                                               | L                                                                      |
| R3, R4, R6, R8, 17 0 RES, 0, 5%, 0.1 W, 0603 603                            | RC0603JR-070RL Yageo                                                   |
| R11, R14, R17,                                                              |                                                                        |
| R20, R23, R26,                                                              |                                                                        |
| R31, R38, R42,                                                              |                                                                        |
| R55, R59, R71,                                                              |                                                                        |
| R72                                                                         |                                                                        |
| R5, R29, R32, R33, 7 49.9 RES, 49.9, 1%, 0.063 W, 402                       | RC0402FR-0749R9 Yageo America                                          |
| R34, R69, R70 0402                                                          | L                                                                      |

#### Designator Quantity Value Description Package PartNumber Manufacturer Alternate Alternate Reference PartNumber Manufacturer R27 11.3k RES, 11.3 k, 1%, 0.1 W, 603 RC0603FR-0711K3 1 Yageo 0603 ı. 4 R28, R36, R41, 10.0k RES, 10.0 k, 1%, 0.1 W, 603 RC0603FR-0710KL Yageo R61 0603 1 R35 49.9 RES, 49.9, 1%, 0.25 W, 1206 RC1206FR-0749R9 Yageo America 1206 L. ERJ-3RQFR22V R37, R39 2 0.22 RES, 0.22, 1%, 0.1 W, 603 Panasonic AEC-Q200 Grade 0, 0603 R40 1 130k 130 kOhms ±5% 0.1W, RC0603JR-07130K 603 Yageo 1/10W Chip Resistor 0603 L (1608 Metric) Moisture Resistant Thick Film R43, R44, R47, 6 20 Res Thick Film 1206 1206 RMCF1206FT20R0 Stackpole R48, R50, R54 20 Ohm 1% 0.25W ±100ppm/°C Molded SMD Paper T/R R45, R46 2 22.6k RES. 22.6 k. 1%. 0.1 W. CRCW060322K6F 603 Vishay-Dale AEC-Q200 Grade 0, 0603 KEA R57 1 1.00k RES. 1.00 k. 1%. 0.1 W. 603 RC0603FR-071KL Yadeo 0603 R60, R63 2 1.00Meg RES, 1.00 M, 1%, 0.1 W, 603 RC0603FR-071ML Yageo 0603 R62 1 37.4 RES, 37.4, 1%, 0.1 W, 603 RC0603FR-0737R4 Yageo 0603 1x2 SNT-100-BK-G SH-J1, SH-J2, SH-8 Shunt, 100mil, Gold Shunt 969102-0000-DA 3M Samtec J3, SH-J4, SH-J5, plated, Black SH-J6, SH-J7, SH-J8 TP1, TP7, TP8, 4 Test Point, Multipurpose. Yellow Multipurpose 5014 Kevstone TP9 Yellow, TH Electronics Testpoint TP2, TP6 2 Test Point, Multipurpose, Red Multipurpose 5010 Kevstone Red, TH Testpoint Electronics ТР3 1 Test Point, Multipurpose, Black Multipurpose 5011 Keystone Black, TH Testpoint Electronics TP4, TP5 2 1mm Uninsulated Shorting Shorting Plug, D3082-05 Harwin Plug, 10.16mm spacing, 10.16mm spacing, ΤН TΗ U1 1 Low Distortion Digital-to-TSSOP24 DAC1282IPWR Texas Instruments Analog Converter for Seismic U2, U3, U4 3 Automotive 35V, 1A, RGW0020A TPS7A4701QRGW Texas Instruments TPS7A4701QRGW Texas Instruments 4.2µVRMS, RF Low-RQ1 TQ1 Dropout (LDO) Voltage Regulator, RGW0020A (VQFN-20)



|                                                                                                  | 1        |        |                                                                                                                                                         |                                   |                               | minacaj           |                         |                           |
|--------------------------------------------------------------------------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|-------------------|-------------------------|---------------------------|
| Designator                                                                                       | Quantity | Value  | Description                                                                                                                                             | Package<br>Reference              | PartNumber                    | Manufacturer      | Alternate<br>PartNumber | Alternate<br>Manufacturer |
| U5                                                                                               | 1        |        | Vin -3V to -36V,<br>-200mA, Ultra-Low-Noise,<br>High-PSRR, Low-Dropout<br>(LDO) Linear Regulator,<br>DRB0008A (VSON-8)                                  | DRB0008A                          | TPS7A3001DRBR                 | Texas Instruments | TPS7A3001DRBT           | Texas Instruments         |
| U6                                                                                               | 1        |        | Low-Power Single<br>Postitive-Edge-Triggered<br>D-Type Flip-Flop,<br>DCK0005A, SMALL T&R                                                                | DCK0005A                          | SN74AUP1G80DC<br>KT           | Texas Instruments |                         |                           |
| U7                                                                                               | 1        |        | I2C BUS EEPROM (2-<br>Wire), TSSOP-B8                                                                                                                   | TSSOP-8                           | BR24G32FVT-3AG<br>E2          | Rohm              |                         |                           |
| U8                                                                                               | 1        |        | High-Precision Voltage<br>Reference with Integrated<br>High-Bandwidth Buffer,<br>DGK0008A (VSSOP-8)                                                     | DGK0008A                          | REF6241IDGKR                  | Texas Instruments | REF6241IDGKT            | Texas Instruments         |
| U9                                                                                               | 1        |        | 700 nA, Zero-Crossover<br>Rail-to-Rail I/O Operational<br>Amplifier, 1.8 to 5.5 V, -40<br>to 85 degC, 5-pin SOT23<br>(DCK5), Green (RoHS &<br>no Sb/Br) | DCK0005A                          | OPA369AIDCKT                  | Texas Instruments |                         |                           |
| U10                                                                                              | 1        |        | ADS1285 High Resolution,<br>Delta-Sigma ADC for<br>Seismic 4000sps 1 to 64<br>as Gain 3-5.25V                                                           | VQFN32                            | ADS1285IRHBT                  | Texas Instruments |                         | None                      |
| Y1                                                                                               | 1        |        | 8.192 MHz XO (Standard)<br>CMOS Oscillator 1.6V<br>~ 3.6V Enable/Disable 4-<br>SMD, No Lead                                                             | SMT4_2MM5_2MM<br>0                | ECS-2520MVLC-08<br>1.92-BN-TR | ECS               |                         |                           |
| C32, C34                                                                                         | 0        | 1000pF | CAP, CERM, 1000 pF, 50<br>V, +/- 5%, C0G/NP0, 0603                                                                                                      | 603                               | C0603C102J5GAC<br>TU          | Kemet             |                         |                           |
| D1                                                                                               | 0        |        | Zener Diode Single 5V<br>4% 2500hm 250mW<br>Automotive 3-Pin SOT-23<br>T/R                                                                              | SOT23                             | PLVA653A,215                  | Nexperia          |                         |                           |
| J14                                                                                              | 0        |        | Terminal Block, 3.5mm,<br>2x1, Tin, TH                                                                                                                  | Terminal Block,<br>3.5mm, 2x1, TH | 1776275-2                     | TE Connectivity   |                         |                           |
| R7, R9, R10, R12,<br>R13, R15, R16,<br>R18, R19, R21,<br>R22, R24, R25,<br>R56, R58, R64,<br>R68 | 0        | 0      | RES, 0, 5%, 0.1 W, 0603                                                                                                                                 | 603                               | RC0603JR-070RL                | Yageo             |                         |                           |
| R49, R53                                                                                         | 0        | 20     | Res Thick Film 1206<br>20 Ohm 1% 0.25W<br>±100ppm/°C Molded SMD<br>Paper T/R                                                                            | 1206                              | RMCF1206FT20R0                | Stackpole         |                         |                           |

| Designator | Quantity | Value | Description                                       | Package<br>Reference | PartNumber           | Manufacturer | Alternate<br>PartNumber | Alternate<br>Manufacturer |
|------------|----------|-------|---------------------------------------------------|----------------------|----------------------|--------------|-------------------------|---------------------------|
| R51, R52   | 0        | 22.6k | RES, 22.6 k, 1%, 0.1 W,<br>AEC-Q200 Grade 0, 0603 | 603                  | CRCW060322K6F<br>KEA | Vishay-Dale  |                         |                           |



### 9.2 PCB Layout

Figure 9-1 through Figure 9-6 show the ADS1285EVM-PDK PCB layout.



#### 9.3 Schematics

Figure 9-7 shows a block diagram of the ADS1285EVM-PDK.



This EVM is intended to connect to a separate FPGA motherboard (not shown)

Figure 9-7. ADS1285EVM-PDK Block Diagram



Figure 9-8 through Figure 9-13 illustrate various schematics for the ADS1285EVM-PDK ADC.



Analog-to-Digital converter

Figure 9-8. ADS1285EVM-PDK ADC Schematic

#### ADS1285EVM-PDK Bill of Materials, PCB Layout, and Schematics













#### ADS1285EVM-PDK Bill of Materials, PCB Layout, and Schematics







|          | Programmable LDO Configurations |           |           |           |           |           |  |  |  |  |  |  |
|----------|---------------------------------|-----------|-----------|-----------|-----------|-----------|--|--|--|--|--|--|
| Vout (V) | 3P2V                            | 1P6V      | 0P8V      | 0P4V      | 0P2V      | 0P1V      |  |  |  |  |  |  |
| 2.5      | -                               | -         | INSTALLED | -         | INSTALLED | INSTALLED |  |  |  |  |  |  |
| 3.0      | -                               | INSTALLED | -         | -         | -         | -         |  |  |  |  |  |  |
| 3.3      | -                               | INSTALLED | -         | -         | INSTALLED | INSTALLED |  |  |  |  |  |  |
| 4.5      | -                               | INSTALLED | INSTALLED | INSTALLED | INSTALLED | INSTALLED |  |  |  |  |  |  |
| 5.0      | INSTALLED                       | -         | -         | INSTALLED | -         | -         |  |  |  |  |  |  |

INSTALLED = Solder 0-Ohm jumper to GND/AVSS VOUT = 1.4V +  $\Sigma$  (all grounded pins)

GND



Figure 9-11. ADS1285EVM-PDK Power-Supply Schematic













### **10 References**

- Texas Instruments, DAC1282 Low Distortion Digital-to-Analog Converter for Seismic data sheet
- Texas Instruments, REF62xx High-Precision Voltage Reference With Integrated ADC Drive Buffer data sheet

### **11 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision * (April 2022) to Revision A (September 2022) | Page |
|----|--------------------------------------------------------------------|------|
| •  | Changed document to align with new evaluation module               | 1    |

#### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

## WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

3 Regulatory Notices:

3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.
- 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。 http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
  - 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けて

いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

#### 東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

#### 4 EVM Use Restrictions and Warnings:

- 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
- 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
- 4.3 Safety-Related Warnings and Restrictions:
  - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
  - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
- 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.
- 6. Disclaimers:
  - 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
  - 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

www.ti.com

- 8. Limitations on Damages and Liability:
  - 8.1 *General Limitations.* IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 *Specific Limitations.* IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated