



12 Output LVPECL Fanout Buffer

#### **Features**

- → 12 Differential LVPECL outputs
- → 2 Selectable reference inputs support either single-ended or differential
- → Up to 2GHz output frequency
- → Ultra low additive phase jitter: < 0.01 ps (typ) (differential 156.25MHz, 12KHz to 20MHz integration range)
- → Low skew between outputs
- → Low delay from input to output
- → Separate Input and output supply voltage for level shifting
- $\rightarrow$  2.5V / 3.3V power supply
- → Industrial temperature support
- → TQFN-40 package

#### Description

The PI6C5912012 is a high performance LVPECL fanout buffer device which supports up to 2GHz frequency. This device is ideal for systems that need to distribute low jitter LVPECL clock signals to multiple destinations.

#### **Applications**

- → Networking systems including switches and routers
- → High frequency backplane based computing and telecom platforms

#### **Block Diagram**



### Pin Configuration (40-Pin TQFN)







## **Pin Description**

| Pin #          | Pin Name                         | T     | ype                   | Description                                                                  |  |  |
|----------------|----------------------------------|-------|-----------------------|------------------------------------------------------------------------------|--|--|
| 1              | IN_SEL                           | Input | Pulldown              | Input clock select. See Table 1 for function. LVCMOS/LVTTL interface levels. |  |  |
| 2.2            | REF_IN1+                         |       |                       | Reference input 1. Accepts Differential                                      |  |  |
| 2,3            | REF_IN1-                         | - In  | put                   | or Single Ended inputs                                                       |  |  |
| 4, 10          | NC                               |       | -                     | No Connect                                                                   |  |  |
| 5, 6           | VDD                              | Po    | ower                  | Core power supply                                                            |  |  |
| 7              | VREF_AC                          | Ou    | ıtput                 | Bias voltage output.                                                         |  |  |
| 0.0            | REF_IN0-                         | T.,   |                       | Reference input 0. Accepts Differential                                      |  |  |
| 8, 9           | REF_IN0+                         | - In  | put                   | or Single Ended inputs                                                       |  |  |
| 11, 20, 31, 40 | VDDO                             | Po    | ower                  | Output power supply                                                          |  |  |
| 12 12          | Q0+                              | 0     |                       | IVDECI output main 0                                                         |  |  |
| 12, 13         | Q0-                              |       | ıtput                 | LVPECL output pair 0.                                                        |  |  |
| 14 15          | Q1+                              | 0     |                       | IVDECItt a.:1                                                                |  |  |
| 14, 15         | Q1-                              | - 00  | ıtput                 | LVPECL output pair 1.                                                        |  |  |
| 16 17          | Q2+                              | 0     | 4. 4                  | LVDECL 1 2                                                                   |  |  |
| 16, 17         | Q2-                              | - 00  | ıtput                 | LVPECL output pair 2.                                                        |  |  |
| 10, 10         | Q3+                              |       |                       | LVDECL 1 2                                                                   |  |  |
| 18, 19         | Q3-                              |       | ıtput                 | LVPECL output pair 3.                                                        |  |  |
| 21, 30         | GND                              | Po    | ower                  | Power supply ground                                                          |  |  |
| 22 22          | Q4+                              | 0     |                       | IVDECItt u.i. 4                                                              |  |  |
| 22, 23         | Q4-                              |       | ıtput                 | LVPECL output pair 4.                                                        |  |  |
| 24.25          | Q5+                              |       | 4. 4                  | LVDECL 4 4 5 5                                                               |  |  |
| 24, 25         | Q5-                              |       | ıtput                 | LVPECL output pair 5.                                                        |  |  |
| 26.25          | Q6+                              |       |                       | IMPEGIA A A A C                                                              |  |  |
| 26, 27         | Q6-                              | Ot    | ıtput                 | LVPECL output pair 6.                                                        |  |  |
| 20, 20         | Q7+                              |       |                       | IVDECL autom to a 7                                                          |  |  |
| 28, 29         | Q7-                              | Ot    | ıtput                 | LVPECL output pair 7.                                                        |  |  |
| 22 22          | Q8+                              |       |                       | IVDECLtt                                                                     |  |  |
| 32, 33         | Q8-                              |       | ıtput                 | LVPECL output pair 8.                                                        |  |  |
| 24.25          | Q9+                              |       |                       | IMPEGIA A A A A                                                              |  |  |
| 34, 35         | Q9- Cutput LVPECL output pair 9. |       | LVPECL output pair 9. |                                                                              |  |  |
| 26.25          | Q10+                             |       |                       | TANDE CL. 1. 1. 10                                                           |  |  |
| 36, 37         | Q10-                             | Ou    | ıtput                 | LVPECL output pair 10.                                                       |  |  |





## Pin Description Cont.

| Pin #       | Pin Name | Туре   | Description                     |
|-------------|----------|--------|---------------------------------|
| 29, 20      | Q11+     | Outmut | IVDECI output main 11           |
| 38, 39      | Q11-     | Output | LVPECL output pair 11.          |
| Thermal pad | -        | -      | Thermal pad. Connect to ground. |

#### **Function Table**

Table 1: Input select function

| IN_SEL      | Function                                |
|-------------|-----------------------------------------|
| 0 (default) | REF_IN0 is the selected reference input |
| 1           | REF_IN1 is the selected reference input |

| Symbol                | Parameter               | <b>Test Condition</b> | Min. | Тур. | Max. | Units |
|-----------------------|-------------------------|-----------------------|------|------|------|-------|
| $C_{_{\mathrm{IN}}}$  | Input Capcitance        |                       |      | 2    |      | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                       |      | 200  |      | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                       |      | 200  |      | kΩ    |





#### Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested)

| Storage temperature55 to +150°C                                    |
|--------------------------------------------------------------------|
| Supply Voltage to Ground Potential $(V_{DD,}V_{DDO})$ 0.5 to +4.6V |
| Inputs (Referenced to GND)0.5 to $\rm V_{DD}$ +0.5V                |
| Clock Output (Referenced to GND)                                   |
| Latch up200mA                                                      |
| ESD Protection (Input)2000 V min (HBM)                             |
| ESD Protection (Input) 1000 V min (CDM)                            |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Power Supply Characteristics and Operating Conditions**

| Symbol                                   | Parameter                     | <b>Test Condition</b> | Min.  | Тур. | Max.  | Units |
|------------------------------------------|-------------------------------|-----------------------|-------|------|-------|-------|
| V <sub>DD</sub> Core Supply <sup>1</sup> | Com Complex Voltage           |                       | 3.135 | 3.3  | 3.465 | V     |
|                                          | Core supply voltage           |                       | 2.375 | 2.5  | 2.625 | V     |
|                                          | Output Supply Voltage         |                       | 3.135 | 3.3  | 3.465 | V     |
| $V_{\rm DDO}$                            |                               |                       | 2.375 | 2.5  | 2.625 | V     |
| $I_{EE}$                                 | Supply Internal Current       |                       |       | 89   | 105   | 4     |
| $I_{\mathrm{DD}}$                        | Core Power Supply Current     |                       |       | 69   | 80    | m A   |
| $T_{A}$                                  | Ambient Operating Temperature |                       | -40   |      | 85    | °C    |

# **DC Electrical Specifications - Differential Inputs**

| Symbol             | Parameter                             | <b>Test Condition</b>   | Min.      | Тур. | Max.                  | Units |
|--------------------|---------------------------------------|-------------------------|-----------|------|-----------------------|-------|
| I <sub>IH</sub>    | Input High current                    | Input = V <sub>DD</sub> |           |      | 85                    | uA    |
| I <sub>IL</sub>    | Input Low current                     | Input = GND             | -85       |      |                       | uA    |
| V <sub>IH</sub>    | Input high voltage                    |                         |           |      | V <sub>DD</sub> +0.3  | V     |
| V <sub>IL</sub>    | Input low voltage                     |                         | -0.3      |      |                       | V     |
| V <sub>ID</sub>    | Input Differential Amplitude<br>PK-PK |                         | 0.1       |      |                       | V     |
| V <sub>CM</sub>    | Common model input voltage            |                         | GND + 0.5 |      | V <sub>DD</sub> -0.85 | V     |
| ISO <sub>MUX</sub> | MUX isolation                         |                         |           | -89  |                       | dBc   |





#### **DC Electrical Specifications - LVCMOS Inputs**

| Symbol            | Parameter          | Conditions              | Min. | Тур. | Max.                 | Units |
|-------------------|--------------------|-------------------------|------|------|----------------------|-------|
| $I_{IH}$          | Input High current | Input = V <sub>DD</sub> |      |      | 50                   | uA    |
| $I_{IL}$          | Input Low current  | Input = GND             | -50  |      |                      | uA    |
| $V_{\mathrm{IH}}$ | Input high voltage | V <sub>DD</sub> =3.3V   | 2.0  |      | V <sub>DD</sub> +0.3 | V     |
| V <sub>IL</sub>   | Input low voltage  | V <sub>DD</sub> =3.3V   | -0.3 |      | 0.8                  | V     |
| V <sub>IH</sub>   | Input high voltage | V <sub>DD</sub> =2.5V   | 1.7  |      | V <sub>DD</sub> +0.3 | V     |
| V <sub>IL</sub>   | Input low voltage  | V <sub>DD</sub> =2.5V   | -0.3 |      | 0.7                  | V     |

### **DC Electrical Specifications- LVPECL Outputs**

| Parameter          | Description         | Conditions            | Min.                  | Тур. | Max.                   | Units |
|--------------------|---------------------|-----------------------|-----------------------|------|------------------------|-------|
| V <sub>OH</sub>    | Output High voltage |                       | V <sub>DDO</sub> -1.4 |      | V <sub>DDO</sub> -0.9  | V     |
| V <sub>OL</sub> Ou | Output Low voltage  | V <sub>DD</sub> =2.5V | V <sub>DDO</sub> -1.9 |      | V <sub>DDO</sub> -1.25 | V     |
|                    |                     | V <sub>DD</sub> =3.3V | V <sub>DDO</sub> -2.2 |      | V <sub>DDO</sub> -1.25 | V     |

# **AC Electrical Specifications – Differential Inputs**

| Parameter       | Description                             | Conditions                                    | Min. | Тур. | Max. | Units |
|-----------------|-----------------------------------------|-----------------------------------------------|------|------|------|-------|
| F <sub>IN</sub> | Clock input frequency                   |                                               |      |      | 2000 | MHz   |
| 3.7             | Differential Input peak to peak voltage | $1.5 \text{GHz} \le F_{IN} \le 2 \text{ GHz}$ | 0.2  |      | 1.5  | V     |
| INPP            |                                         | $F_{IN} \le 1.5 \text{ GHz}$                  | 0.1  |      | 1.5  | V     |
| ER              | Input Edge Rate                         |                                               | 1.5  |      |      | V/ns  |

## **AC Electrical Specifications – LVCMOS Inputs**

| Parameter         | Description                             | Conditions                                    | Min. | Тур. | Max. | Units |
|-------------------|-----------------------------------------|-----------------------------------------------|------|------|------|-------|
| F <sub>IN</sub>   | Clock input frequency                   |                                               |      |      | 200  | MHz   |
| 17                | Differential Input peak to peak voltage | $1.5 \text{GHz} \le F_{IN} \le 2 \text{ GHz}$ | 0.2  |      | 1.5  | V     |
| V <sub>INPP</sub> |                                         | $F_{IN} \le 1.5 \text{ GHz}$                  | 0.1  |      | 1.5  | V     |
| ER                | Input Edge Rate                         |                                               | 1.5  |      |      | V/ns  |





# **AC Electrical Specifications – LVPECL Outputs**

| Parameter             | Description                    | Conditions                   | Min.                 | Typ. | Max.                 | Units |
|-----------------------|--------------------------------|------------------------------|----------------------|------|----------------------|-------|
| F <sub>OUT</sub>      | Clock output frequency         | LVPECL                       |                      |      | 2000                 | MHz   |
| T <sub>r</sub>        | Output rise time               | From 20% to 80%              |                      | 150  |                      | ps    |
| T <sub>f</sub>        | Output fall time               | From 80% to 20%              |                      | 150  |                      | ps    |
| Todc                  | Output duty cycle              |                              | 48                   |      | 52                   | %     |
| V <sub>PP</sub>       | Output swing Single-ended      | @1GHz to ≤2GHz               | 250                  |      | 850                  | mV    |
|                       |                                | @ ≤1GHz                      | 500                  |      | 950                  | mV    |
|                       | Buffer additive jitter RMS     | 156.25MHz, 12kHz to<br>20MHz |                      | 0.01 |                      | ps    |
| $T_j$                 |                                | 156.25MHz, 10kHz to<br>1MHz  |                      | 0.01 |                      | ps    |
| $T_{SK}$              | Output Skew                    |                              |                      | 13   | 30                   | ps    |
| $T_{PD}$              | Propagation Delay              |                              |                      |      | 750                  | ps    |
| T <sub>OD</sub>       | Valid to HiZ                   |                              |                      |      | 100                  | ns    |
| TOE                   | HiZ to valid                   |                              |                      |      | 100                  | ns    |
| T <sub>P2P Skew</sub> | Part to Part Skew <sup>1</sup> |                              | -50                  |      | 50                   | ps    |
| V <sub>REF_AC</sub>   | Input bias voltage             | $I_{AC} = 2mA$               | V <sub>DD</sub> -1.6 |      | V <sub>DD</sub> -1.1 | V     |

6

June 2018

Diodes Incorporated





### **Propagation Delay**



#### **Output Skew**



#### Part to Part Skew







#### **LVPECL Output Swing vs. Frequency**



8





#### **Phase Noise and Additive Jitter**

Output phase noise (Dark Blue) vs Input Phase noise (light blue) Additive jitter =  $\sqrt{\text{(Output jitter}^2 - Input jitter}^2)}$ 



#### Configuration Test Load Board Termination for LVPECL/ LVDS Outputs







#### **Power Supply Filtering Techniques**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. All power pins should be individually connected to the power supply plane through vias, and  $0.1\mu F$  an  $1\mu F$  bypass capacitors should be used for each pin.



















11

















#### **Thermal Information**

| Symbol              | Description                            | Condition |            |
|---------------------|----------------------------------------|-----------|------------|
| $\Theta_{_{ m JA}}$ | Junction-to-ambient thermal resistance | Still air | 26.18 °C/W |
| $\Theta_{ m JC}$    | Junction-to-case thermal resistance    |           | 10.52 °C/W |





### **Part Marking**

Top mark not available at this time. To obtain advance information regarding the top mark, please contact your local sales representative.





### Packaging Mechanical: 40-TQFN (ZD)



#### For latest package info.

 $please\ check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mechanicals-and-thermal-characteristics/packaging-mech$ 

## **Ordering Information**

| Ordering Code    | Package Code | Package Type                                         | <b>Operating Temperature</b> |
|------------------|--------------|------------------------------------------------------|------------------------------|
| PI6C5912012ZDIEX | ZD           | 40-contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) | -40 °C to 85 °C              |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See http://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. Thermal characteristics can be found on the company web site at www.diodes.com/design/support/packaging/
- 3. E = Pb-free and Green
- 4. X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated www.diodes.com