











#### AM26LS32AC, AM26LS32AI, AM26LS32AM AM26LS33AC, AM26LS33AM

SLLS115F-OCTOBER 1980-REVISED SEPTEMBER 2016

# AM26LS32Ax, AM26LS33Ax Quadruple Differential Line Receivers

#### **Features**

- AM26LS32A Devices Meet or Exceed the Requirements of ANSI TIA/EIA-422-B. TIA/EIA-423-B. and ITU Recommendations V.10 and V.11
- AM26LS32A Devices Have ±7-V Common-Mode Range With ±200-mV Sensitivity
- AM26LS33A Devices Have ±15-V Common-Mode Range With ±500-mV Sensitivity
- Input Hysteresis 50 mV Typical
- Operate From a Single 5-V Supply
- Low-Power Schottky Circuitry
- 3-State Outputs
- Complementary Output-Enable Inputs
- Input Impedance 12 kΩ Minimum
- Open Input Fail-Safe

### **Applications**

- High-Reliability Automotive Applications
- **Factory Automation**
- ATM and Cash Counters
- **Smart Grids**
- AC and Servo Motor Drives

## 3 Description

The AM26LS32Ax and AM26LS33Ax devices are auadruple differential line receivers for balanced and unbalanced digital data transmission. The enable function is common to all four receivers and offers a choice of active-high or active-low input. The 3-state outputs permit connection directly to a bus-organized system. Fail-safe design ensures that, if the inputs are open, the outputs always are high.

Compared to the AM26LS32 and the AM26LS33, the AM26LS32A and AM26LS33A incorporate additional stage of amplification to improve sensitivity. The input impedance has been increased, resulting in less loading of the bus line. The additional stage has increased propagation delay; however, this does not affect interchangeability in most applications.

The AM26LS32AC and AM26LS33AC are characterized for operation from 0°C to 70°C. The AM26LS32AI is characterized for operation from –40°C to 85°C. The AM26LS32AM AM26LS33AM are characterized for operation over the full military temperature range of -55°C to 125°C.

### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)    |  |  |
|--------------|------------|--------------------|--|--|
| AM26LS3xAC   | PDIP (16)  | 19.30 mm × 6.35 mm |  |  |
| AM26LS32AI   | SOIC (16)  | 9.90 mm × 3.90 mm  |  |  |
| AM26LS32AC   | SO (16)    | 10.20 mm × 5.30 mm |  |  |
| AIVIZOLOSZAC | TSSOP (16) | 5.00 mm × 4.40 mm  |  |  |
| AMOCI CO. AM | CDIP (16)  | 21.34 mm × 6.92 mm |  |  |
| AM26LS3xAM   | LCCC (20)  | 8.90 mm × 8.90 mm  |  |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)



Copyright © 2016, Texas Instruments Incorporated

Pin numbers are for D, N, NS, or PW packages only.



#### **Table of Contents**

| 1 | Features 1                             |    | 8.3 Feature Description                              | . 11 |
|---|----------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                         |    | 8.4 Device Functional Modes                          | . 11 |
| 3 | Description 1                          | 9  | Application and Implementation                       | . 12 |
| 4 | Revision History2                      |    | 9.1 Application Information                          | . 12 |
| 5 | Pin Configuration and Functions3       |    | 9.2 Typical Application                              | . 12 |
| 6 | Specifications4                        | 10 | Power Supply Recommendations                         | . 13 |
| • | 6.1 Absolute Maximum Ratings           | 11 | Layout                                               | . 13 |
|   | 6.2 ESD Ratings                        |    | 11.1 Layout Guidelines                               | . 13 |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.2 Layout Example                                  | . 14 |
|   | 6.4 Thermal Information                | 12 | Device and Documentation Support                     | . 15 |
|   | 6.5 Electrical Characteristics         |    | 12.1 Related Links                                   | . 15 |
|   | 6.6 Switching Characteristics 6        |    | 12.2 Receiving Notification of Documentation Updates | s 15 |
|   | 6.7 Dissipation Ratings 6              |    | 12.3 Community Resources                             | . 15 |
|   | 6.8 Typical Characteristics            |    | 12.4 Trademarks                                      |      |
| 7 | Parameter Measurement Information 9    |    | 12.5 Electrostatic Discharge Caution                 | 15   |
| 8 | Detailed Description 11                |    | 12.6 Glossary                                        | . 15 |
| • | 8.1 Overview                           | 13 | Mechanical, Packaging, and Orderable Information     | 15   |
|   | 8.2 Functional Block Diagram 11        |    | IIIOIIIIauoii                                        | . 10 |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (October 2007) to Revision F

Page

Submit Documentation Feedback



## 5 Pin Configuration and Functions

D, J, N, NS, and PW Package 16-Pin SOIC, CDIP, PDIP, SO, and TSSOP Top View





NC - No internal connection

### **Pin Functions**

|          | PIN                            |              | PIN |                                               | PIN |  |  |  |
|----------|--------------------------------|--------------|-----|-----------------------------------------------|-----|--|--|--|
| NAME     | SOIC, CDIP, PDIP,<br>SO, TSSOP | LCCC         | I/O | DESCRIPTION                                   |     |  |  |  |
| 1A       | 2                              | 3            | I   | RS422/RS485 differential input (noninverting) |     |  |  |  |
| 1B       | 1                              | 2            | 1   | RS422/RS485 differential input (inverting)    |     |  |  |  |
| 1Y       | 3                              | 4            | 0   | Logic level output                            |     |  |  |  |
| 2A       | 6                              | 8            | I   | RS422/RS485 differential input (noninverting) |     |  |  |  |
| 2B       | 7                              | 9            | I   | RS422/RS485 differential input (inverting)    |     |  |  |  |
| 2Y       | 5                              | 7            | 0   | Logic level output                            |     |  |  |  |
| 3A       | 10                             | 13           | 1   | RS422/RS485 differential input (noninverting) |     |  |  |  |
| 3B       | 9                              | 12           | 1   | RS422/RS485 differential input (inverting)    |     |  |  |  |
| 3Y       | 11                             | 14           | 0   | Logic level output                            |     |  |  |  |
| 4A       | 14                             | 18           | I   | RS422/RS485 differential input (noninverting) |     |  |  |  |
| 4B       | 15                             | 19           | I   | RS422/RS485 differential input (inverting)    |     |  |  |  |
| 4Y       | 13                             | 17           | 0   | Logic level output                            |     |  |  |  |
| G        | 12                             | 15           | 1   | Active-Low select                             |     |  |  |  |
| G        | 4                              | 5            | 1   | Active-High select                            |     |  |  |  |
| GND      | 8                              | 10           | _   | Ground                                        |     |  |  |  |
| NC       | _                              | 1, 6, 11, 16 | _   | No internal connection                        |     |  |  |  |
| $V_{CC}$ | 16                             | 20           | _   | Power supply                                  |     |  |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                            |                        | MIN                | MAX          | UNIT |
|------------------------------------------------------------|------------------------|--------------------|--------------|------|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup>             |                        |                    | 7            | V    |
| Input voltage, V <sub>I</sub>                              | Any differential input |                    | ±25          | V    |
| input voitage, vi                                          | Other inputs           |                    | 7            | V    |
| Differential input voltage, V <sub>ID</sub> <sup>(3)</sup> | •                      |                    | ±25          | V    |
| Continuous total power dissipation                         |                        | See <i>Dissipa</i> | tion Ratings |      |
| Case temperature, T <sub>C</sub> , FK package (60          | s)                     |                    | 260          | °C   |
| Lead temperature <sup>(4)</sup>                            | D or N package (10 s)  |                    | 260          | °C   |
| Lead temperature ( )                                       | J package (60 s)       |                    | 300          | C    |
| Storage temperature, T <sub>stg</sub>                      |                        | -65                | 150          | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to the network ground terminal.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Flootrootatio diasharas | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±500  | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                 |                                |                                    | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------------------------------------|-----|-----|------|------|
| V               | Cumply voltage                 | AM26LS32AC, AM26LS32AI, AM26LS33AC |     | 5   | 5.25 | V    |
| V <sub>CC</sub> | Supply voltage                 | AM26LS32AM, AM26LS33AM             | 4.5 | 5   | 5.5  | V    |
| $V_{IH}$        | High-level input voltage       |                                    | 2   |     |      | V    |
| $V_{IL}$        | Low-level input voltage        |                                    |     |     | 8.0  | V    |
| V               | Common mode input valtage      | AM26LS32A                          |     |     | ±7   | V    |
| V <sub>IC</sub> | Common-mode input voltage      | AM26LS33A                          |     |     | ±15  | V    |
| I <sub>OH</sub> | High-level output current      |                                    |     |     | -440 | μΑ   |
| $I_{OL}$        | Low-level output current       |                                    |     |     | 8    | mA   |
|                 |                                | AM26LS32AC, AM26LS33AC             | 0   |     | 70   |      |
| $T_A$           | Operating free-air temperature | AM26LS32AI                         | -40 |     | 85   | °C   |
|                 |                                | AM26LS32AM, AM26LS33AM             |     |     | 125  |      |

Submit Documentation Feedback

<sup>(3)</sup> Differential voltage values are at the noninverting (A) input terminals with respect to the inverting (B) input terminals.

<sup>(4) 1.6</sup> mm (1/16 inch) from case

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | AM26LS3xAC | C, AM26LS32AI | AM26    | AM26LS32AC |      |  |
|----------------------|----------------------------------------------|------------|---------------|---------|------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)   | N (PDIP)      | NS (SO) | PW (TSSOP) | UNIT |  |
|                      |                                              | 16 PINS    | 16 PINS       | 16 PINS | 16 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 75.7       | 45.3          | 75.8    | 102.7      | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 35         | 32.7          | 32.9    | 37.8       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 33.3       | 25.3          | 36.6    | 47.7       | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 6.6        | 17.8          | 6       | 3          | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 33         | 25.1          | 36.3    | 47.1       | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over recommended ranges of  $V_{CC}$ ,  $V_{IC}$ , and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                    | TEST CONDIT                                                         | TIONS                                    | MIN                 | TYP <sup>(1)</sup> | MAX   | UNIT |
|------------------|--------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------|---------------------|--------------------|-------|------|
| V                | Positive-going input threshold                               | $V_O = V_{OH}$ min, $I_{OH} = -440 \mu A$                           | AM26LS32A                                |                     |                    | 0.2   | V    |
| $V_{IT+}$        | voltage                                                      | $V_O = V_{OH}$ (IIII), $I_{OH} = -440 \mu A$                        | AM26LS33A                                |                     |                    | 0.5   | V    |
| V                | Negative-going input threshold                               | V 0.45 V 1 0 mA                                                     | AM26LS32A                                | -0.2 <sup>(2)</sup> |                    |       | V    |
| V <sub>IT</sub>  | voltage                                                      | $V_{O} = 0.45 \text{ V}$ , $I_{OL} = 8 \text{ mA}$                  | AM26LS33A                                | -0.5 <sup>(2)</sup> |                    |       | V    |
| V <sub>hys</sub> | Hysteresis voltage<br>(V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                     |                                          |                     | 50                 |       | mV   |
| V <sub>IK</sub>  | Enable-input clamp voltage                                   | V <sub>CC</sub> = MIN, I <sub>I</sub> = -18 mA                      |                                          |                     |                    | -1.5  | V    |
|                  |                                                              | V MINI V 1 V                                                        | AM26LS32AC,<br>AM26LS33AC                | 2.7                 |                    |       |      |
| V <sub>OH</sub>  | High-level output voltage                                    | $V_{CC} = MIN, V_{ID} = 1 V, V_{I(G)} = 0.8 V, I_{OH} = -440 \mu A$ | AM26LS32AM,<br>AM26LS32AI,<br>AM26LS33AM | 2.5                 |                    |       | V    |
| V                | Low-level output voltage                                     | $V_{CC} = MIN, V_{ID} = -1 V,$                                      | I <sub>OL</sub> = 4 mA                   |                     |                    | 0.4   | V    |
| V <sub>OL</sub>  | Low-level output voltage                                     | $V_{I(G)} = 0.8 \text{ V}$                                          | I <sub>OL</sub> = 8 mA                   |                     |                    | 0.45  | V    |
| lo-              | Off-state (high-impedance                                    | V <sub>CC</sub> = MAX                                               | $V_0 = 2.4 \text{ V}$                    |                     |                    | 20    | μΑ   |
| l <sub>OZ</sub>  | state) output current                                        | ACC - IMINX                                                         | $V_0 = 0.4 V$                            |                     |                    | -20   | μΛ   |
| l <sub>i</sub>   | Line input current                                           | $V_I = 15 \text{ V}$ , other input at $-10 \text{ V}$ to 15         | 5 V                                      |                     |                    | 1.2   | mA   |
| 11               | Line input current                                           | $V_I = -15 \text{ V}$ , other input at $-15 \text{ V}$ to 1         | 10 V                                     |                     |                    | -1.7  | IIIA |
| $I_{I(EN)}$      | Enable input current                                         | $V_1 = 5.5 \text{ V}$                                               |                                          |                     |                    | 100   | μΑ   |
| I <sub>H</sub>   | High-level enable current                                    | $V_1 = 2.7 \text{ V}$                                               |                                          |                     |                    | 20    | μΑ   |
| IL               | Low-level enable current                                     | $V_{I} = 0.4 V$                                                     |                                          |                     |                    | -0.36 | mA   |
| rį               | Input resistance                                             | $V_{IC} = -15 \text{ V}$ to 15 V, one input to ac                   | ground                                   | 12                  | 15                 |       | kΩ   |
| Ios              | Short-circuit output current (3)                             | V <sub>CC</sub> = MAX                                               |                                          | -15                 |                    | -85   | mA   |
| $I_{CC}$         | Supply current                                               | V <sub>CC</sub> = MAX, all outputs disabled                         |                                          |                     | 52                 | 70    | mA   |

All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C, and  $V_{IC}$  = 0. The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold levels only.

Not more than one output must be shorted to ground at a time, and duration of the short circuit must not exceed one second.



### 6.6 Switching Characteristics

 $C_L = 15 \text{ pF}, V_{CC} = 5 \text{ V}, \text{ and } T_A = 25^{\circ}\text{C}$  (see *Parameter Measurement Information*; unless otherwise noted)

|                  | PARAMETER                                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|--------------------------------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output |     | 20                 | 35  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output |     | 22                 | 35  | ns   |
| t <sub>PZH</sub> | Output enable time to high level                 |     | 17                 | 22  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                  |     | 20                 | 25  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level              |     | 21                 | 30  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level               |     | 30                 | 40  | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C, and  $V_{IC}$  = 0.

## 6.7 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATION FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| FK      | 1375 mW                               | 11 mW/°C                                       | 880 mW                                | 275 mW                                 |
| J       | 1375 mW                               | 11 mW/°C                                       | 880 mW                                | 275 mW                                 |

Submit Documentation Feedback



### 6.8 Typical Characteristics





### **Typical Characteristics (continued)**



Figure 7. Output Voltage vs Enable G Voltage



Figure 8. AM26LS32A Output Voltage vs Differential Input Voltage



Figure 9. AM26LS33A Output Voltage vs Differential Input Voltage



The unshaded area shows requirements of paragraph 4.2.1 of ANSI Standards EIA/TIA-422-B and EIA/TIA-423-B.

Figure 10. Input Current vs Input Voltage



### 7 Parameter Measurement Information



Figure 11. Test Circuit



Figure 12. Voltage Waveforms For  $t_{\text{PLH}},\,t_{\text{PHL}}$ 



Figure 13. Voltage Waveforms For  $t_{PHZ}$ ,  $t_{PZH}$ 



### **Parameter Measurement Information (continued)**



- CL includes probe and jig capacitance.
- B. All diodes are 1N3064 or equivalent.
- C. Enable G is tested with  $\overline{G}$  high,  $\overline{G}$  is tested with G low.

Figure 14. Voltage Waveforms For  $t_{PLZ}$ ,  $t_{PZL}$ 



Copyright © 2016, Texas Instruments Incorporated

Figure 15. Schematics of Inputs and Outputs



## 8 Detailed Description

#### 8.1 Overview

The AM26LS32 is a quadruple-differential line receiver that meets the necessary requirements for NSI TIA/EIA-422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11. This device allows a low-power or low-voltage MCU to interface with heavy machinery, subsystems, and other devices through long wires of up to 1000 m, giving any design a reliable and easy-to-use connection. As any RS422 interface, the AM26LS32 works in a differential voltage range, which enables very good signal integrity.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 16. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device can be configured using the G and  $\overline{G}$  logic inputs to select receiver output. The high voltage or logic 1 on the G pin allows the device to operate on an active-high, and having a low voltage or logic 0 on the G enables active low operation. These are simple ways to configure the logic to match that of the receiving or transmitting controller or microprocessor.

#### 8.4 Device Functional Modes

The receivers implemented in these RS422 devices can be configured using the G and  $\overline{G}$  logic pins to be enabled or disabled. This allows users to ignore or filter out transmissions as desired.

ENABLES(1) OUTPUT<sup>(1)</sup> DIFFERENTIAL A-B G G Н Х Н  $V_{ID} \ge V_{IT+}$ Χ L Н Н Χ ?  $V_{IT-} \le V_{ID} \le V_{IT+}$ Χ L ? Н Χ L  $V_{ID} \leq V_{IT-}$ Χ L L

Н

Χ

L

Table 1. Function Table, Each Receiver

(1) H = High level, L = Low level, X = Irrelevant, Z = High impedance (off), ? = Indeterminate

L

Н

Χ

Χ

Open

Ζ

Н

Н

## 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

When using AM26LS32A as a receiver, the AM26LS31AC can allow multiple AM26LS32As to be used causing an increase in the amount of outputs.

### 9.2 Typical Application

Figure 17 shows a configuration with no termination. Although reflections are present at the receiver inputs at a data signaling rate of 200 kbps with no termination, the RS-422-compliant receiver reads only the input differential voltage and produces a clean signal at the output.



 ${}^{\dagger}R_{T}$  equals the characteristic impedance of the line.

Figure 17. Application Diagram

#### 9.2.1 Design Requirements

Resistor and capacitor (if used) termination values are shown for each laboratory experiment, but vary from system to system. For example, the termination resistor,  $R_T$ , must be within 20% of the characteristic impedance,  $Z_O$ , of the cable and can vary from about 80  $\Omega$  to 120  $\Omega$ .

#### 9.2.2 Detailed Design Procedure

Add a  $V_{CC}$  bypass capacitor (0.1  $\mu F$  or more). Either enable (G pin) input can turn on the receivers, so connect the desired enable to a compatible logic line output. The other enable input must be tied to the inactive state supply rail. If the receivers must always be active, then connect both enables to the supply rail such that at least one is set to an active-state rail.  $V_{CC}$  must be 5 V within 10% and logic inputs must provide TTL-compatible voltage levels A & B Inputs can lead to an external connector or can be left unconnected. The last receiver on a cable requires termination, either on-board or use as an external resistor. Unused Y outputs can be left unconnected.

Submit Documentation Feedback



### Typical Application (continued)

#### 9.2.3 Application Curve



Figure 18. High-Level Output Voltage vs Free-Air Temperature

### 10 Power Supply Recommendations

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies.

### 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
- Connect low-ESR, 0.1-uF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

Copyright © 1980-2016, Texas Instruments Incorporated



### 11.2 Layout Example



Figure 19. Layout with PCB Recommendations



## 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| AM26LS32AC | Click here     | Click here   | Click here          | Click here          | Click here          |
| AM26LS32AI | Click here     | Click here   | Click here          | Click here          | Click here          |
| AM26LS32AM | Click here     | Click here   | Click here          | Click here          | Click here          |
| AM26LS33AC | Click here     | Click here   | Click here          | Click here          | Click here          |
| AM26LS33AM | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-7802003M2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>7802003M2A<br>AM26LS<br>32AMFKB | Samples |
| 5962-7802003MEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802003ME<br>A<br>AM26LS32AMJB      | Samples |
| 5962-7802003MFA  | ACTIVE | CFP          | W                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802003MF<br>A<br>AM26LS32AMWB      | Samples |
| 5962-7802004M2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>7802004M2A<br>AM26LS<br>33AMFKB | Samples |
| 5962-7802004MEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802004ME<br>A<br>AM26LS33AMJB      | Samples |
| 5962-7802004MFA  | ACTIVE | CFP          | W                  | 16   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802004MF<br>A<br>AM26LS33AMWB      | Samples |
| AM26LS32ACD      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACDE4    | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACDG4    | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACDR     | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACDRE4   | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACDRG4   | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32AC                                 | Samples |
| AM26LS32ACN      | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | AM26LS32ACN                              | Samples |





www.ti.com

6-Feb-2020

| Orderable Device |        | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                           | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                                    |         |
| AM26LS32ACNSR    | ACTIVE | SO           | NS      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32A                                  | Sample  |
| AM26LS32ACNSRG4  | ACTIVE | SO           | NS      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS32A                                  | Sample  |
| AM26LS32ACPW     | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | SA32A                                    | Sample  |
| AM26LS32ACPWE4   | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | SA32A                                    | Sample  |
| AM26LS32ACPWR    | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | SA32A                                    | Sample  |
| AM26LS32ACPWRE4  | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | SA32A                                    | Sample  |
| AM26LS32AID      | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 26LS32AI                                 | Sample  |
| AM26LS32AIDE4    | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 26LS32AI                                 | Sample  |
| AM26LS32AIDG4    | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 26LS32AI                                 | Sample  |
| AM26LS32AIDR     | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 26LS32AI                                 | Sample  |
| AM26LS32AIDRG4   | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 26LS32AI                                 | Sample  |
| AM26LS32AIN      | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -40 to 85    | AM26LS32AIN                              | Sample  |
| AM26LS32AMFKB    | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>7802003M2A<br>AM26LS<br>32AMFKB | Sample  |
| AM26LS32AMJ      | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | AM26LS32AMJ                              | Sample  |
| AM26LS32AMJB     | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802003ME<br>A<br>AM26LS32AMJB      | Sample  |
| AM26LS32AMWB     | ACTIVE | CFP          | W       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802003MF<br>A<br>AM26LS32AMWB      | Sample  |



www.ti.com

## PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b>                    | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                                    |         |
| AM26LS33ACD      | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS33AC                                 | Samples |
| AM26LS33ACDG4    | ACTIVE | SOIC         | D       | 16   | 40   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS33AC                                 | Samples |
| AM26LS33ACDR     | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS33AC                                 | Samples |
| AM26LS33ACDRE4   | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 26LS33AC                                 | Samples |
| AM26LS33ACN      | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | AM26LS33ACN                              | Samples |
| AM26LS33AMFKB    | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>7802004M2A<br>AM26LS<br>33AMFKB | Samples |
| AM26LS33AMJ      | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | AM26LS33AMJ                              | Samples |
| AM26LS33AMJB     | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802004ME<br>A<br>AM26LS33AMJB      | Samples |
| AM26LS33AMWB     | ACTIVE | CFP          | W       | 16   | 1    | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-7802004MF<br>A<br>AM26LS33AMWB      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





6-Feb-2020

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AM26LS32A. AM26LS32AM. AM26LS33A. AM26LS33AM:

Catalog: AM26LS32A, AM26LS33A

Military: AM26LS32AM, AM26LS33AM

Space: AM26LS33A-SP, AM26LS33A-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

## PACKAGE MATERIALS INFORMATION

www.ti.com 28-Dec-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| AM26LS32ACDR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS32ACDR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS32ACPWR              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| AM26LS32AIDR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| AM26LS33ACDR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 28-Dec-2019



\*All dimensions are nominal

| 7 til diffictiolofio die floriffiai |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| AM26LS32ACDR                        | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| AM26LS32ACDR                        | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| AM26LS32ACPWR                       | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| AM26LS32AIDR                        | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| AM26LS33ACDR                        | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# W (R-GDFP-F16)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP2-F16



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated