

# **Dual Bias Resistor Transistors**

# NPN and PNP Silicon Surface Mount Transistors with Monolithic Bias Resistor Network EMD4DXV6

The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base-emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the EMD4DXV6T1 series, two complementary BRT devices are housed in the SOT-563 package which is ideal for low power surface mount applications where board space is at a premium.

#### **Features**

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These are Pb-Free Devices

**MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$  unless otherwise noted, common for  $Q_1$  and  $Q_2$ , – minus sign for  $Q_1$  (PNP) omitted)

| Rating                    | Symbol           | Value | Unit |  |
|---------------------------|------------------|-------|------|--|
| Collector-Base Voltage    | $V_{CBO}$        | 50    | Vdc  |  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |  |
| Collector Current         | Ic               | 100   | mAdc |  |

#### THERMAL CHARACTERISTICS

| Characteristic<br>(One Junction Heated)                                              | Symbol                            | Max         | Unit        |
|--------------------------------------------------------------------------------------|-----------------------------------|-------------|-------------|
| Total Device Dissipation  T <sub>A</sub> = 25°C (Note 1)  Derate above 25°C (Note 1) | P <sub>D</sub>                    | 357<br>2.9  | mW<br>mW/°C |
| Thermal Resistance,<br>Junction-to-Ambient (Note 1)                                  | $R_{\theta JA}$                   | 350         | °C/W        |
| Total Device Dissipation T <sub>A</sub> = 25°C (Note 1) Derate above 25°C            | P <sub>D</sub>                    | 500<br>4.0  | mW<br>mW/°C |
| Thermal Resistance,<br>Junction-to-Ambient (Note 1)                                  | $R_{\theta JA}$                   | 250         | °C/W        |
| Junction and Storage Temperature                                                     | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C          |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. FR-4 board with minimum mounting pad.





SOT-563 CASE 463A STYLE 1

#### MARKING DIAGRAM



U7 = Specific Device Code

M = Date Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup> |
|----------------|----------------------|-----------------------|
| EMD4DXV6T1G    | SOT-563<br>(Pb-Free) | 4000 / Tape &<br>Reel |
| EMD4DXV6T5G    | SOT-563<br>(Pb-Free) | 8000 / Tape &<br>Reel |
| NSVEMD4DXV6T5G | SOT-563<br>(Pb-Free) | 8000 / Tape &<br>Reel |
| NSVEMD4DXV6T1G | SOT-563<br>(Pb-Free) | 4000 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **EMD4DXV6**

## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                          | Symbol               | Min  | Тур  | Max  | Unit |
|---------------------------------------------------------------------------------------------------------|----------------------|------|------|------|------|
| Q1 TRANSISTOR: PNP                                                                                      |                      |      |      |      | •    |
| OFF CHARACTERISTICS                                                                                     |                      |      |      |      |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                              | I <sub>CBO</sub>     | -    | _    | 100  | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>B</sub> = 0)                           | I <sub>CEO</sub>     | -    | -    | 500  | nAdc |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0, I <sub>C</sub> = 5.0 mA)                            | I <sub>EBO</sub>     | -    | -    | 0.2  | mAdc |
| ON CHARACTERISTICS                                                                                      |                      |      |      |      |      |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                          | V <sub>(BR)CBO</sub> | 50   | _    | -    | Vdc  |
| Collector-Emitter Breakdown Voltage (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)                       | V <sub>(BR)CEO</sub> | 50   | -    | -    | Vdc  |
| DC Current Gain (V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                                       | h <sub>FE</sub>      | 80   | 140  | -    |      |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0.3 mA)                  | V <sub>CE(SAT)</sub> | -    | _    | 0.25 | Vdc  |
| Output Voltage (on) ( $V_{CC}$ = 5.0 V, $V_{B}$ = 2.5 V, $R_{L}$ = 1.0 k $\Omega$ )                     | V <sub>OL</sub>      | -    | _    | 0.2  | Vdc  |
| Output Voltage (off) ( $V_{CC}$ = 5.0 V, $V_{B}$ = 0.5 V, $R_{L}$ = 1.0 k $\Omega$ )                    | V <sub>OH</sub>      | 4.9  | _    | -    | Vdc  |
| Input Resistor                                                                                          | R1                   | 7.0  | 10   | 13   | kΩ   |
| Resistor Ratio                                                                                          | R1/R2                | 0.17 | 0.21 | 0.25 |      |
| Q2 TRANSISTOR: NPN                                                                                      |                      |      |      |      |      |
| OFF CHARACTERISTICS                                                                                     |                      |      |      |      |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                              | I <sub>CBO</sub>     | -    | _    | 100  | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>B</sub> = 0)                           | I <sub>CEO</sub>     | -    | -    | 500  | nAdc |
| Emitter-Base Cutoff Current ( $V_{EB} = 6.0$ , $I_{C} = 0$ mA)                                          | I <sub>EBO</sub>     | -    | -    | 0.1  | mAdc |
| ON CHARACTERISTICS                                                                                      |                      |      |      |      |      |
| Collector-Base Breakdown Voltage (I <sub>C</sub> = 10 μA, I <sub>E</sub> = 0)                           | V <sub>(BR)CBO</sub> | 50   | -    | -    | Vdc  |
| Collector-Emitter Breakdown Voltage (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)                       | V <sub>(BR)CEO</sub> | 50   | -    | -    | Vdc  |
| DC Current Gain (V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                                       | h <sub>FE</sub>      | 80   | 140  | -    |      |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0.3 mA)                  | V <sub>CE(SAT)</sub> | -    | -    | 0.25 | Vdc  |
| Output Voltage (on) ( $V_{CC} = 5.0 \text{ V}$ , $V_B = 3.5 \text{ V}$ , $R_L = 1.0 \text{ k}\Omega$ )  | V <sub>OL</sub>      | -    | -    | 0.2  | Vdc  |
|                                                                                                         |                      | 4.0  | _    | _    | Vdc  |
| Output Voltage (off) ( $V_{CC} = 5.0 \text{ V}$ , $V_B = 0.5 \text{ V}$ , $R_L = 1.0 \text{ k}\Omega$ ) | V <sub>OH</sub>      | 4.9  |      |      | vuc  |
|                                                                                                         | V <sub>OH</sub>      | 32.9 | 47   | 61.1 | kΩ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.



Figure 1. Derating Curve

## EMD4DXV6

## TYPICAL ELECTRICAL CHARACTERISTICS — EMD4DXV6 PNP TRANSISTOR



Figure 2.  $V_{CE(sat)}$  versus  $I_C$ 

Figure 3. DC Current Gain



Figure 4. Output Capacitance

Figure 5. Output Current versus Input Voltage



Figure 6. Input Voltage versus Output Current

## EMD4DXV6

# TYPICAL ELECTRICAL CHARACTERISTICS — EMD4DXV6 NPN TRANSISTOR



Figure 9. Output Capacitance

Figure 10. Output Current vs. Input Voltage



Figure 11. Input Voltage vs. Output Current

# MECHANICAL CASE OUTLINE

PACKAGE DIMENSIONS





#### SOT-563, 6 LEAD CASE 463A ISSUE H

**DATE 26 JAN 2021** 

#### NOTES:

- I. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.



#### RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                                | PAGE 1 OF 2 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

## **SOT-563, 6 LEAD**

CASE 463A ISSUE H

**DATE 26 JAN 2021** 

| STYLE 1:<br>PIN 1. EMITTER 1<br>2. BASE 1<br>3. COLLECTOR 2<br>4. EMITTER 2<br>5. BASE 2<br>6. COLLECTOR 1 | STYLE 2:<br>PIN 1. EMITTER 1<br>2. EMITTER 2<br>3. BASE 2<br>4. COLLECTOR 2<br>5. BASE 1<br>6. COLLECTOR 1 | STYLE 3: PIN 1. CATHODE 1 2. CATHODE 1 3. ANODE/ANODE 2 4. CATHODE 2 5. CATHODE 2 6. ANODE/ANODE 1 |
|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| STYLE 4: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR                        | STYLE 5: PIN 1. CATHODE 2. CATHODE 3. ANODE 4. ANODE 5. CATHODE 6. CATHODE                                 | STYLE 6: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                       |
| STYLE 7: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. ANODE 6. CATHODE                                 | STYLE 8: PIN 1. DRAIN 2. DRAIN 3. GATE 4. SDURCE 5. DRAIN 6. DRAIN                                         | STYLE 9: PIN 1. SDURCE 1 2. GATE 1 3. DRAIN 2 4. SDURCE 2 5. GATE 2 6. DRAIN 1                     |
| STYLE 10:<br>PIN 1. CATHODE 1<br>2. N/C<br>3. CATHODE 2<br>4. ANODE 2<br>5. N/C<br>6. ANODE 1              | STYLE 11: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2                  |                                                                                                    |

# GENERIC MARKING DIAGRAM\*



XX = Specific Device CodeM = Month Code= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-563, 6 LEAD |                                                                                                                                                                                    | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales