

# **High Performance 1:5 LVPECL Fanout Buffer**

#### **Features**

- → 5 LVPECL outputs
- → Up to 1.5GHz output frequency
- → Ultra low additive phase jitter: < 0.03 ps (typ) (differential 156.25MHz, 12KHz to 20MHz integration range)
- → Two selectable inputs
- → Low delay from input to output (Tpd typ. 1.2ns)
- → Separate Input output supply voltage for level shifting
- $\rightarrow$  2.5V / 3.3V power supply
- → Industrial temperature support
- → TSSOP-20 package

## **Description**

The PI6C4911505-07 is a high performance fanout buffer device-which supports up to 1.5GHz frequency. The device has 2 selectable clock inputs that can accept most differential clock sources. This device is ideal for systems that need to distribute low jitter clock signals to multiple destinations.

## **Applications**

- → Networking systems including switches and Routers
- → High frequency backplane based computing and telecom platforms

## **Block Diagram**



# Pin Configuration (20-Pin TSSOP)



16-0016 1 www.pericom.com PI6C4911505-07 Rev C 01/26/16



# **Pinout Table**

| Pin #  | Pin Name                    | Туре   | Description                                                                                                               |
|--------|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | Q0<br>nQ0                   | Output | LVPECL output clock                                                                                                       |
| 3, 4   | Q1<br>nQ1                   | Output | LVPECL output clock                                                                                                       |
| 5, 6   | Q2<br>nQ2                   | Output | LVPECL output clock                                                                                                       |
| 7, 8   | Q3<br>nQ3                   | Output | LVPECL output clock                                                                                                       |
| 9, 10  | Q4<br>nQ4                   | Output | LVPECL output clock                                                                                                       |
| 11     | $V_{\scriptscriptstyle EE}$ | Power  | Negative power supply                                                                                                     |
| 12     | CLK_SEL                     | Input  | Clock input source selection pin                                                                                          |
| 13, 14 | CLK0<br>nCLK0               | Input  | Differential clock input. LVPECL, LVECL, LVDS, CML, HSTL, HCSL                                                            |
| 15     | NC                          | -      | No Connect                                                                                                                |
| 16, 17 | CLK1<br>nCLK1               | Input  | Differential clock input. LVPECL, LVECL, LVDS, CML, HSTL, HCSL                                                            |
| 18, 20 | $V_{_{ m DD}}$              | Power  | Power supply                                                                                                              |
| 19     | nEN                         | Input  | Synchronizing clock enable. When LOW, clock outputs enabled. When HIGH, Q outputs are forced low, nQ outputs forced high. |



## **Function Table**

Table 1: Input select function

| CLK_SEL | Function    |
|---------|-------------|
| 0       | CLK0, nCLK0 |
| 1       | CLK1, nCLK1 |

## Table 2: Output Mode select function

|     | Outputs       |                |  |
|-----|---------------|----------------|--|
| nEN | Q0:Q4         | nQ0:nQ4        |  |
| 1   | Disabled; LOW | Disabled; HIGH |  |
| 0   | Enabled       | Enabled        |  |

## Table 3: Input select function

| Inp              | ut               | Output |         |                             |
|------------------|------------------|--------|---------|-----------------------------|
| CLK0 / CLK1      | nCLK0 / nCLK1    | Q0:Q4  | nQ0:nQ4 | Device Mode                 |
| LOW              | HIGH             | LOW    | HIGH    | Diff> Diff., Non-Inverting  |
| HIGH             | LOW              | HIGH   | LOW     | Diff> Diff., Non-Inverting  |
| LOW              | Biased, Figure 1 | LOW    | HIGH    | S-E -> Diff., Non-Inverting |
| HIGH             | Biased, Figure 1 | HIGH   | LOW     | S-E -> Diff., Non-Inverting |
| Biased, Figure 1 | LOW              | HIGH   | LOW     | S-E -> Diff., Inverting     |
| Biased, Figure 1 | HIGH             | LOW    | HIGH    | S-E -> Diff., Inverting     |



## Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested)

| Storage temperature55 to +150°C                                                     |
|-------------------------------------------------------------------------------------|
| Supply Voltage $V_{_{\rm DD}}$ (Referenced to $V_{_{\rm EE}})$ -0.5 to +4.6V        |
| Inputs (Referenced to $V_{_{\rm EE}})$ -0.5 to $V_{_{\rm DD}}\text{+}0.5\mathrm{V}$ |
| Clock Output (Referenced to $\rm V_{\rm EE})$ -0.5 to $\rm V_{\rm DD} + 0.5 \rm V$  |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **Power Supply Characteristics and Operating Conditions**

| Symbol            | Parameter                     | Test Condition   | Min.  | Тур. | Max.  | Units |
|-------------------|-------------------------------|------------------|-------|------|-------|-------|
| **                | Supply Voltage                |                  | 3.0   | 3.3  | 3.6   |       |
| $V_{\mathrm{DD}}$ |                               |                  | 2.375 | 2.5  | 2.625 | V     |
| V <sub>EE</sub>   | Negative supply voltage       |                  | -0.5  |      |       |       |
| $I_{DD}$          | Power Supply Current          | Outputs unloaded |       |      | 120   | mA    |
| $T_{A}$           | Ambient Operating Temperature |                  | -40   |      | 85    | °C    |

# **DC Electrical Specifications - Differential Inputs**

| Symbol            | Parameter                          |                         | Min.                 | Typ. | Max.                  | Units |
|-------------------|------------------------------------|-------------------------|----------------------|------|-----------------------|-------|
| $I_{IH}$          | Input High current: CLK0, CLK1     | Input = V <sub>DD</sub> |                      |      | 150                   | uA    |
|                   | Input High current: nCLK0, nCLK1   | Input = V <sub>DD</sub> |                      |      | 150                   | uA    |
| $I_{IL}$          | Input Low current: CLK0, CLK1      | Input = GND             | -5                   |      |                       | uA    |
|                   | Input Low current: nCLK0, nCLK1    | Input = GND             | -150                 |      |                       | uA    |
| $C_{IN}$          | Input capacitance                  |                         |                      | 4    |                       | PF    |
| $V_{IH}$          | Input high voltage                 |                         |                      |      | V <sub>DD</sub> +0.3  | V     |
| $V_{IL}$          | Input low voltage                  |                         | -0.3                 |      |                       | V     |
| $V_{\mathrm{ID}}$ | Input Differential Amplitude PK-PK |                         | 0.15                 |      | V <sub>DD</sub> -0.85 | V     |
| V <sub>CM</sub>   | Common model input voltage         |                         | V <sub>EE</sub> +0.5 |      | V <sub>DD</sub> -0.85 | V     |



# **DC Electrical Specifications - LVCMOS Inputs**

| Symbol          | Parameter          | Conditions            | Min. | Тур. | Max.                 | Units |
|-----------------|--------------------|-----------------------|------|------|----------------------|-------|
| $I_{IH}$        | Input High current | $Input = V_{DD}$      |      |      | 150                  | uA    |
| $I_{IL}$        | Input Low current  | Input = GND           | -150 |      |                      | uA    |
| $V_{IH}$        | Input high voltage | V <sub>DD</sub> =3.3V | 2.0  |      | 3.765                | V     |
| $V_{IL}$        | Input low voltage  | V <sub>DD</sub> =3.3V | -0.3 |      | 0.8                  | V     |
| V <sub>IH</sub> | Input high voltage | V <sub>DD</sub> =2.5V | 1.7  |      | V <sub>DD</sub> +0.3 | V     |
| V <sub>IL</sub> | Input low voltage  | V <sub>DD</sub> =2.5V | -0.3 |      | 0.7                  | V     |

# **DC Electrical Specifications- LVPECL Outputs**

| Parameter       | Description            | Conditions            | Min. | Тур. | Max. | Units |
|-----------------|------------------------|-----------------------|------|------|------|-------|
| 37              | Outmut IIiah valtaan   | $V_{\rm DD}$ =3.3V    | 2.1  |      | 2.6  | V     |
| V <sub>OH</sub> | Output High voltage    | $V_{\rm DD}$ =2.5V    | 1.3  |      | 1.6  |       |
| 17              | Outroot I are so be as | $V_{DD}$ =3.3 $V$     | 1.3  |      | 1.8  | V     |
| Vol             | Output Low voltage     | V <sub>DD</sub> =2.5V | 0.5  |      | 1.0  |       |



# **AC Electrical Specifications**

| Parameter             | Description                | Conditions                          | Min. | Тур. | Max. | Units |
|-----------------------|----------------------------|-------------------------------------|------|------|------|-------|
| Fout                  | Clock output frequency     | LVPECL                              |      |      | 1500 | MHz   |
| T <sub>r</sub>        | Output rise time           | From 20% to 80%                     |      | 150  |      | ps    |
| T <sub>f</sub>        | Output fall time           | From 80% to 20%                     |      | 150  |      | ps    |
| T <sub>ODC</sub>      | Output duty cycle          | Frequency<650MHz, LVPECL input used | 48   |      | 52   | %     |
| $V_{PP}$              | Output swing Single-ended  | Frequency<650MHz                    | 400  |      |      | mV    |
| Tj                    | Buffer additive jitter RMS | Differential clock input            |      | 0.03 |      | ps    |
| T <sub>SK</sub>       | Output Skew                |                                     |      |      | 70   | ps    |
| $T_{PD}$              | Propagation Delay          |                                     |      | 1200 |      | ps    |
| T <sub>P2P Skew</sub> | Part to Part Skew          |                                     |      |      | 150  | ps    |

# **Configuration Test Load Board Termination for LVPECL**





## **Application information**

## **Suggest for Unused Inputs and Outputs**

## **LVCMOS Input Control Pins**

It is suggested to add pull-up=4.7k and pull-down=1k for LVC-MOS pins even though they have internal pull-up/down but with much higher value (>=50k) for higher reliability design.

## Differential +IN/-IN Input Pins

They can be left floating if not used. Connect them 1k to GND is optional for the additional protection.

#### Outputs

All unused outputs are suggested to be left open and not connected to any trace. This can lower the IC power supply power.

## **Power Decoupling & Routing**

#### VDD Pin Decoupling

As general design rule, each VDD pin must have a 0.1uF decoupling capacitor. For better decoupling, 1uF can be used. Locating the decoupling capacitor on the component side has better decoupling filter result as shown below.



Placement of Decoupling caps

#### **Differential Clock Trace Routing**

Always route differential signals symmetrically, make sure there is enough keep-out space to the adjacent trace (>20mil.). In 156.25MHz XO drives IC example, it is better routing differential trace on component side as the following.



IC routing for XO drive

Clock timing is the most important component in PCB design, so its trace routing must be planned and routed as a first priority in manual routing. Some good practices are to use minimum vias (total trace vias count <4), use independent layers with good reference plane and keep other signal traces away from clock traces (>20mil.) etc.



## **LVPECL** and **LVDS** Input Interface

## LVPECL and LVDS DC/ AC Input

LVPECL and LVDS clock input to this IC is connected as shown below.



LVPECL/ LVDS Input

## **CMOS Clock DC Drive Input**

LVCMOS clock has voltage Voh levels such as 3.3V, 2.5V, 1.8V. CMOS drive requires a Vcm design at the input: Vcm=  $\frac{1}{2}$  (CMOS V) as shown below 7. Rs =22 ~33ohm typically.



CMOS DC Input Vcm Design



## **Device LVPECL Output Terminations**

#### LVPECL Output Popular Termination

The most popular LVPECL termination is 1500hm pull-down bias and 1000hm across at RX side. Please consult ASIC datasheet if it already has 1000hm or equivalent internal termination. If so, do not connect external 1000hm across as shown in below. This popular termination's advantage is that it does not allow any bias through from Vcc. This prevents Vcc system noise coupling onto clock trace.



LVPECL Output Popular Termination

## **LVPECL Output Thevenin Termination**

Figure below shows LVPECL output Thevenin termination which is used for shorter trace drive (<5in.), but it takes Vcc bias current and Vcc noise can get onto clock trace. It also requires more component count. So it is seldom used today.



LVPECL Thevenin Output Termination

#### **LVPECL Output AC Thevenin Termination**

LVPECL AC Thevenin terminations require a 1500hm pull-down before the AC coupling capacitor at the source as shown below. Note that pull-up/down resistor value is swapped compared to previous figure. This circuit is good for short trace (<5in.) application only.



LVPECL Output AC Thenvenin Termination

#### LVPECL Output Drive HCSL Input

Using the LVPECL output to drive a HCSL input can be done using a typical LVPECL AC Thenvenin termination scheme. Use pull-up/down 450/60ohm to generate Vcm=0.4V for the HCSL input clock. This termination is equivalent to 50Ohm load as shown.



LVPECL Output Drive HCSL Termination

16-0016 9 www.pericom.com PI6C4911505-07 Rev C 01/26/16



#### LVPECL Output V\_swing Adjustment

It is suggested to add another cross 100ohm at TX side to tune the LVPECL output V\_swing without changing the optimal 150ohm pull-down bias. This form of double termination can reduce the V\_swing in  $\frac{1}{2}$  of the original at the RX side. By fine tuning the 100ohm resistor at the TX side with larger values like 150 to 200ohm, one can increase the V\_swing by >  $\frac{1}{2}$  ratio.



LVPECL Output V\_swing Adjustment

#### LVPECL V\_swing Adjustment using Rs

Another way to control V\_swing is by adding serial Rs. Rs value is tunable between 22 to 33 ohm depending on application. This method may reduce the clock drive PCB trace in slower Tr/Tf.



LVPECL V\_swing Adjustment using Rs

#### **Clock Jitter Definitions**

#### Total jitter= RJ + DJ

Random Jitter (RJ) is unpredictable and unbounded timing noise that can fit in a Gaussian math distribution in RMS. RJ test values are directly related with how long or how many test samples are available. Deterministic Jitter (DJ) is timing jitter that is predictable and periodic in fixed interference frequency. Total Jitter (TJ) is the combination of random jitter and deterministic jitter: , where is a factor based on total test sample count. JEDEC std. specifies digital clock TJ in 10k random samples.

#### **Phase Iitter**

Phase noise is short-term random noise attached on the clock carrier and it is a function of the clock offset from the carrier, for example dBc/Hz@10kHz which is phase noise power in 1-Hz normalized bandwidth vs. the carrier power @10kHz offset. Integration of phase noise in plot over a given frequency band yields RMS phase jitter, for example, to specify phase jitter <=1ps at 12k to 20MHz offset band as SONET standard specification.

#### PCIe Ref\_CLK Jitter

PCIe reference clock jitter specification requires testing via the PCI-SIG jitter tool, which is regulated by US PCI-SIG organization. The jitter tool has PCIe Serdes embedded filter to calculate the equivalent jitter that relates to data link eye closure. Direct peak-peak jitter or phase jitter test data, normally is higher than jitter measure using PCI-SIG jitter tool. It has high-frequency jitter and low-frequency jitter spec. limit. For more information, please refer to the PCI-SIG website: http://www.pcisig.com/specifications/pciexpress/

#### **Device Thermal Calculation**

Figure below shows the JEDEC thermal model in a 4-layer PCB.



JEDEC IC Thermal Model

Important factors to influence device operating temperature are:

- 1) The power dissipation from the chip (P\_chip) is after subtracting power dissipation from external loads. Generally it can be the no-load device Idd
- 2) Package type and PCB stack-up structure, for example, 1oz 4 layer board. PCB with more layers and are thicker has better heat dissipation



3) Chassis air flow and cooling mechanism. More air flow M/s and adding heat sink on device can reduce device final die junction temperature Tj

The individual device thermal calculation formula:

#### Tj =Ta + Pchip x Ja

## $Tc = Tj - Pchip \times Jc$

Ja \_\_\_ Package thermal resistance from die to the ambient air in C/W unit; This data is provided in JEDEC model simulation. An air flow of 1m/s will reduce Ja (still air) by  $20 \sim 30\%$ 

Jc \_\_\_ Package thermal resistance from die to the package case in C/W unit

Tj \_\_\_ Die junction temperature in C (industry limit <125C max.)

Ta \_\_\_ Ambiant air température in C

Tc \_\_\_ Package case temperature in C

Pchip\_\_\_ IC actually consumes power through Iee/GND current

#### Thermal calculation example

To calculate Tj and Tc of PI6CV304 in an SOIC-8 package: Step 1: Go to Pericom web to find Ja=157 C/W, Jc=42 C/W http://www.pericom.com/support/packaging/packaging-mechanicals-and-thermal-characteristics/

Step 2: Go to device datasheet to find Idd=40mA max.

|     | C <sub>L</sub> = 33pF/33MHz | C <sub>L</sub> = 33pF/33MHz  | 20                           |    |
|-----|-----------------------------|------------------------------|------------------------------|----|
|     |                             | C <sub>L</sub> = 33pF/66MHz  | 40                           |    |
| *   |                             | C <sub>L</sub> = 22pF/80MHz  | 35                           |    |
| Ino | Supply Current              | C <sub>L</sub> = 15pF/100MHz | 32                           | mA |
|     |                             | C <sub>L</sub> = 10pF/125MHz | 28                           |    |
|     |                             |                              | C <sub>L</sub> = 10pF/155MHz | 41 |

Step 3: P\_total= 3.3Vx40mA=0.132W

Step 4: If Ta=85C

 $Tj = 85 + Ja \times P_{total} = 85 + 25.9 = 105.7C$ 

 $Tc = Tj + Jc \times P_{total} = 105.7 - 5.54 = 100.1C$ 

#### Note:

The above calculation is directly using Idd current without subtracting the load power, so it is a conservative estimation. For more precise thermal calculation, use P\_unload or P\_chip from device Iee or GND current to calculate Tj, especially for LVPECL buffer ICs that have a 150ohm pull-down and equivalent 100ohm differential RX load.

#### **Thermal Information**

| Symbol              | Description                            | Condition |           |
|---------------------|----------------------------------------|-----------|-----------|
| $\Theta_{_{ m JA}}$ | Junction-to-ambient thermal resistance | Still air | 84.0 °C/W |
| $\Theta_{ m JC}$    | Junction-to-case thermal resistance    |           | 17.0 °C/W |

16-0016 11 www.pericom.com PI6C4911505-07 Rev C 01/26/16



# Packaging Mechanical: 20-Pin TSSOP (L)











# DATE: 05/03/12 PERICON\* DESCRIPTION: 20-pin, 173mil Wide TSSOP PACKAGE CODE: L DOCUMENT CONTROL #: PD-1311 REVISION: F

#### lotes:

- . Refer JEDEC MO-153F/AC
- . Controlling dimensions in millimeters
- . Package outline exclusive of mold flash and metal burr

# Ordering Information(1-3)

| Ordering Code      | Package Code | Package Description                           |
|--------------------|--------------|-----------------------------------------------|
| PI6C4911505-07LIE  | L            | 20-pin, TSSOP, Pb-Free and Green              |
| PI6C4911505-07LIEX | L            | 20-pin, TSSOP, Pb-Free and Green, Tape & Reel |

#### Notes

- 1. 1Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- 2. E = Pb-free and Green
- 3. Adding an X suffix = Tape/Reel

16-0016 12 www.pericom.com PI6C4911505-07 Rev C 01/26/16