

# STA533WF

18-volt, 3-amp, quad power half-bridge

### Features

- Multipower BCD technology
- Low input/output pulse width distortion
- 200-mΩ R<sub>dsON</sub> complementary DMOS output stage
- CMOS-compatible logic inputs
- Thermal protection
- Thermal warning output
- Undervoltage protection
- Short-circuit protection

### Description

The STA533WF is a monolithic quad half-bridge stage in multipower BCD technology. The device can be used as a dual bridge or reconfigured, by connecting pin CONFIG to pins VDD, as a single bridge with double-current capability.

The device is designed for the output stage of a stereo Full Flexible Amplifier (FFX<sup>TM</sup>). It is capable of delivering 10 W x 4 channels into  $4-\Omega$ 

#### Table 1.Device summary



loads with 10% THD at  $V_{CC}$  = 18 V in single-ended configuration.

It can also deliver 20 W + 20 W into 8- $\Omega$  loads with 10% THD at V<sub>CC</sub> = 18 V in BTL configuration or, in single parallel BTL configuration, 40 W into a 4- $\Omega$  load with 10% THD at V<sub>CC</sub> = 18 V.

The input pins have a threshold proportional to the voltage on pin VL.

The STA533WF comes in a 36-pin PowerSSO package with exposed pad down (EPD).

| Order code   | Temperature range | Package        | Packaging     |  |
|--------------|-------------------|----------------|---------------|--|
| STA533WF     | 0 to 70 °C        | PowerSSO36 EPD | Tube          |  |
| STA533WF13TR | 0 to 70 °C        | PowerSSO36 EPD | Tape and reel |  |

## 1 Pin description



|  | GNDSUB<br>OUT2B<br>OUT2B<br>VCC2B<br>GND2B<br>GND2A<br>VCC2A<br>OUT2A<br>OUT2A<br>OUT2A<br>OUT2A<br>OUT1B<br>GND1B<br>GND1B<br>GND1B<br>GND1A<br>VCC1A<br>OUT1A<br>OUT1A<br>OUT1A | 1<br>2<br>3<br>4<br>5<br>6<br>7 STA533WF<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18 | 36       VCCSIG         35       VCCSIG         34       VSS         33       VSS         32       IN2B         31       IN2A         30       IN1B         29       IN1A         28       THWARN         27       FAULT         26       TRISTATE         25       PWRDN         24       CONFIG         23       VL         22       VDD         21       VDD         20       GNDREG         19       GNDCLEAN |
|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| Table 2 |          |      |                                                                              |
|---------|----------|------|------------------------------------------------------------------------------|
| Pin     | Name     | Туре | Description                                                                  |
| 1       | GNDSUB   | PWR  | Substrate ground                                                             |
| 2, 3    | OUT2B    | 0    | Output half-bridge 2B                                                        |
| 4       | VCC2B    | PWR  | Positive supply                                                              |
| 5       | GND2B    | PWR  | Negative supply                                                              |
| 6       | GND2A    | PWR  | Negative supply                                                              |
| 7       | VCC2A    | PWR  | Positive supply                                                              |
| 8, 9    | OUT2A    | 0    | Output half-bridge 2A                                                        |
| 10, 11  | OUT1B    | 0    | Output half-bridge 1B                                                        |
| 12      | VCC1B    | PWR  | Positive supply                                                              |
| 13      | GND1B    | PWR  | Negative supply                                                              |
| 14      | GND1A    | PWR  | Negative supply                                                              |
| 15      | VCC1A    | PWR  | Positive supply                                                              |
| 16, 17  | OUT1A    | 0    | Output half-bridge 1A                                                        |
| 18      | N.C.     | -    | No internal connection                                                       |
| 19      | GNDCLEAN | PWR  | Logical ground                                                               |
| 20      | GNDREG   | PWR  | Filtering for regulator; this is an internally generated ground for $V_{DE}$ |
| 21, 22  | VDD      | PWR  | 5-V regulator referred to ground                                             |
| 23      | VL       | PWR  | High logical state setting voltage, $V_L$                                    |



| Pin    | Name     | Name Type Description |                                                                                                                                                                      |
|--------|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIII   | Name     | Type                  | Description                                                                                                                                                          |
| 24     | CONFIG   | I                     | <ul> <li>Configuration pin:</li> <li>0: normal operation</li> <li>1: bridges in parallel, see <i>Parallel-output and high-current operation</i> on page 8</li> </ul> |
| 25     | PWRDN    | I                     | Stand-by pin:<br>0: low-power mode<br>1: normal operation                                                                                                            |
| 26     | TRISTATE | I                     | Hi-Z pin:<br>0: all power amplifier outputs in high-impedance state<br>1: normal operation                                                                           |
| 27     | FAULT    | 0                     | Fault pin advisor (open-drain device, needs pull-up resistor):<br>0: fault detected (short circuit or thermal, for example)<br>1: normal operation                   |
| 28     | THWARN   | 0                     | Thermal-warning advisor (open-drain device, needs pull-up<br>resistor):<br>0: temperature of the IC >130 <sup>o</sup> C<br>1: normal operation                       |
| 29     | IN1A     | I                     | Input of half-bridge 1A                                                                                                                                              |
| 30     | IN1B     | I                     | Input of half-bridge 1B                                                                                                                                              |
| 31     | IN2A     | I                     | Input of half-bridge 2A                                                                                                                                              |
| 32     | IN2B     | I                     | Input of half-bridge 2B                                                                                                                                              |
| 33, 34 | VSS      | PWR                   | 5-V regulator referred to +V <sub>CC</sub>                                                                                                                           |
| 35, 36 | VCCSIG   | PWR                   | Filtering for regulator, this is an internally generated supply for $V_{SS}$                                                                                         |

Table 2. Pin list (continued)



## 2 Electrical characteristics

#### Table 3. Absolute maximum ratings

| Symbol                            | Parameter                             | Value                         | Unit |
|-----------------------------------|---------------------------------------|-------------------------------|------|
| V <sub>CC</sub>                   | DC supply voltage (Pins 4, 7, 12, 15) | 23                            | V    |
| V <sub>Lmax</sub>                 | Voltage on pin 23                     | 4.0                           | V    |
| V <sub>inputs</sub>               | Voltage on pins 25, 26, 29 to 32      | -0.3 to V <sub>L</sub> + 0.3  | V    |
| V <sub>config</sub>               | Voltage on pins 24                    | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature      | -40 to 150                    | °C   |

#### Table 4. Recommended operating conditions

| Symbol           | Parameter                             | Min | Тур | Max | Unit |
|------------------|---------------------------------------|-----|-----|-----|------|
| V <sub>CC</sub>  | DC supply voltage (Pins 4, 7, 12, 15) | 5.0 | -   | 18  | V    |
| VL               | Input logic reference                 |     | 3.3 | 3.6 | V    |
| T <sub>amb</sub> | Ambient temperature                   |     | -   | 70  | °C   |

#### Table 5.Thermal data

| Symbol              | Parameter                                         | Min | Тур | Max | Unit |
|---------------------|---------------------------------------------------|-----|-----|-----|------|
| T <sub>j-case</sub> | Thermal resistance junction to case (thermal pad) | -   | -   | 1.5 | °C/W |
| T <sub>jSD</sub>    | Thermal shut-down junction temperature            | -   | 150 | -   | °C   |
| T <sub>warn</sub>   | Thermal warning temperature                       |     | 130 | -   | °C   |
| t <sub>hSD</sub>    | Thermal shut-down hysteresis                      | -   | 25  | -   | °C   |

Unless otherwise stated, the test conditions for *Table 6* below are V<sub>L</sub> = 3.3 V, V<sub>CC</sub> = 18 V, R<sub>L</sub> = 8  $\Omega$ , f<sub>SW</sub> = 384 kHz and T<sub>amb</sub> = 25 °C.

 Table 6.
 Electrical characteristics

| Symbol            | Parameter                                         | Test conditions       | Min | Тур | Max | Unit |
|-------------------|---------------------------------------------------|-----------------------|-----|-----|-----|------|
| P <sub>OUT</sub>  | Output power in BTL mode                          | THD+N > 10%           | -   | 20  | -   | W    |
| R <sub>dsON</sub> | Power P-channel/N-channel<br>MOSFET on resistance | $I_{dd} = 1 A$        | -   | 180 | 230 | mΩ   |
| I <sub>dss</sub>  | Power P-channel/N-channel<br>leakage              | -                     | -   | -   | 10  | μA   |
| 9 <sub>N</sub>    | Power P-channel R <sub>dsON</sub><br>matching     | I <sub>dd</sub> = 1 A | 95  | -   | -   | %    |
| g <sub>Р</sub>    | Power N-channel R <sub>dsON</sub><br>matching     | I <sub>dd</sub> = 1 A | 95  | -   | -   | %    |
| Dt_s              | Low current dead time (static)                    | see Figure 2          | -   | 5   | 10  | ns   |



| Table 6.                   |                                                                            |                                                                                                                                        |                               |     |                                |      |
|----------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|--------------------------------|------|
| Symbol                     | Parameter                                                                  | Test conditions                                                                                                                        | Min                           | Тур | Max                            | Unit |
| Dt_d                       | High current dead time<br>(dynamic)                                        | $\label{eq:L} \begin{array}{l} L=22 \ \mu H, \ C=470 \ n F \\ R_L=8 \ \Omega, \ I_{dd}=2.0 \ A \\ see \ \textit{Figure 3} \end{array}$ | -                             | 10  | 20                             | ns   |
| t <sub>d_ON</sub>          | Turn-on delay time                                                         | Resistive load                                                                                                                         | -                             | 40  | 60                             | ns   |
| t <sub>d OFF</sub>         | Turn-off delay time                                                        | Resistive load                                                                                                                         | -                             | 40  | 60                             | ns   |
| t <sub>r</sub>             | Rise time                                                                  | Resistive load see <i>Figure 2</i>                                                                                                     | -                             | 8   | 10                             | ns   |
| t <sub>f</sub>             | Fall time                                                                  | Resistive load see <i>Figure 2</i>                                                                                                     | -                             | 8   | 10                             | ns   |
| V <sub>IN-Low</sub>        | Half-bridge input, low-level voltage                                       | -                                                                                                                                      | -                             | -   | V <sub>L</sub> / 2 -<br>300 mV | V    |
| V <sub>IN-High</sub>       | Half-bridge input, high-level voltage                                      | -                                                                                                                                      | V <sub>L</sub> /2 +<br>300 mV | -   | -                              | ۷    |
| I <sub>IN-H</sub>          | High-level input current                                                   | $V_{IN} = V_L$                                                                                                                         | -                             | 1   | -                              | μA   |
| I <sub>IN-L</sub>          | Low-level input current                                                    | V <sub>IN</sub> = 0.3 V                                                                                                                | -                             | 1   | -                              | μA   |
| I <sub>PWRDN-H</sub>       | High level PWRDN pin input current                                         | V <sub>L</sub> = 3.3 V                                                                                                                 | -                             | 35  | -                              | μA   |
| V <sub>Low</sub>           | Low logical state voltage<br>(pins PWRDN, TRISTATE)                        | V <sub>L</sub> = 3.3 V                                                                                                                 | -                             | -   | 0.8                            | V    |
| V <sub>High</sub>          | High logical state voltage<br>(pins PWRDN, TRISTATE)                       | V <sub>L</sub> = 3.3 V                                                                                                                 | 1.7                           | -   | -                              | V    |
| I <sub>VCC-</sub><br>PWRDN | Supply current from V <sub>CC</sub> in power down mode                     | V <sub>PWRDN</sub> = 0 V                                                                                                               | -                             | -   | 10                             | μA   |
| I <sub>FAULT</sub>         | Output current on pins<br>FAULT, THWARN with fault<br>condition            | V <sub>pin</sub> = 3.3 V                                                                                                               | -                             | 1   | -                              | mA   |
| I <sub>VCC-HiZ</sub>       | Supply current from $V_{CC}$ in 3-state                                    | V <sub>TRISTATE</sub> = 0 V                                                                                                            | -                             | 22  | -                              | mA   |
| I <sub>VCC</sub>           | Supply current from V <sub>CC</sub> in operation (both channels switching) | Input pulse width<br>= 50% duty,<br>switching frequency<br>= 384 kHz,<br>no LC filters                                                 | -                             | 50  | -                              | mA   |
| I <sub>OCP</sub>           | Overcurrent protection<br>threshold (short-circuit current<br>limit)       | -                                                                                                                                      | 3.0                           | 4.0 | -                              | A    |
| V <sub>UVP</sub>           | Undervoltage protection threshold                                          | -                                                                                                                                      | -                             | 3.5 | 4.3                            | V    |
| t <sub>pw_min</sub>        | Output minimum pulse width                                                 | No load                                                                                                                                | 70                            | -   | 150                            | ns   |

 Table 6.
 Electrical characteristics (continued)



| Pin   | Pin      | Inputs as p | er <i>Figure 3</i> | Trans | istors a | s per <i>Fi</i> g | gure 3 | Output mode |
|-------|----------|-------------|--------------------|-------|----------|-------------------|--------|-------------|
| PWRDN | TRISTATE | INxA        | INxB               | Q1    | Q2       | Q3                | Q4     | Output mode |
| 0     | 0        | х           | х                  | Off   | Off      | Off               | Off    | Hi Z        |
| 1     | 1        | 0           | 0                  | Off   | Off      | On                | On     | Dump        |
| 1     | 1        | 0           | 1                  | Off   | On       | On                | Off    | Negative    |
| 1     | 1        | 1           | 0                  | On    | Off      | Off               | On     | Positive    |
| 1     | 1        | 1           | 1                  | On    | On       | Off               | Off    | Not used    |

Table 7.Logic truth table

#### **Test circuits**





#### Figure 3. Current dead time test circuit





## **3** Applications information

The STA533WF is a dual-channel H-bridge audio power amplifier that can deliver 20 W per channel into 8  $\Omega$  with 10% THD at V<sub>CC</sub> = 18 V with high efficiency.

The STA533WF converts both FFX and binary-logic-controlled PWM signals into audio power at the load. It includes a logic interface, integrated bridge drivers, high-efficiency MOSFET outputs and thermal and short-circuit protection circuitry.

In FFX mode, two logic-level signals per channel are used to control the high-speed MOSFET switches which drive the speaker load in a bridge configuration, according to the damped ternary modulation operation.

In binary mode, both full-bridge and half-bridge modes are supported.

The STA533WF includes overcurrent and thermal protection as well as an undervoltage lockout with automatic recovery. A thermal warning status is also provided.

Figure 4. Block diagram for FFX or binary modes







#### Logic interface and decode

The STA533WF power outputs are controlled using one or two logic-level timing signals. In order to provide a proper logic interface, pin VL must have the same voltage as the PWM input signal.





#### **Protection circuits**

The STA533WF includes protection circuitry for overcurrent and thermal overload conditions. A thermal warning pin (THWARN) is activated low (open-drain MOSFET) when the IC temperature exceeds 130 °C, which is in advance of the thermal shutdown protection. When a fault condition is detected an internal fault signal acts to immediately disable the output power MOSFETs, placing both H-bridges in the high-impedance state. At the same time an open-drain MOSFET connected to pin FAULT is switched on.

There are two possible modes subsequent to activating a fault:

• Shutdown mode:

with pins FAULT (with pull-up resistor) and TRISTATE independent, an activated fault disables the device, signalling low at pin FAULT.

The device may subsequently be reset to normal operation by toggling pin TRISTATE from high to low and back to high using an external logic signal.

• Automatic recovery mode:

This is shown in the applications circuit in *Figure 6* and *Figure 7 on page 10*. Pins FAULT and TRISTATE are shorted together and connected to a time constant circuit comprising R59 and C58.

An activated fault forces a reset on pin TRISTATE causing normal operation to resume following a delay determined by the time constant of the circuit.

If the fault condition is still present this operation continues to repeat until the fault condition is removed.

An increase in the time constant of the circuit produces a longer recovery interval.

Care must be taken in the overall system design so as not to exceed the protection thresholds under normal operation.

#### **Power outputs**

The STA533WF power and output pins are duplicated to provide a low-impedance path for the device bridged outputs. All duplicated power, ground and output pins must be connected for reliable operation.

Pins PWRDN or TRISTATE should be used to set all MOSFETS to the high-impedance state during power-up and until the logic power supply on pin VL has settled.

#### Parallel-output and high-current operation

When using FFX mode, the STA533WF outputs can be connected in parallel to increase the output current capability. In this configuration the device can provide 40 W into 4  $\Omega$ .

This mode of operation is enabled with pin CONFIG connected to  $V_{DD}$ . The inputs must be combined to give INLA = INLB and INRA = INRB, then the corresponding outputs can be shorted together to give OUTLA = OUTLB and OUTRA = OUTRB.

The snubber RC network shown in the applications figures must be placed as close as possible to the output pins. This reduces ringing, over- and undervoltage effects, and improves the audio quality and EMI performance.



#### Supply decoupling capacitors

To meet the performance figures given in this datasheet the STA533WF power supply must be adequately filtered.

For this purpose capacitors connected from pins VCC1 to GND1 and from VCC2 to GND2 must be placed as close as possible to the related IC pins.

For reliability and optimum performance the following capacitors are suggested:

- 100-nF ceramic capacitor with lead length less than 2 mm, connected to the ground plane and as close as possible to the GND pin
- 1-uF X7R (low ESR) capacitors.

Pin GNDREG is used to filter the internal reference voltage  $V_{DD}$ ; This pin must not be connected to other ground pins, it is an internally generated supply.

Pin VCCSIG is used to filter the internal reference voltage  $V_{SS}$ ; This pin must not be connected to other supply pins, it is an internally generated supply.

#### **Output filter**

A passive 2nd-order filter is used on the STA533WF power outputs to reconstruct an analog audio signal. The system performance can be significantly affected by the output filter design and choice of passive components.

Filter designs for 4- $\Omega$  and 8- $\Omega$  loads are shown in the applications circuits below.

#### **Applications circuits**

*Figure 6* shows a typical full-bridge circuit for supplying 20 W + 20 W into 8- $\Omega$  speakers with 10% THD when V<sub>CC</sub> = 18 V.

*Figure 7* shows a single-BTL configuration capable of supplying 40 W into a 4- $\Omega$  load at 10% THD when V<sub>CC</sub> = 19 V. This result was obtained with peak power for <1 s using the STA309A + STA533WF demo board.

For both applications circuits a PWM modulator is required as driver.







 $\square$ 

Applications circuit for stereo full-bridge configuration

Doc ID 17658 Rev 2

Figure 6.

### 4 Heatsink requirements

Using the STA533WF mounted on a double-layer PCB having 2 copper ground areas of  $3 \times 3 \text{ cm}^2$  and with 16 via holes the junction to ambient thermal resistance is approximately 24 °C/W in natural air convection.

Figure 8. Double-layer PCB with copper ground areas and 16 via holes



With the dissipated power within the device depending primarily on the supply voltage, the load impedance and the output modulation level, the maximum estimated dissipated power, Pdmax, for the STA533WF is:

4 W for 2 x 20 W into 8  $\Omega$  at 18 V

< 5 W for 2 x 10 W into 8  $\Omega$  + 1 x 20 W into 4  $\Omega$  at 18 V.

The figure below shows the power derating curve for the PowerSSO36 EPD package on PCBs with copper areas of 2 x 2 cm<sup>2</sup> and 3 x 3 cm<sup>2</sup>.



Figure 9. Power derating curves for PCB used as heatsink



## 5 Package mechanical data

The STA533WF comes in a 36-pin PowerSSO package with exposed pad down (EPD).

*Figure 10* below shows the package outline and *Table 8* gives the dimensions.

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

| 0      | Di    | mensions in n | nm         | Din   | nensions in ind | ches       |
|--------|-------|---------------|------------|-------|-----------------|------------|
| Symbol | Min   | Тур           | Мах        | Min   | Тур             | Max        |
| А      | 2.15  | -             | 2.47       | 0.085 | -               | 0.097      |
| A2     | 2.15  | -             | 2.40       | 0.085 | -               | 0.094      |
| a1     | 0.00  | -             | 0.10       | 0.000 | -               | 0.004      |
| b      | 0.18  | -             | 0.36       | 0.007 | -               | 0.014      |
| с      | 0.23  | -             | 0.32       | 0.009 | -               | 0.013      |
| D      | 10.10 | -             | 10.50      | 0.398 | -               | 0.413      |
| E      | 7.40  | -             | 7.60       | 0.291 | -               | 0.299      |
| е      | -     | 0.5           | -          | -     | 0.020           | -          |
| e3     | -     | 8.5           | -          | -     | 0.335           | -          |
| F      | -     | 2.3           | -          | -     | 0.091           | -          |
| G      | -     | -             | 0.10       | -     | -               | 0.004      |
| Н      | 10.10 | -             | 10.50      | 0.398 | -               | 0.413      |
| h      | -     | -             | 0.40       | -     | -               | 0.016      |
| k      | 0     | -             | 8 degrees  | 0     | -               | 8 degrees  |
| L      | 0.60  | -             | 1.00       | 0.024 | -               | 0.039      |
| М      | -     | 4.30          | -          | -     | 0.169           | -          |
| Ν      | -     | -             | 10 degrees | -     | -               | 10 degrees |
| 0      | -     | 1.20          | -          | -     | 0.047           | -          |
| Q      | -     | 0.80          | -          | -     | 0.031           | -          |
| S      | -     | 2.90          | -          | -     | 0.114           | -          |
| Т      | -     | 3.65          | -          | -     | 0.144           | -          |
| U      | -     | 1.00          | -          | -     | 0.039           | -          |
| х      | 4.10  | -             | 4.70       | 0.161 | -               | 0.185      |
| Y      | 6.50  | -             | 7.10       | 0.256 | -               | 0.280      |

Table 8. PowerSSO36 EPD dimensions







Package mechanical data

## 6 Revision history

#### Table 9.Document revision history

| Date        | Revision | Changes                                 |  |
|-------------|----------|-----------------------------------------|--|
| 02-Jul-2010 | 1        | Initial release.                        |  |
| 22-Jun-2011 | 2        | Updated Applications circuits on page 9 |  |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 17658 Rev 2