Ordering number : ENA2014

# **LB1973JA**

## **Monolithic Digital IC**

## **Two-channel H-Bridge Driver**



http://onsemi.com

#### Overview

The LB1973JA is a two-channel H-bridge driver that supports for low saturation draive operation. It is optimal for H-bridge drive of stepping motors (AF and zoom) in portable equipment such as camera cell phones.

#### **Features**

- Two-channel H-bridge driver
- 2ch simultaneous connection is possible
- Parallel input interface

- 2 phase excitation, 1-2 phase excitation drive are possible
- The range of the operation voltage is wide.(1.8V to 7.5V)
- Built-in thermal protection

### **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                                | Symbol               | Conditions         | Ratings                                               | Unit |
|------------------------------------------|----------------------|--------------------|-------------------------------------------------------|------|
| Maximum supply voltage                   | V <sub>CC</sub> max  |                    | -0.3 to +8.0                                          | V    |
| Output voltage                           | V <sub>OUT</sub> max |                    | - V <sub>SF</sub> to V <sub>CC</sub> +V <sub>SF</sub> | V    |
| Input voltage                            | V <sub>IN</sub> max  |                    | -0.3 to +8.0                                          | V    |
| Spark killer Di order direction electric | I <sub>SF</sub> max  |                    | 1000                                                  | mA   |
| Ground pin source current                | I <sub>GND</sub>     | Per channel        | 1000                                                  | mA   |
| Allowable power dissipation              | Pd max               | *Mounted on a bord | 800                                                   | mW   |
| Operating temperature                    | Topr                 |                    | -20 to +85                                            | °C   |
| Storage temperature                      | Tstg                 |                    | -40 to +150                                           | °C   |

<sup>\*</sup> Mounted on a Specified board : 114.3mm×76.1mm×1.6mm, glass epoxy

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Allowable Operating Ratings at Ta = 25°C

| Parameter                | Symbol          | Conditions          | Ratings      | Unit |
|--------------------------|-----------------|---------------------|--------------|------|
| Supply voltage           | V <sub>CC</sub> |                     | 1.8 to 7.5   | V    |
| High-level input voltage | V <sub>IH</sub> | $R_{IN} = 1k\Omega$ | 1.3 to 7.5   | V    |
| Low-level input voltage  | V <sub>IL</sub> | $R_{IN} = 1k\Omega$ | -0.3 to +0.5 | V    |

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

## **LB1973JA**

## **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 1.9V$

| Parameter                                          | Symbol                | Conditions                                                                                                                                                                                                                                                 | Ratings |      |      | Unit |
|----------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|------|
|                                                    |                       |                                                                                                                                                                                                                                                            | min     | typ  | max  |      |
| Source current                                     | I <sub>CCO</sub> 1    | V <sub>CC</sub> = 1.9V,IN1 to IN4 = Low level                                                                                                                                                                                                              |         | 0.01 | 1    | μΑ   |
|                                                    | I <sub>CCO</sub> 2    | V <sub>CC</sub> = 3V,IN1 to IN4 = Low level                                                                                                                                                                                                                |         | 0.01 | 1    | μΑ   |
|                                                    | I <sub>CC</sub> 1     | IN1 = High level,IN2 to IN4 = Low level                                                                                                                                                                                                                    |         | 18   | 25   | mA   |
|                                                    | I <sub>CC</sub> 2     | IN1 = High level,IN2 to IN4 = Low level, V <sub>CC</sub> = 3V                                                                                                                                                                                              |         | 19   | 27.5 | mA   |
| Output saturation voltage1 (single connection)     | V <sub>OUT</sub> 11   | $I_{OUT}$ = 270mA,V <sub>CC</sub> = 1.9V to 3.6V,<br>Ta = -20 to 85°C<br>V <sub>OUT</sub> = Upper Tr and Under Tr<br>IN1 = High level, IN2 to IN4 = Low level<br>Supplementation: Standard similar as for IN2<br>to IN4 = High level                       |         | 0.2  | 0.3  | V    |
|                                                    | V <sub>OUT</sub> 12   | I <sub>OUT</sub> = 350mA,V <sub>CC</sub> = 1.9V to 3.6V, Ta = -20 to 85°C V <sub>OUT</sub> = Upper Tr and Under Tr IN1 = High level, IN2 to IN4 = Low level Supplementation: Standard similar as for IN2 to IN4 = High level                               |         | 0.25 | 0.4  | V    |
| Output saturation voltage2 (parallel connection)   | V <sub>OUT</sub> 21   | IOUT = 270mA,V <sub>CC</sub> = 1.9V to 3.6V, Ta = -20 to 85°C V <sub>OUT</sub> = Upper Tr and Under Tr OUT1-3,OUT2-4 short. IN1 and IN3 = High level, IN2 and IN4 = Low level Supplementation: Standard similar as for IN2 and IN4 = High level            |         | 0.12 | 0.2  | V    |
|                                                    | V <sub>OUT</sub> 22   | I <sub>OUT</sub> = 500mA,V <sub>CC</sub> = 1.9V to 3.6V, Ta = -20 to 85°C V <sub>OUT</sub> = Upper Tr and Under Tr OUT1-3,OUT2-4 short. IN1 and IN3 = High level,IN2 and IN4 = Low level Supplementation: Standard similar as for IN2 and IN4 = High level |         | 0.2  | 0.35 | V    |
| Output electric current with the parasitic element | lpA                   | V <sub>IN</sub> = 1.9 to 3.6V, Ta = -20 to 85°C *1                                                                                                                                                                                                         |         |      | 9    | mA   |
| Input current                                      | I <sub>IN</sub>       | V <sub>IN</sub> = 1.9V                                                                                                                                                                                                                                     |         | 32   | 70   | μΑ   |
| Themal shutdown operation temperature              | Ttsd                  | *2: Design guarantee                                                                                                                                                                                                                                       |         | 140  |      | °C   |
| Temperature hysteresis width                       | ΔΤ                    | *2: Design guarantee                                                                                                                                                                                                                                       |         | 20   |      | °C   |
| Spark killer Diode                                 |                       |                                                                                                                                                                                                                                                            |         |      |      |      |
| Reverse current                                    | I <sub>S</sub> (leak) | V <sub>CC</sub> -OUT = 8V, V <sub>IN</sub> = Low level                                                                                                                                                                                                     |         |      | 10   | μΑ   |
| Forword voltage                                    | V <sub>SF</sub>       | I <sub>SF</sub> = 400mA, V <sub>IN</sub> = Low level                                                                                                                                                                                                       |         |      | 1.7  | V    |
|                                                    |                       |                                                                                                                                                                                                                                                            |         |      |      |      |

<sup>\*1:</sup> Output electric current with the parasitic element\_IPA: The current value that the off ch(-free) output is pulled at the time of one side ch drive by a parasitic

<sup>\*2:</sup> Design guarantee value and does not measure

\* VSF: The current order direction voltage true in a time

## **Package Dimensions**

unit: mm (typ)





## **Pin Assignment**



## **Truth Table**

| Input |      |      | Output |                                                              |       | Mada |      |                    |                    |
|-------|------|------|--------|--------------------------------------------------------------|-------|------|------|--------------------|--------------------|
| IN1   | IN2  | IN3  | IN4    | OUT1                                                         | OUT2  | OUT3 | OUT4 | Mode               |                    |
| Low   | Low  | Low  | Low    | Off                                                          | Off   | Off  | Off  | Standby mode       |                    |
| High  | Low  |      | -      | High                                                         | h Low | -    |      | Channel 1, forward |                    |
| Low   | High | 1    |        | Low                                                          | High  |      | -    | ı                  | Channel 1, reverse |
|       |      | High | Low    | _                                                            | -     |      | High | Low                | Channel 2, forward |
|       | ı    | Low  | High   |                                                              |       | -    | Low  | High               | Channel 2, reverse |
| High  | High | -    | 1      | The logic output for the first high level input is produced  |       |      |      |                    |                    |
| -     | -    | High | High   | The logic output for the first high-level input is produced. |       |      |      |                    |                    |

## Stepping motor control example

#### (1) Timing chart for 2-phase drive



## (2) Timing chart for 1-2 phase drive



## **Block Diagram**



ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to suspont or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa