The CD54HCT161 is obsolete and no longer is supplied. # CD54/74HC161, CD54/74HCT161, CD54/74HC163, CD54/74HC163 Data sheet acquired from Harris Semiconductor SCHS154D February 1998 - Revised October 2003 # High-Speed CMOS Logic Presettable Counters #### **Features** - 'HC161, 'HCT161 4-Bit Binary Counter, Asynchronous Reset - 'HC163, 'HCT163 4-Bit Binary Counter, Synchronous Reset - . Synchronous Counting and Loading - Two Count Enable Inputs for n-Bit Cascading - Look-Ahead Carry for High-Speed Counting - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1 \times A$ at $V_{OL}$ , $V_{OH}$ #### Description The 'HC161, 'HCT161, 'HC163, and 'HCT163 are presettable synchronous counters that feature look-ahead carry logic for use in high-speed counting applications. The 'HC161 and 'HCT161 are asynchronous reset decade and binary counters, respectively; the 'HC163 and 'HCT163 devices are decade and binary counters, respectively, that are reset synchronously with the clock. Counting and parallel presetting are both accomplished synchronously with the negative-to-positive transition of the clock. A low level on the synchronous parallel enable input, SPE, disables counting operation and allows data at the P0 to P3 inputs to be loaded into the counter (provided that the setup and hold requirements for SPE are met). All counters are reset with a low level on the Master Reset input, MR. In the 'HC163 and 'HCT163 counters (synchronous reset types), the requirements for setup and hold time with respect to the clock must be met. Two count enables, PE and TE, in each counter are provided for n-bit cascading. In all counters reset action occurs regardless of the level of the SPE, PE and TE inputs (and the clock input, CP, in the 'HC161 and 'HCT161 types). If a decade counter is preset to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. The look-ahead carry feature simplifies serial cascading of the counters. Both count enable inputs (PE and TE) must be high to count. The TE input is gated with the Q outputs of all four stages so that at the maximum count the terminal count (TC) output goes high for one clock period. This TC pulse is used to enable the next cascaded stage. #### Ordering Information | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC161F3A | -55 to 125 | 16 Ld CERDIP | | CD54HC163F3A | -55 to 125 | 16 Ld CERDIP | | CD54HCT163F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC161E | -55 to 125 | 16 Ld PDIP | | CD74HC161M | -55 to 125 | 16 Ld SOIC | | CD74HC161MT | -55 to 125 | 16 Ld SOIC | | CD74HC161M96 | -55 to 125 | 16 Ld SOIC | | CD74HC163E | -55 to 125 | 16 Ld PDIP | | CD74HC163M | -55 to 125 | 16 Ld SOIC | | CD74HC163MT | -55 to 125 | 16 Ld SOIC | | CD74HC163M96 | -55 to 125 | 16 Ld SOIC | | CD74HCT161E | -55 to 125 | 16 Ld PDIP | | CD74HCT161M | -55 to 125 | 16 Ld SOIC | | CD74HCT161MT | -55 to 125 | 16 Ld SOIC | | CD74HCT161M96 | -55 to 125 | 16 Ld SOIC | | CD74HCT163E | -55 to 125 | 16 Ld PDIP | | CD74HCT163M | -55 to 125 | 16 Ld SOIC | | CD74HCT163MT | -55 to 125 | 16 Ld SOIC | | CD74HCT163M96 | -55 to 125 | 16 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250. # **Pinout** CD54HC161, CD54HCT161, CD54HC163, CD54HCT163 (CERDIP) CD74HC161, CD74HCT161, CD74HC163, CD74HCT163 (PDIP, SOIC) TOP VIEW # Functional Diagram #### MODE SELECT - FUNCTION TABLE FOR 'HC161 AND 'HCT161 | | | | OUTPUTS | | | | | | |----------------|----|----|------------|------------|------------|----|----------------|----------| | OPERATING MODE | MR | СР | PE | TE | SPE | Pn | Q <sub>n</sub> | TC | | Reset (Clear) | L | Х | Х | Х | Х | Х | L | L | | Parallel Load | Н | 1 | Х | Х | ı | I | L | L | | | Н | 1 | Х | Х | ı | h | Н | (Note 1) | | Count | Н | 1 | h | h | h (Note 3) | Х | Count | (Note 1) | | Inhibit | Н | Х | I (Note 2) | Х | h (Note 3) | Х | q <sub>n</sub> | (Note 1) | | | Н | Х | Х | I (Note 2) | h (Note 3) | Х | q <sub>n</sub> | L | #### MODE SELECT - FUNCTION TABLE FOR 'HC163 AND 'HCT163 | | | | OUTPUTS | | | | | | |----------------|------------|----|------------|------------|------------|----|----------------|----------| | OPERATING MODE | MR | СР | PE | TE | SPE | Pn | Q <sub>n</sub> | TC | | Reset (Clear) | I | 1 | Х | Х | Х | Х | L | L | | Parallel Load | h (Note 3) | 1 | Х | Х | 1 | 1 | L | L | | | h (Note 3) | 1 | Х | Х | I | h | Н | (Note 1) | | Count | h (Note 3) | 1 | h | h | h (Note 3) | Х | Count | (Note 1) | | Inhibit | h (Note 3) | Х | I (Note 2) | Х | h (Note 3) | Х | q <sub>n</sub> | (Note 1) | | | h (Note 3) | Х | Х | I (Note 2) | h (Note 3) | Х | q <sub>n</sub> | L | $H = High \ voltage \ level \ steady \ state; \ L = Low \ voltage \ level \ steady \ state; \ h = High \ voltage \ level \ one \ setup \ time \ prior \ to \ the \ Low-to-High \ clock \ transition; \ X = Don't \ Care; \ q = Lower \ case \ letters \ indicate \ the \ state \ of \ the \ referenced \ output \ prior \ to \ the \ Low-to-High \ clock \ transition.$ NOTES: - 1. The TC output is High when TE is High and the counter is at Terminal Count (HHHH for HC/HCT161 and 'HC/HCT163). - 2. The High-to-Low transition of PE or TE on the 'HC/HCT161 and the 'HC/HCT163 should only occur while CP is HIGH for conventional operation. - 3. The Low-to-High transition of $\overline{\text{SPE}}$ on the 'HC/HCT161 and $\overline{\text{SPE}}$ or $\overline{\text{MR}}$ on the 'HC/HCT163 should only occur while CP is HIGH for conventional operation. ### **Absolute Maximum Ratings** # DC Supply Voltage, V $_{CC}$ ... -0.5V to 7V DC Input Diode Current, I $_{IK}$ For V $_{I}$ < -0.5V or V $_{I}$ > V $_{CC}$ + 0.5V ... ... $\pm 20$ mA DC Output Diode Current, I $_{OK}$ For V $_{O}$ < -0.5V or V $_{O}$ > V $_{CC}$ + 0.5V ... ... $\pm 20$ mA DC Drain Current, per Output, I $_{O}$ For -0.5V < V $_{O}$ < V $_{CC}$ + 0.5V ... ... $\pm 25$ mA DC Output Source or Sink Current per Output Pin, I $_{O}$ For V $_{O}$ > -0.5V or V $_{O}$ < V $_{CC}$ + 0.5V ... ... $\pm 25$ mA DC V $_{CC}$ or Ground Current, I $_{CC}$ ... $\pm 25$ mA #### **Thermal Information** | Thermal Resistance (Typical, Note 4) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | E (PDIP) Package | . 67 | | M (SOIC) Package | . 73 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range | -65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | #### **Operating Conditions** | Temperature Range, $T_A$ 55 $^{0}$ C to 125 $^{0}$ C Supply Voltage Range, $V_{CC}$ | |-------------------------------------------------------------------------------------| | HC Types | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 4. The package thermal impedance is calculated in accordance with JESD 51-7. #### **DC Electrical Specifications** | | | TES<br>CONDI | | V <sub>CC</sub> | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |--------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | OWIGO Educa | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | 112 20000 | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | • | 0.1 | - | 0.1 | - | 0.1 | V | | Civio 2 Edda | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | ] | | - | i | - | • | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | Ι <sub>Ι</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | ∝A | # DC Electrical Specifications (Continued) | | TE:<br>CONDI | | | v <sub>cc</sub> | | 25°C | | -40°C 1 | O 85°C | -55°C T | O 125°C | | |----------------------------------------------------------------------|------------------------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | ∝A | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | ∝A | | Quiescent Device<br>Current | l <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | ∝A | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 5) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | ∝A | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |---------|------------| | P0 - P3 | 0.25 | | PE | 0.65 | | СР | 1.05 | | MR | 0.8 | | SPE | 0.5 | | TE | 1.05 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Table, e.g., 360~A max at 25 $^{\rm o}C.$ <sup>5.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # **Prerequisite For Switching Specifications** | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C T | O 85°C | -55°C TO 125°C | | | | |-------------------------------|-------------------|------------|-----------------|-----|------|-----|---------|--------|----------------|-----|-------|--| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | МАХ | MIN | MAX | MIN | MAX | UNITS | | | HC TYPES | | • | | | | | | | | | | | | Maximum CP Frequency | f <sub>MAX</sub> | - | 2 | 6 | - | - | 5 | - | 4 | - | MHz | | | (Note 6) | | | 4.5 | 30 | - | - | 24 | - | 20 | - | MHz | | | | | | 6 | 35 | - | - | 28 | - | 24 | - | MHz | | | CP Width (Low) | t <sub>W(L)</sub> | - | 2 | 80 | - | - | 100 | - | 120 | - | ns | | | | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | | MR Pulse Width (161) | t <sub>W</sub> | - | 2 | 100 | - | - | 125 | - | 150 | - | ns | | | | | | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | | | | | 6 | 17 | - | - | 21 | - | 26 | - | ns | | | Setup Time, Pn to CP | tsu | - | 2 | 60 | - | - | 75 | - | 90 | - | ns | | | | | | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | | | | | 6 | 10 | - | - | 13 | - | 15 | - | ns | | | Setup Time, PE or TE to CP | ts∪ | - | 2 | 50 | - | - | 65 | - | 75 | - | ns | | | | | | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | | | | | | 6 | 9 | - | - | 11 | - | 13 | - | ns | | | Setup Time, SPE to CP | tsu | - | 2 | 60 | - | - | 75 | - | 90 | - | ns | | | | | | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | | | | | 6 | 10 | - | - | 13 | - | 15 | - | ns | | | Setup Time, MR to CP (163) | t <sub>SU</sub> | - | 2 | 65 | - | - | 80 | - | 100 | - | ns | | | | | | 4.5 | 13 | - | - | 16 | - | 20 | - | ns | | | | | | 6 | 11 | - | - | 14 | - | 17 | - | ns | | | Hold Time, PN to CP | t <sub>H</sub> | - | 2 | 3 | - | - | 3 | - | 3 | - | ns | | | | | | 4.5 | 3 | - | - | 3 | - | 3 | - | ns | | | | | | 6 | 3 | - | - | 3 | - | 3 | - | ns | | | Hold Time, TE or PE to CP | t <sub>H</sub> | - | 2 | 0 | - | - | 0 | - | 0 | - | ns | | | | | | 4.5 | 0 | - | - | 0 | - | 0 | - | ns | | | | | | 6 | 0 | - | - | 0 | - | 0 | - | ns | | | Hold Time, SPE to CP | t <sub>H</sub> | - | 2 | 0 | - | - | 0 | - | 0 | - | ns | | | | | | 4.5 | 0 | - | - | 0 | - | 0 | - | ns | | | | | | 6 | 0 | - | - | 0 | - | 0 | - | ns | | | Recovery Time, MR to CP (161) | t <sub>REC</sub> | - | 2 | 75 | - | - | 95 | - | 110 | - | ns | | | , , | | | 4.5 | 15 | - | - | 19 | - | 22 | - | ns | | | | | | 6 | 13 | - | - | 16 | _ | 19 | - | ns | | #### Prerequisite For Switching Specifications (Continued) | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |-------------------------------|-------------------|------------|-----------------|-----|------|-----|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HCT TYPES | | | | | | | | | | | | | Maximum CP Frequency | f <sub>MAX</sub> | - | 4.5 | 30 | - | - | 24 | - | 20 | - | MHz | | CP Width (Low) (Note 6) | t <sub>W(L)</sub> | - | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | MR Pulse Width (161) | t <sub>W</sub> | - | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | Setup Time, Pn to CP | t <sub>SU</sub> | = | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | | Setup Time, PE or TE to CP | t <sub>SU</sub> | = | 4.5 | 13 | - | - | 16 | - | 20 | - | ns | | Setup Time, SPE to CP | t <sub>SU</sub> | = | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | Setup Time, MR to CP (163) | t <sub>SU</sub> | = | 4.5 | 13 | - | - | 16 | - | 20 | - | ns | | Hold Time, PN to CP | t <sub>H</sub> | = | 4.5 | 5 | - | - | 5 | - | 5 | - | ns | | Hold Time, TE or PE to CP | t <sub>H</sub> | - | 4.5 | 3 | - | - | 3 | - | 3 | - | ns | | Hold Time, SPE to CP | t <sub>H</sub> | - | 4.5 | 3 | - | - | 3 | - | 3 | - | ns | | Recovery Time, MR to CP (161) | <sup>t</sup> REC | - | 4.5 | 15 | - | - | 19 | - | 22 | - | ns | #### NOTE: 6. Applies to non-cascaded operation only. With cascaded counters clock to terminal count propagation delays, count enables (PE or TE)-to-clock setup times, and count enables (PE or TE)-to-clock hold times determine maximum clock frequency. For example with these HC devices: $$f_{MAX} \text{ (CP)} = \frac{1}{\text{CP-to-TC prop. delay} + \text{TE-to-CP setup} + \text{TE-to-CP Hold}} = \frac{1}{37 + 10 + 0} \approx 21 \, \text{MHz(min)}$$ # Switching Specifications $C_L = 50 pF$ , Input $t_r$ , $t_f = 6 ns$ | | | TEST | | 25°C | | | -40°C TO<br>85°C | | -55°C TO<br>125°C | | | |-------------------|-------------------------------------|-----------------------|---------------------|------|-----|-----|------------------|-----|-------------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | МАХ | MIN | MAX | MIN | МАХ | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | | | | | | | | | | | CP to TC | | | 2 | - | - | 185 | - | 230 | - | 280 | ns | | | | | 4.5 | - | - | 37 | - | 46 | - | 56 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 15 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 31 | - | 39 | - | 48 | ns | | CP to Qn | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 185 | - | 230 | - | 280 | ns | | | | | 4.5 | - | - | 37 | - | 46 | - | 56 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 15 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 31 | - | 39 | - | 48 | ns | | TE to TC | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 120 | - | 150 | - | 180 | ns | | | | | 4.5 | - | - | 24 | - | 30 | - | 36 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 9 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 20 | - | 26 | - | 31 | ns | # Switching Specifications $C_L = 50pF$ , Input $t_r$ , $t_f = 6ns$ (Continued) | | | TEST | | | 25°C | | | С ТО<br>°С | | С ТО<br>5°С | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|-----|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | MR to Qn (161) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 210 | - | 265 | - | 315 | ns | | | | | 4.5 | - | - | 42 | - | 53 | - | 63 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 36 | - | 45 | - | 54 | ns | | MR to TC (161) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 210 | - | 265 | - | 315 | ns | | | | | 4.5 | - | - | 42 | - | 53 | - | 63 | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 36 | - | 45 | - | 54 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | - | 110 | ns | | | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Power Dissipation Capacitance (Notes 7, 8) | C <sub>PD</sub> | - | 5 | - | 60 | - | - | - | - | - | pF | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | HCT TYPES | | | | | | | | | | 2 | | | Propagation Delay | | | | | | | | | | | | | CP to TC | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 42 | - | 53 | - | 63 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | CP to Qn | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 39 | - | 49 | - | 59 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 16 | - | - | - | - | - | ns | | TE to TC | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 32 | - | 40 | - | 48 | ns | | | | C <sub>L</sub> = 15pF | 5 | ı | 13 | - | - | - | - | - | ns | | MR to Qn (161) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | MR to TC (161) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 50 | - | 63 | - | 75 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | Power Dissipation Capacitance (Notes 7, 8) | C <sub>PD</sub> | - | 5 | - | 63 | - | - | - | - | - | pF | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | - 7. $C_{\mbox{PD}}$ is used to determine the dynamic power consumption, per package. - 8. $P_D = C_{PD} \ V_{CC}^2 \ f_i + \Sigma (C_L \ V_{CC}^2 \ f_O)$ where $f_i$ = Input Frequency, $f_O$ = Output Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. Sequence illustrated on waveforms: - 1. Reset outputs to zero. - 2. Preset to binary twelve. - 3. Count to thirteen, fourteen, fifteen, zero, one, and two. - 4. Inhibit. #### Test Circuits and Waveforms NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS 6-Feb-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|---------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | CD54HC161F | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | CD54HC161F | Samples | | CD54HC161F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 8407501EA<br>CD54HC161F3A | Samples | | CD54HC163F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | 8607601EA<br>CD54HC163F3A | Samples | | CD54HCT163F | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | CD54HCT163F | Samples | | CD54HCT163F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | N / A for Pkg Type | -55 to 125 | CD54HCT163F3A | Samples | | CD74HC161E | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC161E | Samples | | CD74HC161M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC161M | Samples | | CD74HC161M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC161M | Samples | | CD74HC161M96G4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC161M | Samples | | CD74HC163E | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC163E | Samples | | CD74HC163M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC163M | Samples | | CD74HC163M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC163M | Samples | | CD74HC163MG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC163M | Samples | | CD74HC163MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC163M | Samples | | CD74HCT161E | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT161E | Samples | | CD74HCT161EE4 | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT161E | Samples | | CD74HCT161M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT161M | Samples | #### PACKAGE OPTION ADDENDUM 6-Feb-2020 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------| | CD74HCT161M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT161M | Samples | | CD74HCT161MG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT161M | Samples | | CD74HCT163E | ACTIVE | PDIP | N | 16 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT163E | Samples | | CD74HCT163M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT163M | Samples | | CD74HCT163M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT163M | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and #### **PACKAGE OPTION ADDENDUM** 6-Feb-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC161, CD54HC163, CD54HC163, CD74HC161, CD74HC163, CD74HC163: - Catalog: CD74HC161, CD74HC163, CD74HCT163 - Military: CD54HC161, CD54HC163, CD54HCT163 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | CD74HC161M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC163M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT161M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT163M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HC161M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | CD74HC163M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | CD74HCT161M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | CD74HCT163M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | # 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated