









TPS659038-Q1, TPS659039-Q1

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019

# TPS65903x-Q1 Automotive Power Management Unit (PMU) for Processor

#### **Device Summary** 1

**INSTRUMENTS** 

#### 1.1 Features

Texas

- Qualified for Automotive Applications
  - AEC-Q100 Qualified With the Following Results:
    - Temperature Grade 3: –40°C to 85°C
    - ESD Classification:
      - HBM Level 2
      - CDM Level C3
    - Latch-Up Classification:
      - Level IIB for I<sup>2</sup>C and SPI Terminals
      - Level IIA for all other Terminals
- Seven Step-Down Switched-Mode Power Supply (SMPS) Regulators:
  - One 0.7 to 1.65 V at 6 A (10-mV Steps)
    - Dual-Phase Configuration With Digital Voltage Scaling (DVS) Control
  - One 0.7 to 1.65 V at 4 A (10-mV Steps) Dual-Phase Configuration With DVS Control
  - One 0.7 to 3.3 V at 3 A (10 or 20-mV Steps)
    - Single-Phase Configuration
    - This Regulator can be Combined With the 6 A Resulting in a 9 A Triple-Phase Regulator (DVS Controlled)
  - Two 0.7 to 3.3 V at 2 A (10 or 20-mV Steps)
    - Single-Phase Configuration
    - One Regulator With DVS Control, Which can also be Configured as a 3-A Regulator
  - Two 0.7 to 3.3 V at 1 A (10 or 20-mV Steps)
    - Single-Phase Configuration
    - One Regulator With DVS Control
  - Output Current Measurement in All Except 1-A SMPS Regulators
  - Differential Remote Sensing (Output and Ground) in Dual-Phase and Triple-Phase Regulators
  - Hardware and Software-Controlled ECOmode<sup>™</sup> up to 5 mA with 15-µA Quiescent Current
  - Short-Circuit Protection
  - Powergood Indication (Voltage and Overcurrent) Indication)
  - Internal Soft-Start for In-Rush Current Limitation
  - Ability to synchronize SMPS to External Clock or Internal Fallback Clock With Phase Synchronization
- Eleven General-Purpose Low Dropout (LDO)

Regulators (50-mV Steps):

- Four 0.9 to 3.3 V at 300 mA With Preregulated Supply
- Four 0.9 to 3.3 V at 200 mA With Preregulated Supply
- One 0.9 to 3.3 V at 50 mA With Preregulated Supply
- One 100-mA USB LDO
- One Low-Noise LDO 0.9 to 3.3 V up to 100 mA (Low Noise Performance up to 50 mA)
- Two Additional LDOs for PMU Internal Use
- Short-Circuit Protection
- Clock Management 16-MHz Crystal Oscillator and 32-kHz RC Oscillator
  - One Buffered 32-kHz Output
- Real-Time Clock (RTC) With Alarm Wake-Up Mechanism
- 12-bit Sigma-Delta General-Purpose Analog-to-Digital-Converter (GPADC) With Three External Input Channels and Six Internal Channels for Self Monitoring
- Thermal Monitoring
  - High Temperature Warning
  - Thermal Shutdown
- Control
  - Configurable Power-Up and Power-Down Sequences (One-Time Programmable [OTP])
  - Configurable Sequences Between the SLEEP and ACTIVE States (OTP Programmable)
  - One Dedicated Digital Output Signal (REGEN) that can be Included in the Start-up Sequence
  - Three Digital Output Signals MUXed With GPIO that can be Included in the Start-up Sequence
  - Selectable Control Interface
    - One Serial Peripheral Interface (SPI) for **Resource Configurations and DVS Control**
    - Two I<sup>2</sup>C Interfaces. One Dedicated for DVS Control, and a General Purpose I<sup>2</sup>C Interface for Resource Configuration and DVS Control
- Undervoltage Lockout
- System Voltage Range from 3.135 to 5.25 V
- Package Options
  - 12-mm × 12-mm 169-pin nFBGA with 0,8-mm Ball Pitch



#### 1.2 Applications

- Automotive Infotainment
- Automotive Digital Cluster

- Automotive Sensor Fusion
- Programmable Logic Controller

### 1.3 Description

The TPS659038-Q1 and TPS659039-Q1 devices are integrated power-management integrated circuits (PMICs) for automotive applications. The device provides seven configurable step-down converters with up to 6 A of output current for memory, processor core, input-output (I/O), or preregulation of LDOs. One of these configurable step-down converters can be combined with another 3-A regulator to allow up to 9 A of output current. All of the step-down converters can synchronize to an external clock source between 1.7 Mhz and 2.7 MHz, or an internal fall back clock at 2.2 MHz. The TPS659038-Q1 device contains 11 LDO regulators while the TPS659039-Q1 device contains six LDO regulators for external use. These LDO regulators can be supplied from either a system supply or a preregulated supply. The power-up and power-down controller is configurable and supports any power-up and power-down sequences (OTP based). The TPS659038-Q1 and TPS659039-Q1 devices include a 32-kHz RC oscillator to sequence all resources during power up and power down. In cases where a fast start up is needed, a 16-MHz crystal oscillator is also included to guickly generate a stable 32-kHz for the system. All LDOs and SMPS converters can be controlled by the SPI or  $l^2C$  interface, or by power request signals. In addition, voltage scaling registers allow transitioning the SMPS to different voltages by SPI, I<sup>2</sup>C, or roof and floor control. One dedicated pin in each package can be configured as part of the power-up sequence to control external resources. General-purpose input-output (GPIO) functionality is available and two GPIOs can be configured as part of the power-up sequence to control external resources. Power request signals enable power mode control for power optimization. The device includes a general-purpose (GP) sigma-delta analog-to-digital converter (ADC) with three external input channels. The TPS659038-Q1 and TPS659039-Q1 device is available in a 13-ball × 13-ball nFBGA package with a 0,8-mm pitch.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)     |
|--------------|------------|---------------------|
| TPS659038-Q1 | ZWS (160)  | 12.00 mm - 12.00 mm |
| TPS659039-Q1 | 2003 (169) | 12.00 mm × 12.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



### 1.4 Simplified Block Diagram



Copyright © 2017, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Devi  | ce Summary                                                                                      | 1         |
|---|-------|-------------------------------------------------------------------------------------------------|-----------|
|   | 1.1   | Features                                                                                        | 1         |
|   | 1.2   | Applications                                                                                    | 2         |
|   | 1.3   | Description                                                                                     | <u>2</u>  |
|   | 1.4   | Simplified Block Diagram                                                                        | <u>3</u>  |
| 2 | Revis | sion History                                                                                    | <u>4</u>  |
| 3 | Devi  | ce Comparison                                                                                   | <u>8</u>  |
| 4 | Pin C | Configuration and Functions                                                                     | <u>9</u>  |
|   | 4.1   | Pin Functions                                                                                   | <u>9</u>  |
|   | 4.2   | Device Ball Mapping – 13 × 13 nFBGA, 169 Balls, 0.8-mm Pitch                                    | 14        |
|   | 4.3   | Signal Descriptions                                                                             | 16        |
| 5 | Spec  | ifications                                                                                      | 18        |
|   | 5.1   | Absolute Maximum Ratings                                                                        | 18        |
|   | 5.2   | ESD Ratings                                                                                     | 18        |
|   | 5.3   | Recommended Operating Conditions                                                                | 19        |
|   | 5.4   | Thermal Information                                                                             | 19        |
|   | 5.5   | Electrical Characteristics: Latch Up Rating                                                     | 19        |
|   | 5.6   | Electrical Characteristics: LDO Regulator                                                       | 20        |
|   | 5.7   | Electrical Characteristics: Dual-Phase (SMPS12<br>and SMPS45) and Triple-Phase (SMPS123 and     |           |
|   |       | SMPS457) Regulators                                                                             | <u>22</u> |
|   | 5.8   | Electrical Characteristics: Stand-Alone Regulators (SMPS3, SMPS6, SMPS7, SMPS8, and SMPS9)      | <u>23</u> |
|   | 5.9   | Electrical Characteristics: Reference Generator (Bandgap)                                       | 25        |
|   | 5.10  | Electrical Characteristics: 16-MHz Crystal Oscillator, 32-kHz RC Oscillator, and Output Buffers | 25        |
|   | 5.11  | Electrical Characteristics: DC-DC Clock Sync                                                    | 26        |
|   | 5.12  | Electrical Characteristics: 12-Bit Sigma-Delta ADC.                                             | 26        |
|   | 5.13  | Electrical Characteristics: Thermal Monitoring and Shutdown                                     | 28        |
|   | 5.14  | Electrical Characteristics: System Control Thresholds                                           | 28        |
|   | 5.15  | Electrical Characteristics: Current Consumption                                                 | <u>28</u> |

|    | 5.16                                                  | Electrical Characteristics: Digital Input Signal<br>Parameters                   | . 29                                                                             |
|----|-------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|    | 5.17                                                  | Electrical Characteristics: Digital Output Signal Parameters                     | . 29                                                                             |
|    | 5.18                                                  | Electrical Characteristics: I/O Pullup and Pulldown Resistance                   | . 31                                                                             |
|    | 5.19                                                  | I <sup>2</sup> C Interface Timing Requirements                                   | . 32                                                                             |
|    | 5.20                                                  | SPI Timing Requirements                                                          | . 33                                                                             |
|    | 5.21                                                  | Typical Characteristics                                                          | . 35                                                                             |
| 6  | Detai                                                 | led Description                                                                  | 37                                                                               |
|    | 6.1                                                   | Overview                                                                         | . 37                                                                             |
|    | 6.2                                                   | Functional Block Diagrams                                                        | . <u>38</u>                                                                      |
|    | 6.3                                                   | Feature Description                                                              | . <u>39</u>                                                                      |
|    | 6.4                                                   | Device Functional Modes                                                          | . <u>66</u>                                                                      |
| 7  | Appl                                                  | cation and Implementation                                                        | <u>83</u>                                                                        |
|    | 7.1                                                   | Application Information                                                          | . <u>83</u>                                                                      |
|    | 7.2                                                   | Typical Application                                                              | . <u>83</u>                                                                      |
| 8  | Powe                                                  | er Supply Recommendations                                                        | <u>94</u>                                                                        |
| 9  | Layo                                                  | ut                                                                               | 94                                                                               |
|    | 9.1                                                   | Layout Guidelines                                                                | . <u>94</u>                                                                      |
|    | 9.2                                                   | Layout Example                                                                   | . <u>98</u>                                                                      |
| 10 | Devi                                                  | ce and Documentation Support                                                     | <u>101</u>                                                                       |
|    | 10.1                                                  | Device Support                                                                   | <u>101</u>                                                                       |
|    | 10.2                                                  | Documentation Support                                                            | <u>101</u>                                                                       |
|    | 10.3                                                  | Related Links                                                                    | <u>101</u>                                                                       |
|    |                                                       | Description Notification of Description that a located                           | 100                                                                              |
|    | 10.4                                                  | Receiving Notification of Documentation Updates.                                 | 102                                                                              |
|    | 10.4<br>10.5                                          | Community Resources                                                              | <u>102</u><br>102                                                                |
|    | 10.4<br>10.5<br>10.6                                  | Community Resources                                                              | <u>102</u><br><u>102</u><br><u>102</u>                                           |
|    | 10.4<br>10.5<br>10.6<br>10.7                          | Community Resources<br>Trademarks<br>Electrostatic Discharge Caution             | <u>102</u><br><u>102</u><br><u>102</u><br><u>102</u><br><u>102</u>               |
|    | 10.4<br>10.5<br>10.6<br>10.7<br>10.8                  | Community Resources<br>Trademarks<br>Electrostatic Discharge Caution<br>Glossary | <u>102</u><br><u>102</u><br><u>102</u><br><u>102</u><br><u>102</u><br><u>102</u> |
| 11 | 10.4<br>10.5<br>10.6<br>10.7<br>10.8<br>Mech          | Community Resources                                                              | <u>102</u><br><u>102</u><br><u>102</u><br><u>102</u><br><u>102</u><br><u>102</u> |
| 11 | 10.4<br>10.5<br>10.6<br>10.7<br>10.8<br>Mech<br>Infor | Community Resources                                                              | 102<br>102<br>102<br>102<br>102<br>102<br>102                                    |

# 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision K (January 2018) to Revision L  Changed ESD classification from C4B to C3 Updated the LDOVRTC_OUT pulldown resistor recommendation to only include applicable silicon revisions. Changed ESD Ratings for charge device model on 6 pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| <ul> <li>Changed ESD classification from C4B to C3</li> <li>Updated the LDOVRTC_OUT pulldown resistor recommendation to only include applicable silicon revisions.</li> <li>Changed ESD Ratings for charge device model on 6 pins</li> <li>Clarified that LDO1 and LDO2 input pins are not included in this minimum recommended operating voltage. See <i>Electrical Characteristics: LDO Regulators</i> for more information.</li> <li>Changed minimum recommended operating condition of OSC16MIN from 0V to -0.7V</li> <li>Added LDO and SMPS output capacitance footnote</li> <li>Changed VSYS_LO hysteresis from 95mV to 75mV.</li> <li>Updated Caution statement to only include applicable silicon revisions.</li> <li>Changed discharge resistance to match electrical characteristics table</li> <li>Added information about shutdown timing during short circuit detection</li> <li>Updated POWERGOOD description to clarify multi-phase operation.</li> <li>Updated LDOVRTC note to only include applicable silicon revisions.</li> </ul> | 19<br>19<br>19<br>19<br>19<br>20<br>28<br>37<br>40<br>43<br>43<br>43<br>48<br>80 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <u> </u>                                                                         |

▼ INSTRUMENTS

| • | Added typical debounce time from POWERHOLD to the enable of the first rail in the power sequence.            | 69 |
|---|--------------------------------------------------------------------------------------------------------------|----|
| • | Added VSYS_LO note for applicable silicon revisions.                                                         | 79 |
| • | Updated POR requirements to only include applicable silicon revisions                                        | 81 |
| • | SMPS and LDO output capacitance specification further explained                                              | 88 |
| • | Added design considerations for VCC1 capacitance to support loss of power                                    | 88 |
| • | Corrected 9-Vpp with 7V absolute maximum specification in the Layout Guidelines section                      | 94 |
| • | Updated requirements relating to measurement of high-side and low-side FETs in the Layout Guidelines section | 96 |
| • | Updated images and description on differential measurements across high-side and low-side FETs               | 97 |

#### Changes from Revision J (March 2017) to Revision K

#### Page

Page

Page

| • | Removed pullup and pulldown from BOOT0 pin description                                                      | 16        |
|---|-------------------------------------------------------------------------------------------------------------|-----------|
| • | Deleted the nominal T <sub>sto</sub> value (27°C) from the Absolute Maximum Ratings table                   | 18        |
| • | Deleted the voltage mode to the I/O digital supply voltage, VIO_IN parameter from the Recommended           | _         |
|   | Operating Conditions table                                                                                  | 19        |
| • | Deleted the voltage on the VCC1 GPADC pins (TBC) parameter from the Recommended Operating Conditions        | _         |
|   | table                                                                                                       | 19        |
| • | Added 2-A mode for SMPS6 in the test conditions for high-side and low-side MOSFET forward current limit and |           |
|   | low-side MOSFET negative current limit in the Electrical Characteristics: Stand-Alone Regulators (SMPS3,    |           |
|   | SMPS6, SMPS7, SMPS8, and SMPS9) table                                                                       | <u>24</u> |
| • | Added the number of active SMPS phases (K) to the equation for the temperature compensated result in the    |           |
|   | Current Monitoring and Short Circuit Detection section                                                      | <u>43</u> |
| • | Added additional description of SMPS short detection and recovery behavior                                  | 43        |
| • | Added equation to convert GPADC code to internal die temperature                                            | 52        |
| • | Added description of VIO power-up timing, and updated start up timing diagram                               | 73        |
| • | Added additional description of VSYS_LO functionality                                                       | 79        |
| • | Added link to application note about POR generation                                                         | 81        |

| Chan | ges from Revision I (June 2016) to Revision J                                                         | Page        |
|------|-------------------------------------------------------------------------------------------------------|-------------|
| •    | First public release of data sheet                                                                    | 2           |
| •    | Added recommendation for external pulldown resistor on the LDOVRTC_OUT pin in the Pin Functions table | . <u>11</u> |
| •    | Changed the description of the LDOVRTC when in the BACKUP and OFF states and added a note in the      |             |
|      | LDOVRTC section                                                                                       | . 47        |
| •    | Added the note and pulldown equations to the System Voltage Monitoring section                        | . 81        |

#### Changes from Revision H (October 2015) to Revision I

#### 

#### Changes from Revision G (October 2015) to Revision H

| • | Added DC accuracy spec for LDO3 and LDO4 when $I_0 = 300$ mA, which is the new $I_0$ max from the previous            |    |
|---|-----------------------------------------------------------------------------------------------------------------------|----|
|   | revision                                                                                                              | 20 |
| • | Added $V_{DROPOUT}$ spec for LDO3 and LDO4 when $I_0 = 300$ mA, which is the new $I_0$ max from the previous revision | 20 |

- Added DC Load Regulation spec for LDO3 and LDO4 when I<sub>o</sub> = 300 mA, which is the new I<sub>o</sub>max from the previous revision
   21
- Updated PSRR spec for LDO3 and LDO4 when  $I_0 = 300$  mA, which is the new  $I_0$ max from the previous revision ... <u>21</u> • Added DC Load Transient spec for LDO3 and LDO4 when  $I_0 = 300$  mA, which is the new  $I_0$ max from the

#### 6 Revision History

Submit Documentation Feedback Product Folder Links: TPS659038-Q1 TPS659039-Q1

#### Changes from Revision F (February 2015) to Revision G

| • | Updated the functional block diagram by removing the external connections and combining both 38/39 devices in one diagram. | 38        |
|---|----------------------------------------------------------------------------------------------------------------------------|-----------|
| • | Added caution statement for operating the GPADC in SW mode.                                                                | 53        |
| • | Updated the component numbering in the <i>Typical Applications Diagrams</i> to align with EVM schematics and               | 0.5       |
|   | Added description of OSC16M CFG OTP bit, and the required setting of this bit in relation to the presence of a             | 00        |
|   | 16-MHz crystal for proper device function                                                                                  | <u>91</u> |

#### Changes from Revision E (December 2014) to Revision F

|   |                                                                                                       | - 3 |
|---|-------------------------------------------------------------------------------------------------------|-----|
| • | Changed the DVS-Capable Regulators section; the slew rate of the output voltage is fixed at 2.5 mV/µs | . 4 |
| • | Updated the Design Requirements section                                                               | . 8 |
| • | Changed the REFERENCE COMPONENT numbers in the Recommended External Components for Automotive         |     |
|   | Usage table                                                                                           | . 8 |
| • | Deleted the Recommended External Components for Commercial Usage table from the Typical Application   |     |
|   | section                                                                                               | . 8 |
| • | Changed the body size for CX8045GB16384H0HEQZ1 in the Recommended External Components for             |     |
|   | Automotive Usage table                                                                                | . 8 |
| • | Deleted the GPADC EXTERNAL COMPONENTS from the Recommended External Components for Automotive         |     |

#### Changes from Revision D (October 2014) to Revision E

| • | Added caution statement to the Specifications section | 18 |
|---|-------------------------------------------------------|----|
| • | Added caution statement to the Specifications section | 37 |

#### Changes from Revision C (June 2014) to Revision D

| _ |                                                                                                                   | -         |
|---|-------------------------------------------------------------------------------------------------------------------|-----------|
| • | Deleted the export control notice from the data sheet                                                             | 2         |
| • | Removed all notions of (3.6V tolerance) from VRTC digital pins without fail-safe feature                          | 17        |
| • | Changed Replaced LDOVRTC <sub>max</sub> + 0.3 notion with actual value of 2.15 under the ABS Max Rating table for |           |
|   | VRTC digital input pins                                                                                           | <u>18</u> |
| • | Changed Replaced LDOVRTC <sub>max</sub> notion with actual value of 1.85 under the ROC table for OSC16MIN and     |           |
|   | VRTC digital input pins                                                                                           | <u>19</u> |
| • | Updated typical IQ(on) value of LDOUSB-IN1 from 30µA to 45µA in accordance with characterization data             | <u>21</u> |
| • | Added Caution clause to describe the scenario which may cause unexpected shutdown of the PLL, and the             |           |
|   | actions to recover from such fault condition.                                                                     | <u>72</u> |
| • | Added comments for the ideal SMPS voltage-spike measurement condition under Layout Guidance section               | <u>96</u> |

#### Changes from Revision B (June 2014) to Revision C

| • | Updated Latch Up Current Class specification format and separated LDOVANA_OUT pin specification from all                        |    |
|---|---------------------------------------------------------------------------------------------------------------------------------|----|
|   | other pins                                                                                                                      | 19 |
| • | Updated typical value of high-side FET $r_{DS(on)}$ from 50m $\Omega$ to 115m $\Omega$ for all multi-phase SMPSs                | 22 |
| • | Updated typical value of low-side FET $r_{DS(on)}$ from 39m $\Omega$ to 30m $\Omega$ for all multi-phase SMPSs                  | 22 |
| • | Updated typical value of High-side FET $r_{DS(on)}$ from 50m $\Omega$ to 115m $\Omega$ for all single-phase SMPSs except SMPS 8 |    |
|   | & 9                                                                                                                             | 24 |
| • | Updated typical value of high-side FET $r_{DS(on)}$ from 110m $\Omega$ to 180m $\Omega$ for SMPS8 & 9                           | 24 |
| • | Updated typical value of low-side FET $r_{DS(on)}$ from 39m $\Omega$ to 30m $\Omega$ for all single-phase SMPSs except SMPS 8 & |    |
|   | 9                                                                                                                               | 24 |
| • | Updated the typical value of CLK32KGO output buffer rise and fall time based on characterization data.                          | 25 |
| • | Updated the min and max value of CLK32KGO1V8 output buffer rise and fall time based on simulation data                          | 25 |
| • | Added comments on limitation of Vout/Vin ratio and Vin monitor and shut down mechanism when a SMPS                              |    |
|   | converter is in ECO mode                                                                                                        | 40 |

Copyright © 2013-2019, Texas Instruments Incorporated

Page

Page

www.ti.com



# Page

Page



SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019

#### Changes from Revision A (May 2014) to Revision B

|   |                                                                                                          | •         |
|---|----------------------------------------------------------------------------------------------------------|-----------|
| • | Corrected the default state of the NSLEEP pin to PPU under Pin Function table                            | 12        |
| • | Corrected the voltage range for the GPADC_IN0 and GPADC_IN1 pins under the Recommended Operating         | _         |
|   | Conditions table                                                                                         | <u>19</u> |
| • | Reduced minimum output inductance to -30% of the recommended value of $1\mu$ H for SMPSs in multi-phase  |           |
|   | configuration                                                                                            | <u>22</u> |
| • | Reduced minimum output inductance to -30% of the recommended value of 1µH for SMPSs in single-phase      |           |
|   | configuration                                                                                            | <u>23</u> |
| • | Added device Current Consumption specification for Sleep Mode when VSYS = 5.25V                          | <u>28</u> |
| • | Added paragraph with regards to the importance of VSYS being the first supply available to the device    | <u>39</u> |
| • | Added approximate power rail shut down time from a short detection                                       | <u>43</u> |
| • | Added approximate wait time for the device to reach OFF state from No Supply state.                      | <u>67</u> |
| • | Added a paragraph under the Application Information section to emphasize the importance of operating the |           |
|   | device under ROC, and encourage customers to consider thermal management, power sequencing and layout    |           |
|   | strategy to maximize device performance                                                                  | <u>83</u> |
|   |                                                                                                          |           |

#### Changes from Original (April 2014) to Revision A

Page

Page

| • | Added option to float the VPROG pin when it is configured as an input pin                                  | 12 |
|---|------------------------------------------------------------------------------------------------------------|----|
| • | Updated Output Type of I2C2_SDA_SDO pin to specify Push-pull type when the pin is configured in SPI mode   | 17 |
| • | Corrected the minimum voltage level for all SMPS-related input pins to match VSYS minimum input level in   | _  |
|   | Recommended Operating Conditions                                                                           | 19 |
| • | Moved Latch Up Current Classification table out of the Handling Ratings table                              | 19 |
| • | Corrected editing error which added an invalid Ripple spec for LDO1 & LDO2                                 | 22 |
| • | Updated the maximum specification of device Current Consumption in OFF Mode from 30 µA to 45 µA            | 28 |
| • | Updated the definition and test condition of the device Current Consumption in SLEEP mode from having only |    |
|   | SMPS6 and SMPS8 enabled to having only LDO2 and LDO9 enabled. Also updated the typical and maximum         |    |
|   | specifications to associate with the new definition.                                                       | 28 |
| • | Added the specific description that SDO line defaults to high impedance when the pin is configured as SPI  |    |
|   | mode.                                                                                                      | 64 |
| • | Corrected the recommended part number for the Crystal decoupling caps in automotive use case               | 87 |
|   |                                                                                                            |    |

# 3 Device Comparison

| POWER BREAKDOWN             | TPS659038-Q1                              | TPS659039-Q1                        |
|-----------------------------|-------------------------------------------|-------------------------------------|
| Total DC-DC converters      | 9                                         | 9                                   |
| Total DC-DC converter rails | 7                                         | 7                                   |
| LDOs                        | 11                                        | 6                                   |
| Package                     | 0,8-mm pitch 169ZWS<br>(12 × 12 mm) nFBGA | 0,8-mm 169ZWS<br>(12 × 12 mm) nFBGA |



# 4 Pin Configuration and Functions





#### 4.1 Pin Functions

#### **Pin Functions**

| PIN             |           | 1/0  |                    |                            | DESCRIPTION                                               |               |       |
|-----------------|-----------|------|--------------------|----------------------------|-----------------------------------------------------------|---------------|-------|
| NAME            | NO.       | 1/0  | '38 <sup>(2)</sup> | ' <b>39</b> <sup>(2)</sup> |                                                           | NOT AVAILABLE | 10/10 |
| REFERENCE       |           |      |                    |                            |                                                           | L             |       |
| REFGND1         | A4        | -    | $\checkmark$       | $\checkmark$               | System reference ground                                   | Ground        | _     |
| VBG             | B7        | 0    | $\checkmark$       | $\checkmark$               | Bandgap reference voltage                                 | N/A           | _     |
| STEP-DOWN CONVE | RTERS (SM | PSs) |                    |                            |                                                           |               |       |
|                 | D10       |      |                    |                            |                                                           |               |       |
| SMPS1_GND       | E9        | _    | $\checkmark$       | $\checkmark$               | Power ground connection for SMPS1                         | Ground        | _     |
|                 | E10       | 1    |                    |                            |                                                           |               |       |
|                 | D11       |      |                    |                            |                                                           |               |       |
| SMPS1_IN        | D12       | Т    | $\checkmark$       | $\checkmark$               | Power input for SMPS1                                     | System supply | —     |
|                 | D13       | 1    |                    |                            |                                                           |               |       |
|                 | E11       |      |                    |                            |                                                           |               |       |
| SMPS1_SW        | E12       | 0    | $\checkmark$       | $\checkmark$               | Switch node of SMPS1; connect output inductor             | Floating      | _     |
|                 | E13       | 1    |                    |                            |                                                           |               |       |
|                 | F9        |      |                    |                            |                                                           |               |       |
| SMPS2_GND       | F10       | _    | $\checkmark$       | $\checkmark$               | Power ground connection for SMPS2                         | Ground        | _     |
|                 | G10       | 1    |                    |                            |                                                           |               |       |
|                 | G11       |      |                    |                            |                                                           |               |       |
| SMPS2_IN        | G12       | 1    | $\checkmark$       | $\checkmark$               | Power input for SMPS2                                     | System supply | _     |
|                 | G13       | 1    |                    |                            |                                                           |               |       |
|                 | F11       |      |                    |                            |                                                           |               |       |
| SMPS2_SW        | F12       | 0    | $\checkmark$       | $\checkmark$               | Switch node of SMPS2; connect output inductor             | Floating      | _     |
|                 | F13       | 1    |                    |                            |                                                           |               |       |
| SMPS1_2_FDBK    | B13       | I    | $\checkmark$       | $\checkmark$               | Output voltage-sense (feedback) input for SMPS1 and SMPS2 | Ground        | —     |

(1) The PU/PD column shows the pullup and pulldown resistors on the digital input lines. Pullup and pulldown resistors:

- PU pullup
- PD pulldown
- PPU software-programmable pullup
- **PPD** software-programmable pulldown
- (2) '38 designates the TPS659038-Q1 and '39 designates TPS659039-Q1

TEXAS INSTRUMENTS

www.ti.com

## Pin Functions (continued)

| PIN              |                                                                         |     | FUNCTION<br>AVAILABILITY              |                    |                                                           | CONNECTION                      | DU (DD (1)           |
|------------------|-------------------------------------------------------------------------|-----|---------------------------------------|--------------------|-----------------------------------------------------------|---------------------------------|----------------------|
| NAME             | NO.                                                                     | I/O | '38 <sup>(2)</sup>                    | '39 <sup>(2)</sup> | DESCRIPTION                                               | IF NOT USED OR<br>NOT AVAILABLE | PU/PD <sup>(1)</sup> |
| SMPS1_2_FDBK_GND | C12                                                                     | I   | V                                     | V                  | Ground-sense (feedback) input for SMPS1 and SMPS2         | Ground                          | _                    |
|                  | H10                                                                     |     |                                       |                    |                                                           |                                 |                      |
| SMPS3_GND        | J9                                                                      |     | $\checkmark$                          | $\checkmark$       | Power ground connection for SMPS3                         | Ground                          | —                    |
|                  | J10                                                                     |     |                                       |                    |                                                           |                                 |                      |
|                  | H11                                                                     |     | ,                                     |                    |                                                           |                                 |                      |
| SMPS3_IN         | H12                                                                     |     | N                                     | N                  | Power input for SMPS3                                     | System supply                   | —                    |
|                  |                                                                         |     |                                       |                    |                                                           |                                 |                      |
| SMPS3 SW         | J12                                                                     | 0   | $\checkmark$                          | $\checkmark$       | Switch node of SMPS3; connect output inductor             | Floating                        | _                    |
| _                | J13                                                                     | -   |                                       |                    |                                                           | Ŭ                               |                      |
| SMPS3_FDBK       | K13                                                                     | I   | $\checkmark$                          | $\checkmark$       | Output voltage-sense (feedback) input for SMPS3           | Floating                        | —                    |
|                  | F4                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS4_GND        | G4                                                                      |     | $\checkmark$                          | $\checkmark$       | Power ground connection for SMPS4                         | Ground                          | _                    |
|                  | G5                                                                      |     |                                       |                    |                                                           | <u> </u>                        |                      |
|                  | F1                                                                      |     | al                                    | 2                  | Dower input for SMDS4                                     | System supply                   |                      |
| SIVII 34_IN      | F3                                                                      | '   | v                                     | , ,                |                                                           | System supply                   | _                    |
|                  | G1                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS4_SW         | SMPS4_SW G2 O √ √ Switch node of SMPS4; connect output inductor Floatin |     |                                       |                    |                                                           |                                 | _                    |
|                  | G3                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS4_5_FDBK     | K2                                                                      | I   | $\checkmark$                          | $\checkmark$       | Output voltage-sense (feedback) input for SMPS4 and SMPS5 | Ground                          | _                    |
| SMPS4_5_FDBK_GND | K3                                                                      | I   | V                                     | $\checkmark$       | Ground-sense (feedback) input for SMPS4 and SMPS5         | Ground                          | —                    |
|                  | H4                                                                      | +   |                                       |                    | Development of the fee ONDOF                              | Oracia                          |                      |
| SMPS5_GND        | ы                                                                       | -   | N                                     | v                  | Power ground connection for Sive SS                       | Ground                          | _                    |
|                  | J1                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS5_IN         | J2                                                                      | I   | $\checkmark$                          | $\checkmark$       | Power input for SMPS5                                     | System supply                   | _                    |
|                  | J3                                                                      |     |                                       |                    |                                                           |                                 |                      |
|                  | H1                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS5_SW         | H2                                                                      | 0   | $\checkmark$                          | $\checkmark$       | Switch node of SMPS5; connect output inductor             | Floating                        | —                    |
|                  | H3                                                                      |     |                                       |                    |                                                           | <u> </u>                        |                      |
| SMPS6_GND        | L5                                                                      | -   | $\checkmark$                          | $\checkmark$       | Power ground connection for SMPS6                         | Ground                          | —                    |
|                  | M6                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS6_IN         | N6                                                                      | - 1 | V                                     | V                  | Power input for SMPS6                                     | System supply                   | _                    |
|                  | M5                                                                      | 0   | al                                    | 2                  | Switch rade of SMRS6 connect output inductor              | Floating                        |                      |
| SIVIF 30_3W      | N5                                                                      | 0   | v                                     | v                  |                                                           | Floating                        | _                    |
| SMPS6_FDBK       | K6                                                                      | I   | V                                     | $\checkmark$       | Output voltage sense (feedback) input for SMPS6           | Ground                          | _                    |
|                  | D4                                                                      | 4   |                                       |                    | Development of the fee ONDOZ                              | Oracia                          |                      |
| SMPS7_GND        | E4                                                                      | -   | N                                     | v                  | Power ground connection for SiviPS7                       | Ground                          | _                    |
|                  | E1                                                                      |     |                                       |                    |                                                           |                                 |                      |
| SMPS7_IN         | E2                                                                      | I   | $\checkmark$                          | $\checkmark$       | Power input for SMPS7                                     | System supply                   | _                    |
|                  | E3                                                                      |     |                                       |                    |                                                           |                                 |                      |
|                  | D1                                                                      | -   |                                       |                    |                                                           |                                 |                      |
| SMPS7_SW         | D2                                                                      | 0   | V                                     | $\checkmark$       | Switch node of SMPS7; connect output inductor             | Floating                        | —                    |
|                  | D3                                                                      |     |                                       | -                  | Output vallage comes (feedback) input for CMDC7           | Fleating                        |                      |
| SIMIPS/_FUBK     | 19                                                                      |     | N                                     | N                  | Output voitage-sense (reedback) input for SMPS7           | rivating                        | _                    |
| SMPS8_GND        | L10                                                                     |     | $\checkmark$                          | $\checkmark$       | Power ground connection for SMPS8                         | Ground                          | -                    |
|                  | M9                                                                      |     | ,                                     |                    |                                                           |                                 |                      |
| SMPS8_IN         | N9                                                                      |     | N                                     | N                  | Power input for SMPS8                                     | System supply                   |                      |
| SMPS8 SW         | M10                                                                     | 0   | 1                                     | J                  | Switch node of SMPS8 connect output inductor              | Floating                        |                      |
| 0                | N10                                                                     | J   | , , , , , , , , , , , , , , , , , , , |                    |                                                           | ricating                        |                      |

**EXAS** 

STRUMENTS

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019

# Pin Functions (continued)

| PIN               |            |      | FUN                |                    | DECODIDITION                                                                                                                                                                   |                          | PU/PD <sup>(1)</sup> |
|-------------------|------------|------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|
| NAME              | NO.        | 1/0  | '38 <sup>(2)</sup> | '39 <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                    | NOT AVAILABLE            | PU/PD**              |
| SMPS8_FDBK        | L11        | I    | $\checkmark$       | V                  | Output voltage-sense (feedback) input for SMPS8                                                                                                                                | Ground                   | _                    |
| SMPS9_GND         | L7<br>L8   | _    | $\checkmark$       | V                  | Power ground connection for SMPS9                                                                                                                                              | Ground                   | _                    |
| SMPS9_IN          | M8<br>N8   | 1    | V                  | V                  | Power input for SMPS9                                                                                                                                                          | System supply            | _                    |
| SMPS9_SW          | M7<br>N7   | 0    | V                  | $\checkmark$       | Switch node of SMPS9 connect output inductor                                                                                                                                   | Floating                 | _                    |
| SMPS9_FDBK        | J8         | I    | $\checkmark$       | $\checkmark$       | Output voltage-sense (feedback) input for SMPS9                                                                                                                                | Ground                   | —                    |
| LOW DROPOUT REGUL | ATORS      |      |                    |                    |                                                                                                                                                                                |                          | L                    |
| LDO1_OUT          | C6         | 0    | ~                  | V                  | LDO1 output voltage                                                                                                                                                            | Floating                 |                      |
| LDO12_IN          | A6         | I    | $\checkmark$       | V                  | Power input voltage for LDO1 and LDO2 regulators                                                                                                                               | System supply            | _                    |
| LDO2_OUT          | B6         | 0    | $\checkmark$       | $\checkmark$       | LDO2 output voltage                                                                                                                                                            | Floating                 |                      |
| LDO3_OUT          | K11        | 0    | $\checkmark$       | $\checkmark$       | LDO3 output voltage                                                                                                                                                            | Floating                 |                      |
| LDO34_IN          | L12<br>L13 | I    | V                  | V                  | Power input voltage for LDO3 and LDO4 regulators                                                                                                                               | System supply            | _                    |
| LDO4_OUT          | K12        | 0    | $\checkmark$       |                    | LDO4 output voltage                                                                                                                                                            | Floating                 | _                    |
| LDO5_OUT          | K4         | 0    | $\checkmark$       |                    | LDO5 output voltage                                                                                                                                                            | Floating                 | —                    |
| LDO58_IN          | M4<br>N4   | - 1  | V                  |                    | Power input voltage for LDO5 and LDO8 regulators                                                                                                                               | System supply            | _                    |
| LDO6_IN           | N3         | 1    | $\checkmark$       |                    | Power input voltage for LDO6 regulator                                                                                                                                         | System supply            | _                    |
| LDO6_OUT          | L4         | 0    | $\checkmark$       |                    | LDO6 output voltage                                                                                                                                                            | Floating                 | _                    |
| LDO7 LDOUSB IN    | A10        | I    | $\checkmark$       | $\checkmark$       | Power input voltage for LDO7 and LDOUSB (LDOUSB IN1) regulators                                                                                                                | System supply            | _                    |
| LDO7 OUT          | C9         | 0    | $\checkmark$       |                    | LDO7 output voltage                                                                                                                                                            | Floating                 | _                    |
| LDO8 OUT          | K5         | 0    | √                  |                    | LDO8 output voltage                                                                                                                                                            | Floating                 | _                    |
| LDO9 IN           | C4         | 1    | V                  | V                  | Power input voltage for LDO9 regulator                                                                                                                                         | System supply            | _                    |
| LDO9 OUT          | A5         | 0    | 1                  | 1                  |                                                                                                                                                                                | Floating                 | _                    |
| L DOUSB IN2       | A9         | -    | V                  | 1                  | Power input voltage 2 for LDOUSB regulator                                                                                                                                     | System supply            |                      |
|                   | B9         | 0    | V                  | 1                  |                                                                                                                                                                                | Floating                 |                      |
|                   | BEGUL A    | TORS |                    |                    |                                                                                                                                                                                | riodding                 |                      |
|                   | C5         | 1    | V                  | V                  | Power input voltage for LDOLN regulator                                                                                                                                        | System supply            | _                    |
|                   | B5         | 0    | 1                  | ا                  |                                                                                                                                                                                | Floating                 | _                    |
|                   | ATORS      |      |                    |                    |                                                                                                                                                                                | Tiodaing                 |                      |
|                   | C8         |      | √<br>√             | N                  | L DOVANA output voltage                                                                                                                                                        | NI/A                     |                      |
| LDOVRTC_OUT       | A8         | 0    | 1                  | ~                  | LDOVRTC output voltage. For silicon revisions 1.3 or earlier, rapid power off and on requires a pulldown resistor on the LDOVRTC_OUT pin. See Section 6.4.11 for more details. | N/A                      | _                    |
| SIGMA-DELTA GPADC |            |      |                    |                    |                                                                                                                                                                                |                          |                      |
|                   | B2         |      | V                  | V                  | GPADC input 0                                                                                                                                                                  | Ground                   | _                    |
| GPADC IN1         | C2         | 1    | 1                  | ا                  | GPADC input 1                                                                                                                                                                  | Ground                   |                      |
| GPADC IN2         | C3         | 1    | 1                  | ا                  | GPADC input 2                                                                                                                                                                  | Ground                   |                      |
| GPADC VBEE        | 84         | 0    | ا                  | م                  | GPADC output reference voltage                                                                                                                                                 | Floating                 |                      |
|                   |            | Ū    |                    |                    |                                                                                                                                                                                | riodding                 |                      |
|                   | M11        | 0    | N                  | N                  | 32-kHz digital-gated output clock available when VIO. IN input supply is present                                                                                               | Floating                 |                      |
|                   | C1         | 0    | 1                  | 2                  | Eiltoring capacitor for the 16 MHz spectal oscillator                                                                                                                          | Floating                 |                      |
|                   | 42         |      | ~                  | 1                  |                                                                                                                                                                                | Floating or Ground in    |                      |
|                   | A3         | 1    | N .                | v                  |                                                                                                                                                                                | Bypass Mode              | _                    |
| OSC16MOUT         | A2         | 0    | V                  | N                  | 16-MHz crystal oscillator output or floating in case of digital clock                                                                                                          | Floating                 |                      |
| SYNCDCDC          | B8         | I    | V                  | N                  | Sync pin to sync DC-DCs with external clock                                                                                                                                    | Ground                   | -                    |
| SYSTEM CONTROL    | 1          | 1    |                    |                    | I                                                                                                                                                                              | 1                        | 1                    |
| BOOT0             | L3         | I    | √                  | V                  | Boot ball 0 for power-up sequence selection                                                                                                                                    | Ground or VRTC           |                      |
| BOOT1             | K7         | I    | V                  | V                  | Boot ball 1 for power-up sequence selection                                                                                                                                    | Ground or VRTC           |                      |
| ENABLE1           | J5         | I    | $\checkmark$       | $\checkmark$       | Peripheral power request input 1                                                                                                                                               | Floating                 | PPU                  |
|                   |            |      |                    |                    |                                                                                                                                                                                | 6                        | PPD <sup>(3)</sup>   |
| GPIO_0            | B12        | I/O  | V                  | $\checkmark$       | General-purpose input <sup>(3)</sup> or output                                                                                                                                 | Ground or VSYS<br>(VCC1) | PPD                  |

(3) Default option

# Pin Functions (continued)

| PIN               |                        |      | FUN                | CTION<br>ABILITY   |                                                                                                                                                           | CONNECTION         |                    |  |  |
|-------------------|------------------------|------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--|--|
| NAME              | NO.                    | 1/0  | '38 <sup>(2)</sup> | '39 <sup>(2)</sup> | DESCRIPTION                                                                                                                                               | NOT AVAILABLE      | PU/PD***           |  |  |
|                   |                        | 1/0  | .1                 | J                  | Deimone for allow Operand and the (3) and the t                                                                                                           | Flanting           | PPU                |  |  |
| GPIO_1            | C13                    | 1/0  | N                  | Ň                  | Primary function: General-purpose input <sup>(4)</sup> or output                                                                                          | Floating           | PPD                |  |  |
|                   |                        | 0    | V                  | $\checkmark$       | Secondary function: VBUSDET - VBUS detection                                                                                                              | Floating           | _                  |  |  |
|                   |                        | 1/0  | V                  | ~                  | General-nurnose input <sup>(3)</sup> or output                                                                                                            | Floating           | PPU                |  |  |
| GPIO_2            | A12                    | 1/0  |                    |                    |                                                                                                                                                           | riodanig           | PPD                |  |  |
|                   |                        | 0    | $\checkmark$       | $\checkmark$       | Secondary function: REGEN2 — External regulator enable output 2                                                                                           | Floating           | —                  |  |  |
| GPIO_3            | H9                     | 1    | V                  | $\checkmark$       | General-purpose input <sup>(3)</sup> or output                                                                                                            | Ground             | PPD                |  |  |
|                   |                        | I/O  |                    | $\checkmark$       | Primary function: General-purpose input <sup>(3)</sup> or output                                                                                          | Floating           | PPU                |  |  |
| GPIO_4            | K10                    |      |                    |                    |                                                                                                                                                           |                    | PPD <sup>(3)</sup> |  |  |
|                   |                        | 0    | V                  | ~                  | Secondary function: SYSEN1 — External system enable                                                                                                       | Floating           | _                  |  |  |
|                   |                        | I/O  | $\checkmark$       | $\checkmark$       | Primary function: General-purpose input <sup>(3)</sup> or output                                                                                          | Ground             | PPU                |  |  |
| GPIO_5            | C10                    |      |                    |                    |                                                                                                                                                           |                    | PPD <sup>(3)</sup> |  |  |
|                   |                        | 0    | $\checkmark$       | $\checkmark$       | Secondary function: CLK32KGO1V8 — 32-kHz digital-gated output clock available<br>when VBTC is present                                                     | Floating           | _                  |  |  |
|                   |                        |      |                    |                    |                                                                                                                                                           |                    | PPU                |  |  |
| GPIO 6            | N11                    | I/O  | V                  | $\checkmark$       | Primary function: General-purpose input <sup>(3)</sup> or output                                                                                          | Floating           | PPD <sup>(3)</sup> |  |  |
|                   |                        | 0    | V                  | √                  | Secondary function: SYSEN2 — External system enable                                                                                                       | Floating           | _                  |  |  |
|                   |                        | I/O  | V                  | √                  | Primary function: General-purpose input <sup>(3)</sup> or output                                                                                          | Ground or VRTC     | PPD                |  |  |
| GPIO_7            | G9                     | 1    | V                  | √                  | Secondary function: POWERHOLD input                                                                                                                       | Ground or VRTC     | PPD <sup>(3)</sup> |  |  |
| I2C1 SCL SCK      | 11                     | 1/0  | V                  | V                  | Control I <sup>2</sup> C serial clock (external nullun) and SPI clock signal                                                                              | Floating           | _                  |  |  |
|                   | 1.2                    | ., 0 | ,                  |                    |                                                                                                                                                           | Floating           |                    |  |  |
| 1201_3DA_3DI      | LZ                     | 1/0  | v                  | v                  | Control I <sup>c</sup> C serial bidirectional data (external pullup) and SPI data signal                                                                  | Fillating          |                    |  |  |
| I2C2_SDA_SDO      | H8                     | I/O  | V                  | V                  | DVS I <sup>2</sup> C serial bidirectional data (external pullup) and SPI data read signal or I <sup>2</sup> C serial bidirectional data (external pullup) | Floating           | _                  |  |  |
| I2C2_SCL_SCE      | M3                     | I/O  | $\checkmark$       | $\checkmark$       | DVS $l^2C$ serial clock (external pullup) and SPI enable signal or $l^2C$ serial clock (external pullup)                                                  | Floating           | —                  |  |  |
| INT               | K1                     | 0    | $\checkmark$       | $\checkmark$       | Maskable interrupt output request to the host processor                                                                                                   | N/A                | _                  |  |  |
| NRESWARM          | E6                     | 1    | $\checkmark$       | $\checkmark$       | Warm reset input                                                                                                                                          | Floating           | PPU <sup>(3)</sup> |  |  |
| NSLEEP            | E5                     | I    | $\checkmark$       | $\checkmark$       | NSLEEP request signal                                                                                                                                     | Floating           | PPU <sup>(3)</sup> |  |  |
| BPWBON            | C11                    | 1    | V                  | ~                  | External remote switch-on event                                                                                                                           | Floating           | PU                 |  |  |
| PWRDOWN           | К8                     |      | ا                  | √                  | Power-down signal                                                                                                                                         | Floating           | PPD                |  |  |
| PWRON             | G8                     | 1    | V                  | √                  | External power-on event (on-button switch-on event)                                                                                                       | Floating           | PU                 |  |  |
| REGEN1            | F8                     | 0    | V                  | √                  | External regulator enable output 1                                                                                                                        | Floating           | _                  |  |  |
| RESET IN          | K9                     | -    | V                  | √                  | Reset input                                                                                                                                               | Floating           | PPD                |  |  |
| RESET OUT         | G6                     | 0    | V                  | √                  | System reset/power on output (Low-Reset, High-Active or Sleep)                                                                                            | Floating           |                    |  |  |
| POWER DETECTION   |                        | -    |                    |                    | · · · · · · · · · · · · · · · · · · ·                                                                                                                     | 3                  |                    |  |  |
| POWERGOOD         | J7                     | 0    |                    | $\checkmark$       | Indication signal for valid regulator output voltages                                                                                                     | Floating           | _                  |  |  |
| VBUS              | D8                     | I    | V                  | $\checkmark$       | VBUS Detection Voltage                                                                                                                                    | Ground             | _                  |  |  |
| VCC_SENSE         | B3                     | I    | V                  | $\checkmark$       | System supply sense line                                                                                                                                  | System supply      | _                  |  |  |
| VCC_SENSE2        | A11                    | - I  | V                  | $\checkmark$       | System supply sense line                                                                                                                                  | System supply      | _                  |  |  |
| PROGRAMMING, TEST | ING                    |      |                    |                    |                                                                                                                                                           | 1                  |                    |  |  |
|                   |                        | 1    | $\checkmark$       | $\checkmark$       | Primary function: OTP programming voltage                                                                                                                 | Ground or Floating | _                  |  |  |
| VPROG             | N12                    | 0    | $\checkmark$       | $\checkmark$       | Secondary function: TESTV                                                                                                                                 | Floating           | _                  |  |  |
| POWER SUPPLIES    |                        |      |                    |                    |                                                                                                                                                           | •                  |                    |  |  |
|                   | A7                     |      |                    |                    |                                                                                                                                                           |                    |                    |  |  |
|                   | E7                     | ]    | ~                  | 1                  |                                                                                                                                                           |                    |                    |  |  |
|                   | F5 Analog power ground |      |                    | Ground             |                                                                                                                                                           |                    |                    |  |  |
|                   |                        |      | M13                |                    |                                                                                                                                                           |                    |                    |  |  |
| GND_DIG           | M12                    |      | $\checkmark$       | $\checkmark$       | Digital power ground                                                                                                                                      | Ground             | _                  |  |  |

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019



www.ti.com

# Pin Functions (continued)

| PIN     |     | I/O | FUNCTION<br>AVAILABILITY |                    | DESCRIPTION                                           | CONNECTION<br>IF NOT USED OR | PU/PD <sup>(1)</sup> |  |
|---------|-----|-----|--------------------------|--------------------|-------------------------------------------------------|------------------------------|----------------------|--|
| NAME    | NO. |     | '38 <sup>(2)</sup>       | '39 <sup>(2)</sup> |                                                       | NOT AVAILABLE                |                      |  |
|         | A1  |     |                          |                    |                                                       |                              |                      |  |
|         | A13 |     |                          |                    |                                                       |                              |                      |  |
|         | B10 |     |                          |                    |                                                       |                              |                      |  |
|         | B11 |     |                          |                    |                                                       |                              |                      |  |
|         | D6  |     |                          |                    |                                                       |                              |                      |  |
|         | D7  |     |                          |                    |                                                       | Ground                       | _                    |  |
|         | E8  |     |                          |                    |                                                       |                              |                      |  |
|         | F6  |     |                          |                    |                                                       |                              |                      |  |
| PBKG    | F7  | —   | $\checkmark$             | $\checkmark$       | Substrate ground                                      |                              |                      |  |
|         | G7  |     |                          |                    |                                                       |                              |                      |  |
|         | H6  |     |                          |                    |                                                       |                              |                      |  |
|         | H7  |     |                          |                    |                                                       |                              |                      |  |
|         | J6  |     |                          |                    |                                                       |                              |                      |  |
|         | M1  |     |                          |                    |                                                       |                              |                      |  |
|         | M2  |     |                          |                    |                                                       |                              |                      |  |
|         | N1  |     |                          |                    |                                                       |                              |                      |  |
|         | N13 |     |                          |                    |                                                       |                              |                      |  |
| VCC1    | C7  | Ι   | $\checkmark$             | $\checkmark$       | Analog input voltage supply                           | System supply                | _                    |  |
| VIO_GND | N2  | -   | $\checkmark$             | $\checkmark$       | Digital ground connection                             | Ground                       |                      |  |
| VIO_IN  | D9  | Ι   | $\checkmark$             | $\checkmark$       | Digital supply input for GPIOs and I/O supply voltage | System supply                | _                    |  |

## 4.2 Device Ball Mapping – 13 × 13 nFBGA, 169 Balls, 0,8-mm Pitch

Figure 4-2 shows the nFBGA package ball mapping of the TPS659038-Q1 device and Figure 4-3 shows the nFBGA package ball mapping of the TPS659039-Q1 device.

|    | А              | В            | С                    | D         | Е         | F         | G         | Н            | J          | К                    | L            | Μ            | Ν        |    |
|----|----------------|--------------|----------------------|-----------|-----------|-----------|-----------|--------------|------------|----------------------|--------------|--------------|----------|----|
| 13 | PBKG           | SMPS1_2_FDBK | GPIO_1               | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | SMPS3_FDBK           | LDO34_IN     | GND_ANA      | PBKG     | 13 |
| 12 | GPIO_2         | GPIO_0       | SMPS1_2_FDBK_<br>GND | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | LDO4_OUT             | LDO34_IN     | GND_DIG      | VPROG    | 12 |
| 11 | VCC_SENSE2     | PBKG         | RPWRON               | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | LDO3_OUT             | SMPS8_FDBK   | CLK32KGO     | GPIO_6   | 11 |
| 10 | LDO7_LDOUSB_IN | PBKG         | GPIO_5               | SMPS1_GND | SMPS1_GND | SMPS2_GND | SMPS2_GND | SMPS3_GND    | SMPS3_GND  | GPIO_4               | SMPS8_GND    | SMPS8_SW     | SMPS8_SW | 10 |
| 9  | LDOUSB_IN2     | LDOUSB_OUT   | LDO7_OUT             | VIO_IN    | SMPS1_GND | SMPS2_GND | GPIO_7    | GPIO_3       | SMPS3_GND  | RSET_IN              | SMPS8_GND    | SMPS8_IN     | SMPS8_IN | 9  |
| 8  | LDOVRTC_OUT    | SYNCDCDC     | LDOVANA_OUT          | VBUS      | PBKG      | REGEN1    | PWRON     | I2C2_SDA_SDO | SMPS9_FDBK | PWRDOWN              | SMPS9_GND    | SMPS9_IN     | SMPS9_IN | 8  |
| 7  | GND_ANA        | VBG          | VCC1                 | PBKG      | gnd_ana   | PBKG      | PBKG      | PBKG         | POWERGOOD  | BOOT1                | SMPS9_GND    | SMPS9_SW     | SMPS9_SW | 7  |
| 6  | LDO12_IN       | LDO2_OUT     | LDO1_OUT             | PBKG      | NRESWARM  | PBKG      | RESET_OUT | PBKG         | PBKG       | SMPS6_FDBK           | SMPS6_GND    | SMPS6_IN     | SMPS6_IN | 6  |
| 5  | LDO9_OUT       | LDOLN_OUT    | LDOLN_IN             | SMPS7_GND | NSLEEP    | GND_ANA   | SMPS4_GND | SMPS5_GND    | ENABLE1    | LDO8_OUT             | SMPS6_GND    | SMPS6_SW     | SMPS6_SW | 5  |
| 4  | REFGND1        | GPADC_VREF   | LDO9_IN              | SMPS7_GND | SMPS7_GND | SMPS4_GND | SMPS4_GND | SMPS5_GND    | SMPS5_GND  | LDO5_OUT             | LDO6_OUT     | LDO58_IN     | LDO58_IN | 4  |
| 3  | OSC16MIN       | VCC_SENSE    | GPADC_IN2            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | SMPS4_5_FDBK_<br>GND | BOOT0        | I2C2_SCL_SCE | LDO6_IN  | 3  |
| 2  | OSC16MOUT      | GPADC_IN0    | GPADC_IN1            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | SMPS4_5_FDBK         | I2C1_SDA_SDI | PBKG         | VIO_GND  | 2  |
| 1  | PBKG           | SMPS7_FDBK   | OSC16MCAP            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | INT                  | I2C1_SCL_SCK | PBKG         | PBKG     | 1  |
|    | А              | В            | С                    | D         | Е         | F         | G         | Н            | J          | К                    | L            | М            | Ν        |    |

Figure 4-2. Top-View Ball Mapping for TPS659038-Q1 - nFBGA 13 × 13, 169 Balls, 0,8-mm Pitch

TPS659038-Q1, TPS659039-Q1

www.ti.com

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019

|    | А           | В            | С                    | D         | E         | F         | G         | Н            | J          | K                    | L            | М            | Ν        |    |
|----|-------------|--------------|----------------------|-----------|-----------|-----------|-----------|--------------|------------|----------------------|--------------|--------------|----------|----|
| 13 | PBKG        | SMPS1_2_FDBK | GPIO_1               | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | SMPS3_FDBK           | LDO34_IN     | GND_ANA      | PBKG     | 13 |
| 12 | GPIO_2      | GPIO_0       | SMPS1_2_FDBK_<br>GND | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | NC                   | LDO34_IN     | GND_DIG      | VPROG    | 12 |
| 11 | VCC_SENSE2  | РВКС         | RPWRON               | SMPS1_IN  | SMPS1_SW  | SMPS2_SW  | SMPS2_IN  | SMPS3_IN     | SMPS3_SW   | LDO3_OUT             | SMPS8_FDBK   | CLK32KGO     | GPIO_6   | 11 |
| 10 | LDOUSB_IN1  | РВКС         | GPIO_5               | SMPS1_GND | SMPS1_GND | SMPS2_GND | SMPS2_GND | SMPS3_GND    | SMPS3_GND  | GPIO_4               | SMPS8_GND    | SMPS8_SW     | SMPS8_SW | 10 |
| 9  | LDOUSB_IN2  | LDOUSB_OUT   | NC                   | VIO_IN    | SMPS1_GND | SMPS2_GND | GPIO_7    | GPIO_3       | SMPS3_GND  | RSET_IN              | SMPS8_GND    | SMPS8_IN     | SMPS8_IN | 9  |
| 8  | LDOVRTC_OUT | SYNCDCDC     | LDOVANA_OUT          | VBUS      | PBKG      | REGEN1    | PWRON     | I2C2_SDA_SDO | SMPS9_FDBK | PWRDOWN              | SMPS9_GND    | SMPS9_IN     | SMPS9_IN | 8  |
| 7  | GND_ANA     | VBG          | VCC1                 | PBKG      | GND_ANA   | PBKG      | PBKG      | PBKG         | PWRGOOD    | BOOT1                | SMPS9_GND    | SMPS9_SW     | SMPS9_SW | 7  |
| 6  | LDO12_IN    | LDO2_OUT     | LDO1_OUT             | PBKG      | NRESWARM  | PBKG      | RESET_OUT | PBKG         | PBKG       | SMPS6_FDBK           | SMPS6_GND    | SMPS6_IN     | SMPS6_IN | 6  |
| 5  | LDO9_OUT    | LDOLN_OUT    | LDOLN_IN             | SMPS7_GND | NSLEEP    | GND_ANA   | SMPS4_GND | SMPS5_GND    | ENABLE1    | NC                   | SMPS6_GND    | SMPS6_SW     | SMPS6_SW | 5  |
| 4  | REFGND1     | GPADC_VREF   | LDO9_IN              | SMPS7_GND | SMPS7_GND | SMPS4_GND | SMPS4_GND | SMPS5_GND    | SMPS5_GND  | NC                   | NC           | LDO58_IN     | LDO58_IN | 4  |
| 3  | OSC16MIN    | VCC_SENSE    | GPADC_IN2            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | SMPS4_5_FDBK_<br>GND | BOOT0        | I2C2_SCL_SCE | LDO6_IN  | 3  |
| 2  | OSC16MOUT   | GPADC_IN0    | GPADC_IN1            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | SMPS4_5_FDBK         | I2C1_SDA_SDI | PBKG         | VIO_GND  | 2  |
| 1  | PBKG        | SMPS7_FDBK   | OSC16MCAP            | SMPS7_SW  | SMPS7_IN  | SMPS4_IN  | SMPS4_SW  | SMPS5_SW     | SMPS5_IN   | INT                  | I2C1_SCL_SCK | PBKG         | PBKG     | 1  |
|    | А           | В            | С                    | D         | Е         | F         | G         | Н            | J          | К                    | L            | М            | Ν        |    |

Figure 4-3. Top-View Ball Mapping for TPS659039-Q1 - nFBGA 13 × 13, 169 Balls, 0,8-mm Pitch

## 4.3 Signal Descriptions

Table 4-1. Summary of Digital Signals and Some Dedicated Analog Signals

| SIGNAL NAME                                                   | POWER DOMAIN /<br>TOLERANCE LEVEL     | I/O                          | INPUT PU/PD <sup>(1)</sup>           | OTP PU/PD SELECTION | OUTPUT TYPE<br>SELECTION                | ACTIVE HI/LO               | OTP POLARITY<br>SELECTION |  |
|---------------------------------------------------------------|---------------------------------------|------------------------------|--------------------------------------|---------------------|-----------------------------------------|----------------------------|---------------------------|--|
| PWRON                                                         | VSYS (VCC1)                           | Input                        | PU fixed                             | N/A (fixed)         | N/A (input)                             | Low                        | No                        |  |
| RPWRON                                                        | VSYS (VCC1)                           | Input                        | PU fixed                             | N/A (fixed)         | N/A (input)                             | Low                        | No                        |  |
| PWRDOWN                                                       | VRTC, fail-safe<br>(5.25-V tolerance) | Input                        | PPD <sup>(2)</sup> (Optional Ext.PU) | Yes                 | N/A (input)                             | Low or high <sup>(2)</sup> | Yes                       |  |
| POWERGOOD                                                     | VRTC                                  | Output                       | N/A (output)                         | N/A (output)        | Open-drain                              | Low or high <sup>(2)</sup> | Yes                       |  |
| BOOT0                                                         | VRTC                                  | Input                        | No                                   | No                  | N/A (input)                             | Boot conf.                 | No                        |  |
| BOOT1                                                         | VRTC                                  | Tri-level input              | PPU/PPD <sup>(2)</sup>               | No                  | N/A (input)                             | Boot conf.                 | No                        |  |
| GPIO_0                                                        | VRTC, fail-safe<br>(5.25-V tolerance) | Input <sup>(2)</sup> /output | PPD <sup>(2)</sup>                   | Yes                 | Open-drain                              | Low or high                | No                        |  |
| GPIO_1<br>(primary function)                                  |                                       | Input <sup>(2)</sup> /output | PPU/PPD <sup>(2)</sup>               | Yes                 | Push-pull <sup>(2)</sup> or open- drain | Low or high                |                           |  |
| GPIO_1<br>secondary function:<br>VBUSDET                      | VSYS                                  | Output                       | N/A (output)                         | N/A (output)        | Push-pull <sup>(2)</sup> or open- drain | High                       | No                        |  |
| GPIO_2<br>(primary function)                                  |                                       | Input <sup>(2)</sup> /output | PPU/PPD <sup>(2)</sup>               | Yes                 | Push-pull <sup>(2)</sup> or open- drain | Low or high                |                           |  |
| GPIO_2<br>secondary function:<br>REGEN2                       | VSYS                                  | Output                       | N/A (output)                         | N/A (output)        | Push-pull <sup>(2)</sup> or open- drain | High                       | No                        |  |
| GPIO_3                                                        | VRTC, fail-safe<br>(5.25-V tolerance) | Input <sup>(2)</sup> /output | PPD <sup>(2)</sup>                   | Yes                 | Open-drain                              | Low or high <sup>(2)</sup> | Yes                       |  |
| GPIO_4<br>(primary function)                                  |                                       | Input <sup>(2)</sup> /output | PPU/PPD <sup>(2)</sup>               | No                  |                                         | Low or high                |                           |  |
| GPIO_4<br>secondary function:<br>SYSEN1                       | VIO (VIO_IN)                          | Output                       | N/A (output)                         | N/A (output)        | Push-pull                               | High                       | No                        |  |
| GPIO_5<br>(primary function)                                  |                                       | Input <sup>(2)</sup> /output | PPU/PPD <sup>(2)</sup>               | No                  | Push-pull <sup>(2)</sup> or open- drain | Low or high                | No                        |  |
| GPIO_5<br>secondary function:<br>CLK32KGO1V8 or<br>SYNCCLKOUT | VRTC                                  | Output                       | N/A (output)                         | N/A (output)        | Push-pull                               | Toggling                   | No                        |  |
| GPIO_6<br>(primary function)                                  |                                       | Input <sup>(2)</sup> /output | PPU/PPD <sup>(2)</sup>               | No                  |                                         | Low or high                |                           |  |
| GPIO_6<br>secondary function:<br>SYSEN2                       | VIO (VIO_IN)                          | Output                       | N/A (output)                         | N/A (output)        | Push-pull                               | High                       | No                        |  |

(1) Pullup and pulldown resistors: PU = Pullup, PD = Pulldown, PPU = Software-programmable pullup, PPD = Software-programmable pulldown.

(2) Default option.



www.ti.com

| SIGNAL NAME                                | POWER DOMAIN /<br>TOLERANCE LEVEL     | I/O                          | INPUT PU/PD <sup>(1)</sup> | OTP PU/PD SELECTION | OUTPUT TYPE<br>SELECTION                             | ACTIVE HI/LO               | OTP POLARITY<br>SELECTION  |
|--------------------------------------------|---------------------------------------|------------------------------|----------------------------|---------------------|------------------------------------------------------|----------------------------|----------------------------|
| GPIO_7<br>(primary function)               |                                       | Input <sup>(2)</sup> /output | PPD <sup>(2)</sup>         | Yes                 | Open-drain                                           | Low or high                |                            |
| GPIO_7<br>secondary function:<br>POWERHOLD | (5.25-V tolerance)                    | Input                        | PD fixed                   | No                  | N/A (input)                                          | High                       | No                         |
| NSLEEP                                     | VRTC                                  | Input                        | PPU <sup>(2)</sup> /PPD    | No                  | N/A (input)                                          | Low <sup>(2)</sup> or high | No but software possible   |
| ENABLE1                                    | VIO (VIO_IN)                          | Input                        | PPU/PPD <sup>(2)</sup>     | No                  | N/A (input)                                          | Low or high <sup>(2)</sup> | No but software possible   |
| REGEN1                                     | VSYS (VCC1)                           | Output                       | N/A (output)               | N/A (output)        | Push-pull or open- drain<br>(OTP selection)          | High                       | No                         |
| RESET_IN                                   | VRTC, fail-safe<br>(5.25-V tolerance) | Input                        | PPD <sup>(2)</sup>         | Yes                 | N/A (input)                                          | Low <sup>(2)</sup> or high | Yes                        |
| RESET_OUT                                  | VIO (VIO_IN)                          | Output                       | N/A (output)               | N/A (output)        | Push-pull                                            | Low                        | No                         |
| NRESWARM                                   | VRTC                                  | Input                        | PPU <sup>(2)</sup>         | No                  | N/A (input)                                          | Low                        | No                         |
| INT                                        | VIO (VIO_IN)                          | Output                       | N/A (output)               | N/A (output)        | Push-pull <sup>(2)</sup> or open- drain              | Low <sup>(2)</sup> or high | No but software possible   |
| CLK32KGO                                   | VIO (VIO_IN)                          | Output                       | N/A (output)               | N/A (output)        | Push-pull                                            | Toggling                   | No                         |
| I2C1_SDA_SDI                               | VIO (VIO_IN)                          | Input/output                 | No                         | No                  | Open-drain                                           | High (I <sup>2</sup> C)    | Yes (I <sup>2</sup> C/SPI) |
| I2C1_SCL_SCK                               | VIO (VIO_IN)                          | Input                        | No                         | No                  | N/A (input)                                          | High (I <sup>2</sup> C)    | Yes (I <sup>2</sup> C/SPI) |
| I2C2_SCL_SCE                               | VIO (VIO_IN)                          | Input                        | No                         | No                  | N/A (input)                                          | High (I <sup>2</sup> C)    | Yes (I <sup>2</sup> C/SPI) |
| I2C2_SDA_SD0                               | VIO (VIO_IN)                          | Input/output                 | No                         | No                  | Open-drain (I <sup>2</sup> C) or Push-<br>pull (SPI) | High (I <sup>2</sup> C)    | Yes (I <sup>2</sup> C/SPI) |
| GPADC_IN0                                  | VRTC                                  | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| GPADC_IN1                                  | VANA                                  | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| GPADC_IN2                                  | VANA                                  | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| GPADC_VREF                                 | VANA                                  | Output                       | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| OSC16MIN                                   | VRTC                                  | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| OSC16MOUT                                  | VRTC                                  | Output                       | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| VCC_SENSE2                                 | VSYS (VCC1)                           | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |
| VCC_SENSE                                  | VSYS (VCC1)                           | Input                        | No                         | No                  | N/A (analog)                                         | Analog                     | No                         |

## **5** Specifications

#### 5.1 Absolute Maximum Ratings

See<sup>(1) (2)</sup>.

|             |                                                   |                                                             | MIN  | MAX  | UNIT |
|-------------|---------------------------------------------------|-------------------------------------------------------------|------|------|------|
|             | Voltage on VCC1 pins                              |                                                             | -0.3 | 6    | V    |
|             | Voltage on VCC_SENSE, VCC_SENSE2 pins             |                                                             |      | 7    | V    |
|             | All LDOs and SMPS supply voltage input pins (     | except LDOUSB_IN2)                                          | -0.3 | 6    | V    |
|             | Voltage on SMPSx_SW pins, 10 ns transient         |                                                             | -2   | 7    | V    |
|             | All SMPS-related input pins _FDBK                 |                                                             | -0.3 | 3.6  | V    |
|             | LDOUSB regulator LDOUSB_IN2 input voltage         |                                                             | -0.3 | 20   | V    |
| Voltage     | I/O digital supply voltage (VIO_IN with respect t | I/O digital supply voltage (VIO_IN with respect to VIO_GND) |      |      | V    |
|             | VBUS                                              | -2                                                          | 20   | V    |      |
|             | Voltage on the GPADC pins: GPADC_IN0, GPA         | Voltage on the GPADC pins: GPADC_IN0, GPADC_IN1             |      |      | V    |
|             | Voltage on the GPADC pins: GPADC_IN2              | -0.3                                                        | 2.5  | V    |      |
|             | OTP supply voltage VPROG                          | -0.3                                                        | 20   | V    |      |
|             | Veltage en VETC digital innut ning                | Without fail-safe                                           | -0.3 | 2.15 | V    |
|             |                                                   | With fail-safe                                              | -0.3 | 5.25 |      |
|             | Voltage on VIO digital input pins (VIO_IN pin re  | Voltage on VIO digital input pins (VIO_IN pin reference)    |      |      | V    |
|             | Voltage on VSYS digital input pins (VCC1 pin re   | eference)                                                   | -0.3 | 6    | V    |
|             | Peak output current on all pins other than powe   | r resources                                                 | -5   | 5    | mA   |
| Current     | Power pins, nFBGA                                 |                                                             |      | 1    | А    |
| Current     | Buck SMPS, SMPSx_IN, SMPSx_SW, and SM             | PSx_OUT total per phase                                     |      | 4    | А    |
|             | LDOs                                              | LDOs                                                        |      |      | А    |
| Junction te | emperature range, TJ                              |                                                             | -45  | 150  | °C   |
| Storage te  | emperature. T <sub>sta</sub>                      |                                                             | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.

(2) When operating the TPS659038-Q1 and TPS659039-Q1 devices without an external crystal, each SMPS regulating an output voltage greater than 1.8 V must be disabled before VCC is removed. Lowering VCC below the programmed VSYS\_LO level while any SMPS is regulating an output voltage above 1.8 V may cause damage to the device.

#### 5.2 ESD Ratings

|                                               |                                                         |                                                         |                             | VALUE | UNIT |
|-----------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | luman body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                             | V     |      |
|                                               |                                                         | Corner pins (A1, A13, N1, and N13)                      | ±750                        |       |      |
|                                               | discharge                                               | Charge device model (CDM), per AEC Q100-011             | Pins B4, B7, H8, L1, L2, M3 | ±450  | V    |
|                                               |                                                         |                                                         | All other pins              | ±500  |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### 5.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                                                                           | MIN   | NOM         | MAX                | UNIT |
|-------------------------------------------------------------------------------------------|-------|-------------|--------------------|------|
| All system voltage input pins, VCC1 (named VSYS in the specification)                     | 3.135 | 3.8         | 5.25               | V    |
| VCC_SENSE and VCC_SENSE2, HIGH_VCC_SENSE = 0 (if measured with GPADC, see also Table 6-1) | 3.135 |             | VCC1               | V    |
| VCC_SENSE and VCC_SENSE2, HIGH_VCC_SENSE = 1 (if measured with GPADC, see also Table 6-1) | 3.135 |             | VCC1 – 1           | V    |
| All LDO-related input pins, _IN (except LDOUSB) <sup>(1)</sup>                            | 1.75  | 3.8         | 5.25               | V    |
| LDOUSB_IN1                                                                                | 3.6   |             | 5.25               | V    |
| LDOUSB_IN2                                                                                | 4.3   |             | 5.25               | V    |
| All SMPS-related input pins, _IN                                                          | 3.135 | 3.8         | 5.25               | V    |
| All SMPS-related input pins, _FDBK                                                        | 0     |             | $V_Omax + 0.3$     | V    |
| All SMPS-related input pins, _FDBK_GND                                                    | -0.3  |             | 0.3                | V    |
| I/O digital supply voltage, VIO_IN, for 1.8-V Mode                                        | 1.71  | 1.8         | 1.89               | V    |
| I/O digital supply voltage, VIO_IN, for 3.3-V Mode                                        | 3.135 | 3.3         | 3.465              | V    |
| Voltage on the GPADC pins, GPADC_IN0, GPADC_IN1                                           | 0     |             | 1.25               | V    |
| Voltage on the GPADC pins GPADC_IN2 pin                                                   | 0     |             | 2.5                | V    |
| Voltage on the crystal oscillator pin, OSC16MIN                                           | -0.7  | LDOVRT<br>C | 1.85               | V    |
| OTP supply voltage, VPROG                                                                 | 0     | 8           | 10                 | V    |
| Voltage on VRTC digital input pins                                                        | 0     | LDOVRT<br>C | 1.85               | V    |
| Voltage on VIO digital input pins (VIO_IN pin reference)                                  | 0     | VIO         | VIO <sub>max</sub> | V    |
| Voltage on VSYS digital input pins (VCC1 pin reference)                                   | 0     | 3.8         | 5.25               | V    |
| Lead temperature (soldering, 10 seconds)                                                  |       | 260         |                    | °C   |
| Operating free-air temperature <sup>(2)</sup>                                             | -40   | 27          | 85                 | °C   |
| Operating junction temperature, T <sub>J</sub>                                            | -40   | 27          | 125                | °C   |

(1) Does not include LDO1 and LDO2 minimum input voltages.

(2) Additional cooling strategies may be necessary to maintain junction temperature at recommended limits.

#### 5.4 Thermal Information

|                       |                                              | TPS659038-Q1<br>TPS659039-Q1 |      |
|-----------------------|----------------------------------------------|------------------------------|------|
|                       |                                              | ZWS (NFBGA)                  | UNIT |
|                       |                                              | 169 PINS                     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 36.4                         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 6.6                          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 18.6                         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.2                          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 18.2                         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | —                            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 5.5 Electrical Characteristics: Latch Up Rating

Over operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                          |                             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|--------------------------|-----------------------------|-----------------|-----|-----|-----|------|
| I <sub>LU</sub> Lat |                          | I <sup>2</sup> C / SPI pins |                 |     |     | 90  |      |
|                     | Latch up current Class 2 | LDOVANA_OUT pin             |                 | -60 |     |     | mA   |
|                     |                          | All other pins              |                 |     |     | 100 |      |

#### 5.6 **Electrical Characteristics: LDO Regulator**

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| PARAMETER                  |                                                                                                                | TEST CONDITIONS                                                                   |                                | MIN                                                | ТҮР   | МАХ                                                  | UNIT        |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------|-------|------------------------------------------------------|-------------|--|
|                            | Input filtering capacitance (C29, C30, C31, C32, C33, C34)                                                     | Connected from LDOx_IN to GND. Shared inp<br>(depending on platform requirements) | out tank capacitance           | 0.6                                                | 2.2   |                                                      | μF          |  |
|                            | Output filtering capacitance (C35,<br>C36, C37, C38, C39, C40, C41, C42,<br>C43, C45, C46, C47) <sup>(1)</sup> | Connected from LDOx_OUT to GND (Except                                            | LDO9)                          | 0.6                                                | 2.2   | 2.7                                                  | μF          |  |
|                            |                                                                                                                | Connected from LDO9_OUT to GND                                                    |                                | 0.6                                                | 2.2   | 2.7                                                  |             |  |
|                            | (C44) <sup>(1)</sup>                                                                                           | Connected from LDO9_OUT to GND. LDO9 c<br>(LDO9_CTRL.LDO_PYPASS_EN = 1)           | onfigured in BYPASS MODE       | 0.6                                                | 1     | 1.2                                                  | μF          |  |
|                            | LDO6 inductive load (LDO6)                                                                                     | Connected between LDO6 output (LDO6_OU                                            | Γ) and GND                     | 70                                                 | 350   | 700                                                  | μH          |  |
|                            | LDO6 load resistance (LDO6)                                                                                    |                                                                                   |                                | 15                                                 | 40    | 50                                                   | Ω           |  |
| C                          | Eiltoring consoitor ESP                                                                                        | < 100 kHz                                                                         |                                | 20                                                 | 100   | 600                                                  | mΩ          |  |
| UESR                       | Fillering capacitor ESh                                                                                        | 1 ≤ MHz f ≤ 10 MHz                                                                |                                | 1                                                  | 10    | 20                                                   | mΩ          |  |
|                            |                                                                                                                |                                                                                   | $0.9V \le V_{ m O} \le 2.15V$  | 1.2                                                |       | VCC1                                                 |             |  |
|                            |                                                                                                                |                                                                                   | $2.2V \le V_0 \le 3.3V$        | 1.2                                                |       | 5.25                                                 |             |  |
|                            |                                                                                                                | LDOLN, LDO3, LDO4, LDO5, LDO6, LDO7,                                              | $0.9V \le V_0 \le 2.15V$       | 1.75                                               |       | VCC1                                                 |             |  |
| V <sub>I(LDOx)</sub>       | Input voltage                                                                                                  | LDO8                                                                              | $2.2V \le V_{O} \le 3.3V$      | 1.75                                               |       | 5.25                                                 |             |  |
| . ,                        |                                                                                                                |                                                                                   | 0.9V ≤ V <sub>O</sub> ≤ 1.75V  | 1.75                                               |       | VCC1                                                 |             |  |
|                            |                                                                                                                | LDO9                                                                              | $1.8V \le V_0 \le 3.3V$        | 1.75                                               |       | 5.25                                                 |             |  |
|                            |                                                                                                                |                                                                                   | Bypass Mode                    | 1.75                                               |       | 3.6                                                  | V           |  |
|                            |                                                                                                                |                                                                                   | $0.9V \le V_{\odot} \le 2.15V$ | 3.6                                                |       | VCC1                                                 |             |  |
| V <sub>I(LDOUSB1)</sub>    | Input voltage                                                                                                  | LDOUSB from LDOUSB_IN1                                                            | $2.2V \le V_0 \le 3.3V$        | 36                                                 |       | 5 25                                                 |             |  |
|                            |                                                                                                                |                                                                                   | $0.9V \le V_0 \le 2.15V$       | 4.3                                                |       | VCC1                                                 |             |  |
| V <sub>I(LDOUSB2)</sub>    | Input voltage                                                                                                  | LDOUSB from LDOUSB_IN2                                                            | $2.2V \le V_{-} \le 3.3V$      | 4.3                                                |       | 5 25                                                 |             |  |
| V                          |                                                                                                                | VCC1 used for internal power supply                                               | 2.20 3 00 3 0.50               | 3 135                                              | 3.8   | 5.25                                                 |             |  |
| V CC(1)                    |                                                                                                                |                                                                                   |                                | 0.105                                              | 0.0   | 3.20                                                 | V           |  |
| V <sub>O(LDOx)</sub>       | (except LDOVRTC and LDOVANA)                                                                                   | VO(LDOX) VI(LDOX) V(LDOX)                                                         |                                | 0.0                                                | 50    | 0.0                                                  | mV          |  |
|                            | Total DC output voltage accuracy,<br>including voltage references, DC load                                     | All LDOs except LDO3, LDO4, LDOVANA, an                                           | d LDOVRTC                      | 0.99 ×<br>V <sub>O(LDOx)</sub><br>-0.014<br>0.99 × |       | 1.006 ×<br>V <sub>O(LDOx)</sub><br>+0.014<br>1.006 × |             |  |
| T <sub>DCOV(LDOx)</sub>    |                                                                                                                | LDO3, LDO4: I <sub>O</sub> ≤ 200 mA                                               |                                | V <sub>O(LDOx)</sub><br>-0.014                     |       | V <sub>O(LDOx)</sub><br>+0.014                       | v           |  |
|                            | temperature                                                                                                    | LDO3, LDO4: 200 mA < I <sub>O</sub> ≤ 300 mA                                      |                                | 0.99 ×<br>V <sub>O(LDOx)</sub><br>-0.018           |       | 1.006 ×<br>V <sub>O(LDOx)</sub><br>+0.018            | ×<br>¢<br>B |  |
|                            |                                                                                                                | LDOVRTC_OUT                                                                       |                                | 1.726                                              | 1.8   | 1.850                                                |             |  |
|                            |                                                                                                                | LDOVANA_OUT                                                                       |                                | 2.002                                              | 2.093 | 2.119                                                |             |  |
|                            |                                                                                                                | LDO1, LDO2: I <sub>O</sub> = I <sub>O</sub> max                                   |                                |                                                    |       | 150                                                  |             |  |
|                            |                                                                                                                | LDO3, LDO4: I <sub>O</sub> = 200 mA                                               |                                |                                                    |       | 290                                                  |             |  |
|                            |                                                                                                                | LDO3, LDO4: I <sub>O</sub> = I <sub>O</sub> max                                   |                                |                                                    |       | 550                                                  |             |  |
|                            |                                                                                                                | LDO5, LDO6, LDO7, LDO8: $I_0 = I_0 max$                                           |                                |                                                    |       | 290                                                  |             |  |
| V <sub>DROPOUT(LDOx)</sub> | Dropout voltage <sup>(3)</sup>                                                                                 | LDO9: I <sub>O</sub> = I <sub>O</sub> max                                         |                                |                                                    |       | 230                                                  | m\/         |  |
|                            |                                                                                                                | LDOLN: I <sub>O</sub> = I <sub>O</sub> max                                        |                                |                                                    |       | 150                                                  | IIIV        |  |
|                            |                                                                                                                | LDOLN: I <sub>O</sub> = 100 mA (Functional, not low-nois                          | e performance)                 |                                                    |       | 290                                                  |             |  |
|                            |                                                                                                                | LDOUSB – From LDOUSB_IN1: I <sub>O</sub> = I <sub>O</sub> max                     |                                |                                                    |       | 200                                                  |             |  |
|                            |                                                                                                                | LDOUSB – From LDOUSB_IN2: I <sub>o</sub> = I <sub>o</sub> max                     |                                |                                                    |       | 900                                                  |             |  |
| V <sub>DROPOUT(LDOx)</sub> | Dropout voltage (internal LDOs)                                                                                | LDOVRTC, LDOVANA: I <sub>O</sub> = I <sub>O</sub> max                             |                                |                                                    |       | 150                                                  |             |  |
|                            |                                                                                                                | LDO1, LDO2, LDO3, LDO4                                                            |                                |                                                    |       | 300                                                  |             |  |
|                            |                                                                                                                | LDO5, LDO6, LDO7                                                                  |                                |                                                    |       | 200                                                  |             |  |
| I <sub>O(LDOx)</sub>       | Output current                                                                                                 | LDO8                                                                              |                                |                                                    |       | 170                                                  |             |  |
|                            |                                                                                                                | LDO9, LDOLN                                                                       |                                |                                                    |       | 50                                                   | mA          |  |
|                            |                                                                                                                | LDOUSB                                                                            |                                |                                                    |       | 100                                                  |             |  |
|                            |                                                                                                                | LDOVANA                                                                           |                                |                                                    |       | 10                                                   |             |  |
| I <sub>O(LDOx)</sub>       | Output current, internal LDOs                                                                                  | LDOVRTC                                                                           |                                |                                                    |       | 25                                                   |             |  |
| L                          |                                                                                                                |                                                                                   |                                |                                                    |       | -                                                    |             |  |

(1) Additional information about how this parameter is specified is located in the Section 7.2.2 section.

- (2) (3) LDO output voltages are programmed separately.  $D_{V(LDOx)} = V_1 - V_0$ , where  $V_0 = V_0 nom - 2\%$
- 20 Specifications



# Electrical Characteristics: LDO Regulator (continued)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                               | PARAMETER                                                      | TEST CONDITIONS                                                                                                                                                   | MIN | TYP   | МАХ    | UNIT |
|-------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------|------|
|                               |                                                                | LDO1, LDO2                                                                                                                                                        | 380 | 600   | 1800   |      |
|                               |                                                                | LDO3, LDO4, LDO5, LDO6, LDO7, LDO8                                                                                                                                | 400 | 650   | 1300   |      |
|                               |                                                                | LDO9                                                                                                                                                              | 120 | 200   | 400    |      |
| I <sub>SHORT(LDOx)</sub>      | LDO current limitation                                         | LDOUSB                                                                                                                                                            | 120 | 250   | 600    | mA   |
|                               |                                                                | LDOLN                                                                                                                                                             | 150 | 325   | 740    |      |
|                               |                                                                | LDOVANA                                                                                                                                                           | 100 | 250   | 400    |      |
|                               |                                                                | LDOVRTC                                                                                                                                                           | 55  | 250   | 400    |      |
|                               | LDO inrush current                                             | LDO1, LDO2                                                                                                                                                        |     |       | 500    | mA   |
|                               |                                                                | I <sub>O</sub> = 0 to I <sub>O</sub> max at pin, LDO1, LDO2                                                                                                       |     | 4     | 16     |      |
|                               |                                                                | I <sub>O</sub> = 0 to 200 mA at pin, LDO3, LDO4                                                                                                                   |     | 4     | 14     |      |
| $\Delta V_{O(\Delta VI)(DC)}$ | DC load regulation $\Delta V_O$                                | $I_0 = 0$ to $I_0$ max at pin, LDO3, LDO4                                                                                                                         |     | 4     | 18     | mV   |
|                               |                                                                | $I_{0} = 0$ to $I_{0}$ max at pin, all other LDOs                                                                                                                 |     | 4     | 14     |      |
|                               |                                                                | $V_i = V_i$ min to $V_i$ max. $I_0 = I_0$ max                                                                                                                     |     | 0.1%  | 0.2%   |      |
| $\Delta V_{O(\Delta VI)(DC)}$ | DC line regulation, except VRTC,<br>$\Delta V_O / V_O$         | $V_{SYS} = V_{SYS}$ min to $V_{SYS}$ max, <sub>IO</sub> = IOUTmax. VIN constant (LDO                                                                              |     | 0.3%  | 0.75%  |      |
|                               |                                                                | preregulated), $V_0 \le 2.2 \text{ V}$                                                                                                                            |     | 0.070 | 0.7070 |      |
| DC <sub>LNR(LDOVRTC)</sub>    | DC line regulation on LDOVRTC, $\Delta V_0/V_0$                | $V_{SYS} = V_{SYS}min$ to $V_{SYS}max$ , $I_0 = I_0max$                                                                                                           |     |       | 1%     |      |
|                               | Bypass resistance of LDO9                                      | $V_{I} \ge 2.7 V$ , programmed to BYPASS                                                                                                                          |     |       | 4.2    | Ω    |
| t <sub>on</sub>               | Turnon time                                                    | $I_{O} = 0, V_{O} = 0.1 V \text{ up to } V_{O} \text{min}$                                                                                                        |     | 100   | 500    | μs   |
| t <sub>off</sub>              | Turnoff time<br>(except VRTC)                                  | $I_{O} = 0, V_{O}$ down to 10% × $V_{O}$                                                                                                                          |     | 250   | 500    | μs   |
| R <sub>DIS</sub>              | Pulldown discharge resistance at LDO<br>output, except LDOVRTC | OFF mode, pulldown enabled and LDO disabled. Also applies to bypass mode                                                                                          | 30  |       | 125    | Ω    |
|                               |                                                                | $_f = 217 \text{ Hz}, \text{ I}_0 = \text{I}_0 \text{max}$                                                                                                        | 55  | 90    |        |      |
|                               | Power supply ripple rejection, LDO1,                           | $f = 50 \text{ kHz}, I_0 = I_0 \text{max}$                                                                                                                        | 28  | 45    |        | dB   |
|                               |                                                                | $f = 1 \text{ MHz}, I_{O} = I_{O} \text{max}$                                                                                                                     | 25  | 35    |        |      |
|                               | Power supply ripple rejection, LDO3,<br>LDO4                   | $f = 217 \text{ Hz}, I_{\Omega} = 200 \text{ mA}$                                                                                                                 | 55  | 90    |        |      |
|                               |                                                                | $f = 217 \text{ Hz}, I_0 = I_0 \text{max}$                                                                                                                        | 50  | 60    |        |      |
|                               |                                                                | $f = 50 \text{ kHz}, I_0 = I_0 \text{max}$                                                                                                                        | 20  | 45    |        | dB   |
| PSRR                          |                                                                | $f = 1 \text{ MHz}, I_0 = I_0 \text{max}$                                                                                                                         | 20  | 35    |        |      |
|                               |                                                                | $f = 217 \text{ Hz}, I_0 = I_0 \text{max}$                                                                                                                        | 55  | 90    |        |      |
|                               | Power supply ripple rejection, LDO5,                           | $f = 50 \text{ kHz}, I_0 = I_0 \text{max}$                                                                                                                        | 20  | 45    |        | dB   |
|                               | LDO6, LDO7, LDO8, LDO9, LDOUSB                                 | $f = 1 \text{ MHz}, I_0 = I_0 \text{max}$                                                                                                                         | 20  | 35    |        |      |
|                               |                                                                | $f = 217 \text{ Hz}, I_0 = I_0 \text{max}$                                                                                                                        | 55  | 90    |        |      |
|                               | Power supply ripple rejection, LDOLN                           | $f = 50 \text{ kHz}$ , $l_0 = l_0 \text{max}$                                                                                                                     | 25  | 45    |        | dB   |
|                               |                                                                | $f = 1 \text{ MHz}$ , $l_0 = l_0 \text{max}$                                                                                                                      | 25  | 35    |        |      |
|                               |                                                                | For all LDOs. $T = 27^{\circ}C$                                                                                                                                   | -   | 0.1   |        |      |
| I <sub>Q(off)</sub>           | Quiescent current OFF mode                                     | For all LDOs, $T \ge 85^{\circ}C$                                                                                                                                 |     | 0.2   |        | μA   |
|                               |                                                                | $I_{\rm L} = 0 \text{ mA} (\text{LDO1}, \text{LDO2}), 0.9 \text{ V} \le V_{\rm O} \le 3.3 \text{ V}, V_{\rm O(1,DO2)} \le V_{\rm U(1,DO2)} - D_{\rm V(1,DO2)}$    |     | 39    | 70     |      |
|                               |                                                                | $l_{\rm L}$ = 0 mA (LDO3, LDO4, LDO5, LDO6, LDO7, LDO8, LDO9), V <sub>O(LDO3</sub> < V <sub>(LDO3</sub> = D <sub>v1</sub> p <sub>0</sub> ), V <sub>O(LDO3</sub> < |     | 36    | 47     |      |
|                               | Quisseent surrent I DO ON mode                                 | $H = 0 \text{ mA} (I \text{ DOI N})  V_0 \le 1.8 \text{ V}  V_{00} \text{ points} \le V_{00} \text{ points} = D_{00} \text{ points}$                              |     | 140   | 190    |      |
| IQ(on)                        | Quescent current LDO ON mode                                   | $I_{L} = 0 \text{ mA} \left( LDO(N), V_{O} \ge 1.8 \text{ V}, V_{O}(LDO_{X}) \le V_{H}(LDO_{X}) = D_{V}(LDO_{X}) \right)$                                         |     | 180   | 210    | μΑ   |
|                               |                                                                | $I_{L} = 0 \text{ mA} (LDOUSB) - IN1 \text{ Varges} \leq V_{\text{HEDOX}} = D_{\text{HEDOX}}$                                                                     |     | 45    | 65     |      |
|                               |                                                                | $I_{L} = 0 \text{ mA} (LDOUSB) = IN2 \text{ Voltors} \in V_{I(LDOx)} = D_{V(LDOx)}$                                                                               |     | 18    | 25     |      |
|                               |                                                                | $I_{\rm L} = 0$ mm (LECCCC) max, $V_{\rm O}(\rm LDOx) = V(\rm LDOx)$                                                                                              |     | 4%    | 20     |      |
| «O                            | Quiescent current coefficient LDO ON                           | $100 \text{ uA} \le L_{2} \le 1 \text{ mA}$                                                                                                                       |     | 2%    |        |      |
| uQ                            | mode, $I_{QO} = I_{Q(on)} + \alpha Q \times I_{O}$             |                                                                                                                                                                   |     | 1%    |        |      |
|                               |                                                                | $ON$ mode $L_{r} = 10$ mA to $L_{r}$ max / 2 t = t = 1 µs. All L DOs except L DO3                                                                                 |     | 170   |        |      |
|                               |                                                                | LD04, LD09, LD0LN                                                                                                                                                 | -25 |       | 25     |      |
| Tion                          | Transient load regulation AV                                   | UN mode, $I_0 = 10$ mA to 100 mA, $t_r = t_f = 1$ µs. LDO3, LDO4                                                                                                  | -25 |       | 25     | mV   |
| LDH                           |                                                                | ON mode, $I_0 = 10$ mA to $I_0$ max / 2, $t_r = t_f = 1$ µs. LDO3, LDO4                                                                                           | -40 |       | 25     |      |
|                               |                                                                | ON mode, $I_0 = 1$ mA to $I_0$ max /2, $t_r = t_f = 1$ µs. LDO9, LDOLN                                                                                            | -25 |       | 25     |      |
| L                             |                                                                | ON mode, $I_0 = 100 \ \mu\text{A}$ to $I_0 \text{max} / 2$ , $t_r = t_f = 1 \ \mu\text{s}$ .                                                                      | -50 |       | 33     |      |
| -                             | Trensient line year define AM /M                               | $V_l$ step = 600 mVpp, $t_r = t_f = 10 \ \mu s$                                                                                                                   |     | 0.25% | 0.5%   |      |
| LNR                           | ) ransient line regulation, $\Delta V_0 / V_0$                 | $V_{\text{SYS}}$ step = 600 mVpp, $t_r$ = $t_f$ = 10 $\mu s.~V_1$ constant (LDO preregulated), $V_O$ ≤ 2.2 V                                                      |     | 0.8%  | 1.6%   |      |

## Electrical Characteristics: LDO Regulator (continued)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS                                                            | MIN TYP | МАХ  | UNIT     |
|----------------------|----------------------------------------------------------------------------|---------|------|----------|
|                      | 100 Hz < <i>f</i> ≤ 10 kHz                                                 | 5000    | 8000 |          |
| Noise (except LDOLN) | $10 \text{ kHz} < f \le 100 \text{ kHz}$                                   | 1250    | 2500 | n)//2/47 |
| Noise (except LDOLN) | 100 kHz < <i>f</i> ≤ 1 MHz                                                 | 150     | 300  |          |
|                      | <i>f</i> > 1 MHz                                                           | 250     | 500  |          |
|                      | 100 Hz < $f \le 5$ kHz, I <sub>0</sub> = 50 mA, V <sub>0</sub> $\le 1.8$ V | 400     | 500  |          |
| Noise (LDOLN)        | 5 kHz < $f \le 400$ kHz, $I_0 = 50$ mA, $V_0 \le 1.8$ V                    | 62      | 125  | nV/√Hz   |
|                      | 400 kHz < $f \le 10$ MHz, $I_0 = 50$ mA, $V_0 \le 1.8$ V                   | 25      | 50   |          |
| Ripple               | LDO1, LDO2, ripple (from internal charge pump)                             |         | 5    | mVpp     |

# 5.7 Electrical Characteristics: Dual-Phase (SMPS12 and SMPS45) and Triple-Phase (SMPS123 and SMPS457) Regulators

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

|                       | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                  | MIN   | TYP | MAX  | UNIT   |
|-----------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|--------|
|                       | Input capacitance (C9, C10, C11, C12, C13)             |                                                                                                                                                                                                                  |       | 4.7 |      | μF     |
|                       | Output capacitance (C18, C19, C21, C22) <sup>(1)</sup> | SMPS12 or SMPS45 dual phase operation, per phase                                                                                                                                                                 | 33    | 47  | 57   | μF     |
|                       | Output capacitance (C20, C24) <sup>(1)</sup>           | SMPS3 and SMPS7 (triple phase operation)                                                                                                                                                                         | 33    | 47  | 57   |        |
| C <sub>ESR</sub>      | Filtering capacitor ESR                                | $1 \leq MHz f \leq 10 MHz$                                                                                                                                                                                       |       | 2   | 10   | mΩ     |
|                       | Output filter inductance (L1, L2, L3, L4, L5)          | SMPSx_SW                                                                                                                                                                                                         | 0.7   | 1   | 1.3  | μH     |
| DCRL                  | Filter inductor DC resistance                          |                                                                                                                                                                                                                  |       | 50  | 100  | mΩ     |
| V <sub>I(SMPSx)</sub> | Input voltage range, SMPSx_IN                          | V <sub>SYS</sub> (VCC1)                                                                                                                                                                                          | 3.135 |     | 5.25 | ٧      |
| V <sub>o</sub> SMPSx  | Output voltage, programmable, SMPSx                    | RANGE = 0 (value for RANGE must not be changed when SMPS is active). In Eco-mode the output voltage values are fixed (defined before Eco-mode is enabled). RANGE = 1 is not supported for Multiphase regulators. | 0.7   |     | 1.65 | v      |
|                       |                                                        | Step size, $0.7 \text{ V} \le \text{V}_{\text{O}} \le 1.65 \text{ V} (\text{RANGE} = 0)$                                                                                                                         |       | 10  |      | mV     |
|                       | DC output voltage accuracy, includes                   | Eco-mode                                                                                                                                                                                                         | -3%   |     | 4%   |        |
|                       | regulation, process and temperature                    | Forced PWM mode                                                                                                                                                                                                  | -1%   |     | 2%   |        |
|                       | Ripple, dual phase                                     | Max load, V <sub>1</sub> = 3.8 V, V_0 = 1.2 V, ESR_{CO} = 2 m\Omega, measure with 20-MHz LPF                                                                                                                     |       | 4   |      | mVPP   |
|                       | Ripple, triple phase                                   | Max load, V <sub>I</sub> = 3.8 V, V_O = 1.2 V, ESR_{CO} = 2 m\Omega, measure with 20-MHz LPF                                                                                                                     |       | 1   |      | mVPP   |
| DC <sub>LNR</sub>     | DC line regulation                                     |                                                                                                                                                                                                                  |       | 0.1 |      | %/V    |
| DC <sub>LDR</sub>     | DC load regulation                                     |                                                                                                                                                                                                                  |       | 0.1 |      | %/A    |
|                       | Transient load step response, dual phase               | $I_O$ = 0.8 to 2 A, $t_r$ = $t_f$ = 400 ns, $C_O$ = 47 $\mu F$ , L= 1 $\mu H$                                                                                                                                    |       | 3%  |      |        |
| T <sub>LDSR</sub>     | Transient load step response, triple phase             | $I_O$ = 0.8 to 2 A, $t_r$ = $t_f$ = 400 ns, $C_O$ = 47 $\mu F$ , L= 1 $\mu H$                                                                                                                                    |       | 3%  |      |        |
|                       | Transient load step response, dual or triple phase     | $I_O$ = 0.5 to 500 mA, $t_r$ = $t_t$ = 100 ns, $C_O$ = 47 $\mu F$ , L= 1 $\mu H$                                                                                                                                 |       | 3%  |      |        |
|                       | Rated output current, SMPS12                           | Advance thermal design is required to avoid thermal shutdown                                                                                                                                                     |       |     | 6    |        |
| l <sub>o</sub> max    | Rated output current, SMPS123                          | Advance thermal design is required to avoid thermal shutdown                                                                                                                                                     |       |     | 9    | А      |
|                       | Rated output current, SMPS45                           | Advance thermal design is required to avoid thermal shutdown                                                                                                                                                     |       |     | 4    |        |
|                       | Maximum output current, Eco-mode                       |                                                                                                                                                                                                                  |       |     | 5    | mA     |
|                       | High-side MOSEET forward current limit                 | SMPS123, each phase                                                                                                                                                                                              | 3.7   | 4   |      | Δ      |
| LIM HS FET            |                                                        | SMPS45, each phase                                                                                                                                                                                               | 2.7   | 3   |      | Α      |
|                       | Low side MOSEET forward ourrent limit                  | SMPS123, each phase                                                                                                                                                                                              |       | 3.7 |      | ٨      |
| 'LIM LS FET           |                                                        | SMPS45, each phase                                                                                                                                                                                               |       | 2.7 |      | ~      |
|                       | Low side MOSEET pogative current limit                 | SMPS123, phase 1                                                                                                                                                                                                 |       | 0.6 |      | ٨      |
|                       |                                                        | SMPS45, phase 4                                                                                                                                                                                                  |       | 0.6 |      | ~      |
| -                     | N-channel MOSFET on-resistance,                        | SMPS123, each phase                                                                                                                                                                                              |       | 115 |      |        |
| DS(on) HS FET         | high-side FET                                          | SMPS45, each phase                                                                                                                                                                                               |       | 115 |      | 1115.2 |
| r                     | N-channel MOSFET on-resistance, low-                   | SMPS123, each phase                                                                                                                                                                                              |       | 30  |      | m()    |
| US(on) LS FET         | side FET                                               | SMPS45, each phase                                                                                                                                                                                               |       | 30  |      | 11122  |
| t <sub>start</sub>    | Time from enable to start of the ramp                  |                                                                                                                                                                                                                  |       | 150 |      | μs     |
|                       |                                                        |                                                                                                                                                                                                                  |       |     |      |        |

(1) Additional information about how this parameter is specified is located in the Section 7.2.2 section.

22 Specifications

# Electrical Characteristics: Dual-Phase (SMPS12 and SMPS45) and Triple-Phase (SMPS123 and SMPS457) Regulators *(continued)*

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONDITIONS                                                                   | MIN                     | ТҮР                | МАХ             | UNIT  |
|---------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-------------------------|--------------------|-----------------|-------|
| t <sub>ramp</sub>   | Time from enable to 80% of $\rm V_{\rm O}$   | $C_{o} < 57 \ \mu F$ per phase, no load                                           |                         | 400                | 1000            | μs    |
|                     | Overshoot during turn-on                     |                                                                                   |                         |                    | 5%              |       |
|                     | Output voltage slew rate                     | Fixed TSTEP                                                                       |                         | 2.5                |                 | mV/μs |
|                     | Dulldeur discharge resistance et             | SMSP turned off                                                                   |                         | 300                |                 |       |
| R <sub>DIS</sub>    | SMPS2, SMPS4 output                          | SMPSx_SW, SMPS turned off. Pulldown is at the master phase<br>output.             |                         | 9                  | 22              | Ω     |
|                     |                                              | Between SMPS1_2_FDBK, SMPS1_2_FDBK_GND                                            | 380                     |                    | 1300            |       |
| R <sub>SENSE</sub>  | Input resistance for remote sense/sense line | Between SMPS4_5_FDBK, SMPS4_5_FDBK_GND                                            | 380                     |                    | 1300            | kΩ    |
|                     |                                              | SMPS3_FDBK input resistance                                                       | 380                     |                    | 1300            |       |
| I <sub>Q(off)</sub> | Quiescent current – OFF mode                 | $I_L = 0 \text{ mA}$                                                              |                         | 0.1                | 1               | μA    |
|                     |                                              | Eco-mode, device not switching, V <sub>O</sub> < 1.8 V                            |                         | 13.5               | 19              |       |
|                     | Quiescent current - ON mode, dual or         | Eco-mode, device not switching, $V_0 \ge 1.8 V$                                   |                         | 15                 | 21              | μΑ    |
| -0(01)              | triple phase                                 | FORCED_PWM mode, $I_L$ = 0 mA, $V_I$ = 3.8 V, device switching, 1-phase operation |                         | 11                 |                 | mA    |
| N/                  | Dowersend threshold                          | SMPS output voltage rising, referenced to programmed output voltage               |                         | -7.5%              |                 |       |
| V SMPSPG            | Powergood Infestiola                         | SMPS output voltage falling, referenced to programmed output voltage              |                         | -12.5%             |                 |       |
|                     |                                              | IL_AVG_COMP_rising                                                                | l <sub>o</sub> max– 20% | l <sub>o</sub> max | $I_0max + 20\%$ |       |
| IL_AVG_COMP         | Powergood: GPADC monitoring SMPS             | IL_AVG_COMP_falling, 3A-phase                                                     | IL_AVG_COMP_rising - 5% |                    | – 5%            |       |
|                     |                                              | IL_AVG_COMP_falling, 2A-phase                                                     | IL_AVG_COMP_rising - 8% |                    |                 |       |

# 5.8 Electrical Characteristics: Stand-Alone Regulators (SMPS3, SMPS6, SMPS7, SMPS8, and SMPS9)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                       | PARAMETER                                                   | TEST CONDITIONS                                                                                                                                                | MIN   | ТҮР | MAX  | UNIT |
|-----------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
|                       | Input capacitance (C11, C14, C15, C16, C17)                 |                                                                                                                                                                |       | 4.7 |      | μF   |
|                       | Output capacitance (C20, C23, C24, C25, C26) <sup>(1)</sup> | SMPSx operation                                                                                                                                                | 33    | 47  | 57   | μF   |
| C <sub>ESR</sub>      | Filtering capacitor DC ESR                                  | $1 \leq MHz f \leq 10 MHz$                                                                                                                                     |       | 2   | 10   | mΩ   |
|                       | Output filter inductance (L3, L6, L7, L8, L9)               | SMPSx_SW                                                                                                                                                       | 0.7   | 1   | 1.3  | μH   |
| DCRL                  | Filter inductor DC resistance                               |                                                                                                                                                                |       | 50  | 100  | mΩ   |
| V <sub>I(SMPSx)</sub> | Input voltage range, SMPSx_IN                               | VSYS (VCC1)                                                                                                                                                    | 3.135 |     | 5.25 | ۷    |
| V <sub>o</sub> SMPSx  |                                                             | RANGE = 0 (value for RANGE must not be changed when SMPS is<br>active). In Eco-mode the output voltage value is fixed (defined before<br>Eco-mode is enabled). | 0.7   |     | 1.65 | V    |
|                       | Output voltage, programmable, SMPSx                         | RANGE = 1 (value for RANGE must not be changed when SMPS is<br>active). In Eco-mode the output voltage value is fixed (defined before<br>Eco-mode is enabled). | 1     |     | 3.3  | v    |
|                       |                                                             | Step size, $0.7 \text{ V} \le \text{V}_{\text{O}} \le 1.65 \text{ V}$                                                                                          |       | 10  |      |      |
|                       |                                                             | Step size, 1 V $\leq$ V <sub>O</sub> $\leq$ 3.3 V                                                                                                              |       | 20  |      | IIIV |
|                       | DC output voltage accuracy, includes                        | Eco-mode                                                                                                                                                       | -3%   |     | 4%   |      |
|                       | regulation, process and temperature                         | PWM mode                                                                                                                                                       | -1%   |     | 2%   |      |
|                       | Ripple                                                      | Max load, V <sub>I</sub> = 3.8 V, V <sub>O</sub> = 1.2 V, ESR <sub>CO</sub> = 2 mΩ, measure with 20-MHz LPF                                                    |       | 8   |      | mVPP |
| DC <sub>LNR</sub>     | DC line regulation                                          | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                                                                                                                   |       | 0.1 |      | %/V  |
| DC <sub>LDR</sub>     | DC load regulation                                          | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                                                                                                                   |       | 0.1 |      | %/A  |
| т                     | Transient load sten response                                | SMPS3, SMPS6, SMPS7 , $I_{OUT}$ = 0.5 to 500 mA, $t_r$ = 100 ns, $C_O$ = 47 $\mu F$ , L = 1 $\mu H$                                                            |       | 3%  |      |      |
| LDSR                  | Transient load step response                                | SMPS8, SMPS9, $I_O$ = 0.5 to 500 mA, $t_r$ = 1 $\mu s,~C_O$ = 47 $\mu F$ , L = 1 $\mu H$                                                                       |       | 3%  |      |      |

(1) Additional information about how this parameter is specified is located in the Section 7.2.2 section.

# Electrical Characteristics: Stand-Alone Regulators (SMPS3, SMPS6, SMPS7, SMPS8, and SMPS9) *(continued)*

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                            | PARAMETER                               | TEST CONDITIONS                                                                                            | MIN                      | ТҮР            | МАХ       | UNIT  |
|----------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------|----------------|-----------|-------|
|                            |                                         | $V_i \ge 3 V$<br>Advance thermal design is required to avoid thermal shutdown                              |                          |                | 3         |       |
|                            | Rated output current, SMPS3             | $V_{\rm I} < 3 \ V$ Advance thermal design is required to avoid thermal shutdown                           |                          |                | 2         |       |
| I <sub>o</sub> max         | Detect extract CMDCC                    | When OTP programmed with BOOST_CURRENT = 0<br>Advance thermal design is required to avoid thermal shutdown |                          |                | 2         | А     |
|                            | Rated output current, SMPS6             | When OTP programmed with BOOST_CURRENT = 1<br>Advance thermal design is required to avoid thermal shutdown |                          |                | 3         |       |
|                            | Rated output current, SMPS7             | Advance thermal design is required to avoid thermal shutdown                                               |                          |                | 2         |       |
|                            | Rated output current, SMPS8, SMPS9      | Advance thermal design is required to avoid thermal shutdown                                               |                          |                | 1         |       |
|                            | Maximum output current, Eco-mode        |                                                                                                            |                          |                | 5         | mA    |
|                            |                                         | SMPS3 and SMPS6 in 3-A mode                                                                                | 3.7                      | 4              |           |       |
| ILIM HS FET                | High-side MOSFET forward current limit  | SMPS6 in 2-A mode, SMPS7                                                                                   | 2.7                      | 3              |           | Α     |
|                            |                                         | SMPS8, SMPS9                                                                                               | 1.7                      | 2              |           |       |
|                            |                                         | SMPS3 and SMPS6 in 3-A mode                                                                                |                          | 3.7            |           |       |
| ILIM LS FET                | Low-side MOSFET forward current limit   | SMPS6 in 2-A mode, SMPS7                                                                                   |                          | 2.7            |           | А     |
|                            |                                         | SMPS8, SMPS9                                                                                               |                          | 1.7            |           |       |
| Low-side                   |                                         | SMPS3 and SMPS6 in 3-A mode                                                                                |                          | 0.6            |           |       |
|                            | Low-side MOSFET negative current limit  | SMPS6 in 2-A mode, SMPS7                                                                                   |                          | 0.6            |           | А     |
|                            |                                         | SMPS8, SMPS9                                                                                               |                          | 0.6            |           |       |
| r <sub>DS(on)</sub> HS FET |                                         | SMPS3                                                                                                      |                          | 115            |           |       |
|                            | N-channel MOSFET on-resistance          | SMPS6, SMPS7                                                                                               |                          | 115            |           | mΩ    |
|                            | (nigh-side FET)                         | SMPS8, SMPS9                                                                                               |                          | 180            |           |       |
|                            |                                         | SMPS3                                                                                                      |                          | 30             |           |       |
| r <sub>DS(op) LS FET</sub> | N-channel MOSFET on-resistance (low-    | SMPS6, SMPS7                                                                                               |                          | 30             |           | mΩ    |
| 20(01) 20121               | SIDE FEI)                               | SMPS8, SMPS9                                                                                               |                          | 79             |           |       |
| t <sub>start</sub>         | Time from enable to start of the ramp   |                                                                                                            |                          | 150            |           | μs    |
| t <sub>ramp</sub>          | Time from enable to 80% of $V_{\Omega}$ | $C_0 < 57 \ \mu\text{F}$ , no load                                                                         |                          | 400            | 1000      | μs    |
|                            | Overshoot during turn-on                |                                                                                                            |                          |                | 5%        |       |
|                            | Output voltage slew rate                | Fixed TSTEP, only available on SMPS6, SMPS8                                                                |                          | 2.5            |           | mV/µs |
|                            | Pulldown discharge resistance at        | SMPSx_FDBK, SMPS turned off                                                                                |                          | 300            |           |       |
| R <sub>DIS</sub>           | SMPSx output                            | SMPSx SW. SMPS turned off                                                                                  |                          | 9              | 22        | Ω     |
| O(off)                     | Quiescent current – OFF mode            | $I_{\rm L} = 0 \mathrm{mA}$                                                                                |                          | 0.1            | 1         | uА    |
| Q(01)                      |                                         | Eco-mode, device not switching, $V_{\odot} < 1.8$ V                                                        |                          | 12             | 15        | P.    |
|                            | Quiescent current - ON mode - SMPS3.    | Eco-mode, device not switching, $V_0 \ge 1.8 \text{ V}$                                                    |                          | 13.5           | 23        | μA    |
| I <sub>Q(on)</sub>         | SMPS6, SMPS7                            | FORCED_PWM mode, $I_L = 0$ mA,<br>$V_1 = 3.8$ V, device switching                                          |                          | 11             |           | mA    |
|                            |                                         | Eco-mode, device not switching, $V_{\odot} < 1.8$ V                                                        |                          | 10.5           | 15        |       |
|                            | Quiescent current - ON mode - SMPS8,    | Eco-mode, device not switching, $V_0 \ge 1.8 \text{ V}$                                                    |                          | 12             | 23        | μA    |
| IQ(on)                     | SMPS9                                   | FORCED_PWM mode, $I_L = 0$ mA,<br>$V_1 = 3.8$ V, device switching                                          |                          | 7              |           | mA    |
|                            | <b>_</b>                                | SMPS output voltage rising, referenced to programmed output voltage                                        |                          | -7.5%          |           |       |
| V <sub>SMPSPG</sub>        | Powergood threshold                     | SMPS output voltage falling, referenced to programmed output voltage                                       |                          | -12.5%         |           |       |
|                            |                                         | IL_AVG_COMP_rising                                                                                         | l <sub>o</sub> max – 20% | Iomax Ior      | nax + 20% |       |
| IL_AVG_COMP                | Powergood: GPADC monitoring SMPS        | IL_AVG_COMP_falling, 3-A phase                                                                             | IL_AVG C                 | OMP_rising -   | 5%        |       |
|                            |                                         | IL_AVG_COMP_falling, 2-A phase                                                                             | IL_AVG_C                 | OMP_rising - { | 3%        |       |

#### 5.9 Electrical Characteristics: Reference Generator (Bandgap)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

| PARAMETER           | TEST CONDITIONS              | MIN | TYP  | MAX  | UNIT |
|---------------------|------------------------------|-----|------|------|------|
| Filtering capacitor | Connected from VBG to REFGND | 30  | 100  | 150  | nF   |
| Input voltage (VI)  |                              | 2.1 | 3.8  | 5.25 | V    |
| Output voltage      |                              |     | 0.85 |      | V    |
| Ground current      |                              |     | 20   | 40   | μA   |
| Start-up time       |                              |     | 1    | 3    | ms   |

# 5.10 Electrical Characteristics: 16-MHz Crystal Oscillator, 32-kHz RC Oscillator, and Output Buffers

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| PARAMETER                                 | TEST CONDITIONS                                                                         | MIN  | ТҮР    | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------------------------------------|------|--------|-----|------|
| CRYSTAL CHARACTERISTICS                   |                                                                                         |      |        |     |      |
| Crystal frequency                         | Typical with specified load capacitors                                                  |      | 16.384 |     | MHz  |
| Crystal frequency tolerance               | Parameter of crystal; $T_A = 27^{\circ}C$                                               | -20  |        | 20  | ppm  |
| Crystal motional inductance               | Parameter of crystal                                                                    | 23   | 33     | 43  | mH   |
| Crystal series resistance                 | At fundamental frequency                                                                |      |        | 90  | Ω    |
| Oscillator drive power                    | The power dissipated in the crystal during oscillator operation                         |      | 15     | 120 | μW   |
| Load capacitance                          | Corresponding to crystal frequency, including parasitic capacitances                    | 9    | 10     | 11  | pF   |
| Crystal shunt capacitance                 | Parameter of crystal                                                                    | 0.5  |        | 4   | pF   |
| Oscillator frequency drift                | $T_{\rm J}$ from –40°C to 125°C, VCC1 from 3.15 V to 5.25 V Excluding crystal tolerance | -50  |        | 50  | ppm  |
| Oscillator startup time                   | Time from VCC1 > 3.15 V until 32-kHz clock output is available from crystal oscillator  |      |        | 10  | ms   |
| 32-kHz RC OSCILLATOR                      |                                                                                         |      |        |     |      |
| Output frequency low-level output voltage |                                                                                         |      | 32768  |     | Hz   |
| Output frequency accuracy                 | After trimming, $T_A = 27^{\circ}C$                                                     | -10% | 0      | 10% |      |
| Cycle jitter (RMS)                        |                                                                                         |      |        | 10% |      |
| Output duty cycle                         |                                                                                         | 40%  | 50%    | 60% |      |
| Settling time                             |                                                                                         |      |        | 150 | μs   |
| Active current consumption                |                                                                                         |      | 4      | 8   | μA   |
| Power-down current                        |                                                                                         |      |        | 30  | nA   |
| CLK32KGO OUTPUT BUFFER                    |                                                                                         |      |        |     |      |
| Logic output external load                |                                                                                         | 5    | 35     | 50  | pF   |
| Rise and fall time                        | C <sub>L</sub> = 35 pF, 10% to 90%                                                      | 5    | 50     | 100 | ns   |
| Duty cycle                                | Logic output signal                                                                     | 40%  | 50%    | 60% |      |
| CLK32KGO1V8 OUTPUT BUFFER                 |                                                                                         |      |        |     |      |
| Settling time                             |                                                                                         |      | 25     | 50  | μs   |
| Active current consumption                |                                                                                         | 5    | 7      | 10  | μA   |
| Power-down current                        |                                                                                         |      |        | 30  | nA   |
| Duty cycle degradation contribution       |                                                                                         | -2%  |        | 2%  |      |
| External output load                      |                                                                                         | 5    | 10     | 50  | pF   |
| Output delay time                         | Output load = 10 pF                                                                     |      | 15     | 30  | ns   |
| Output rise/fall time                     | Output load = 10 pF                                                                     | 7.5  |        | 20  | ns   |
| SYNCCLKOUT OUTPUT BUFFER                  |                                                                                         |      |        |     |      |
| Logic output external load                |                                                                                         | 5    | 35     | 50  | pF   |
| Rise and fall time                        | C <sub>L</sub> = 35 pF, 10% to 90%                                                      | 5    | 50     | 100 | ns   |

# Electrical Characteristics: 16-MHz Crystal Oscillator, 32-kHz RC Oscillator, and Output Buffers *(continued)*

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| PARAMETER  | TEST CONDITIONS     | MIN | TYP | MAX | UNIT |
|------------|---------------------|-----|-----|-----|------|
| Duty cycle | Logic output signal | 40% | 50% | 60% |      |

### 5.11 Electrical Characteristics: DC-DC Clock Sync

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                       | PARAMETER                                                                                                             | TEST CONDITIONS | MIN           | TYP  | MAX           | UNIT       |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------|---------------|------|---------------|------------|
| SYNC CLOCH            | SPECIFICATION AND DITHE                                                                                               | R PARAMETERS    |               |      |               |            |
| <i>f</i> sync         | The allowed range of the external sync clock input                                                                    |                 | 1.7           | 2.2  | 2.7           | MHz        |
| A <sub>DITHER</sub>   | Dither amplitude                                                                                                      |                 |               |      | 128           | kHz        |
| M <sub>DITHER</sub>   | Dither slope                                                                                                          |                 |               |      | 1.35          | kHz/<br>µs |
| SYNC DC-DC            | DIGITAL CLOCK INPUT                                                                                                   |                 |               |      |               |            |
| V <sub>IL</sub>       | Low-level input on SYNCDCDC pin                                                                                       |                 | -0.3          | 0    | 0.3 ×<br>VRTC | V          |
| V <sub>IH</sub>       | High-level input on<br>SYNCDCDC pin                                                                                   |                 | 0.7 ×<br>VRTC | VRTC | 5.25          | v          |
|                       | Duty cycle of SYNCDCDC<br>input signal                                                                                |                 | 20%           |      | 80%           |            |
|                       | Hysteresis of input buffer                                                                                            |                 | 0.1 ×<br>VRTC |      |               | v          |
| SYNC CLOCH            | AND FREQUENCY FALLBAC                                                                                                 | СК              |               |      |               |            |
| f <sub>fallback</sub> | Fall-back frequency                                                                                                   |                 | 1.98          | 2.2  | 2.42          | MHz        |
| $f_{SAT,LO}$          | The low saturation frequency<br>output of the PLL                                                                     |                 |               |      | 1.65          | MHz        |
| fsat,ні               | The high saturation<br>frequency output of the PLL                                                                    |                 | 2.8           |      |               | MHz        |
| fsettle               | Time from initial application<br>or removal of sync clock until<br>PLL output has settled to 1%<br>of its final value |                 |               |      | 100           | μs         |
| ferror                | The steady-state percent difference between f <sub>SYNC</sub> and the switching frequency                             |                 | -1%           |      | 1%            |            |
| t <sub>d</sub>        | Time delay between<br>corresponding staggered<br>phases                                                               |                 | 15            | 30   | 45            | ns         |

## 5.12 Electrical Characteristics: 12-Bit Sigma-Delta ADC

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                     | PARAMETER                           | TEST CONDITIONS                      | MIN | TYP  | MAX  | UNIT |
|---------------------|-------------------------------------|--------------------------------------|-----|------|------|------|
| I <sub>Q(on)</sub>  | Current consumption                 | During conversion                    |     | 1500 | 1600 | μΑ   |
| I <sub>Q(off)</sub> | OFF mode current                    | GPADC is not enabled (no conversion) |     |      | 1    | μA   |
| f                   | Running frequency                   |                                      |     | 2.5  |      | MHz  |
|                     | Resolution                          |                                      |     | 12   |      | Bit  |
|                     | Number of available external inputs |                                      |     | 3    |      |      |
|                     | Number of available internal inputs |                                      |     | 5    |      |      |

# Electrical Characteristics: 12-Bit Sigma-Delta ADC (continued)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$  (unless otherwise noted)

|                  | PARAMETER                                                                | TEST CONDITIONS                                                                              | MIN          | TYP         | MAX       | UNIT      |
|------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------|-------------|-----------|-----------|
|                  | Turnen time                                                              | Active or sleep with VANA ON and<br>RC15MHZ_ON_IN_SLEEP = 1 or sleep with<br>GPADC_FORCE = 1 |              | 0           |           | μs        |
|                  | rumon une                                                                | Sleep or OFF                                                                                 |              | 794         |           | μs        |
|                  |                                                                          | Sleep with VANA enabled                                                                      |              | 282         |           | μs        |
|                  | Gain error (without scaler)                                              |                                                                                              | -3.5%        |             | 3.5%      |           |
|                  | Gain error of the scaler                                                 |                                                                                              | -1%          |             | 1%        |           |
|                  | Offset before trimming                                                   |                                                                                              | -50          |             | 50        | LSB       |
|                  | Offset drift after trimming                                              | Temperature and supply                                                                       | -2           |             | 2         | LSB       |
|                  | Gain error drift (after trimming, including reference voltage)           | Temperature and supply                                                                       | -0.6%        |             | 0.2%      |           |
| INL              | Integral nonlinearity                                                    | Best fitting                                                                                 | -3.5         |             | 3.5       | LSB       |
| DNL              | Differential nonlinearity                                                |                                                                                              | -1           |             | 3.5       | LSB       |
|                  | Input capacitance                                                        | GPADC_IN0-GPADC_IN2                                                                          |              | 0.5         |           | pF        |
|                  |                                                                          | Source resistance without capacitance                                                        |              |             | 20        | kΩ        |
|                  | Source input impedance                                                   | Source capacitance with > 20-k $\Omega$ source resistance                                    | 100          |             |           | nF        |
|                  | GPADC_VREF voltage<br>reference                                          |                                                                                              | 1.237        | 1.25        | 1.263     | V         |
|                  | Load current for<br>GPADC_VREF                                           |                                                                                              |              |             | 200       | μA        |
|                  | Input range (sigma-delta                                                 | Typical range                                                                                | 0            |             | 1.250     | v         |
|                  | ADC)                                                                     | Assured range without saturation                                                             | 0.01         |             | 1.215     | v         |
|                  | Conversion time                                                          | 1 channel, EXTEND_DELAY = 0                                                                  |              | 113         |           |           |
|                  |                                                                          | 1 channel, EXTEND_DELAY = 1                                                                  |              | 563         |           | μs        |
|                  |                                                                          | 2 channels                                                                                   |              | 223         |           |           |
|                  |                                                                          | CURRENT_SRC_CH0[1:0] = 00 (default)                                                          |              | 0           |           |           |
|                  |                                                                          | CURRENT_SRC_CH0[1:0] = 01                                                                    | 4.5          | 5.13        | 5.75      |           |
|                  | GPADC_IN0 current source                                                 | CURRENT_SRC_CH0[1:0] = 10                                                                    | 14.45        | 15.55       | 16.65     | μΑ        |
|                  |                                                                          | CURRENT_SRC_CH0[1:0] = 11                                                                    | 19.2         | 20.7        | 22.1      |           |
|                  | SMPS current monitoring (GPADC Channel 11)                               |                                                                                              | See Equation | on 1 and Ec | quation 2 |           |
| I <sub>FS0</sub> | Channel 11 SMPS output<br>current measurement gain<br>factor             |                                                                                              |              | 3.958       |           | А         |
| I <sub>OS0</sub> | Channel 11 SMPS output<br>current measurement current<br>offset          |                                                                                              |              | 0.652       |           | А         |
| TC_R0            | Channel 11 SMPS output<br>current measurement<br>temperature coefficient |                                                                                              |              | -1090       |           | ppm/<br>C |
|                  |                                                                          | SMPS3, SMPS6, SMPS7 $I_{L_{error}}$ (%) = $I_{L_{meas}} / I_{L} \times 100$ at 1 A, 25°C     | -13%         |             | 13%       |           |
|                  | SMPS output current                                                      | SMPS6, SMPS7 $I_{L\_error}$ (%) = $I_{LOAD\_meas} / I_{L} \times 100$ at 2 A, 25°C           | -9%          |             | 9%        |           |
|                  |                                                                          | SMPS3 I <sub>L_error</sub> (%) = I <sub>L_meas</sub> / I <sub>L</sub> × 100 at 3 A, 25°C     | -8%          |             | 8%        |           |
|                  | (%), GPADC trimmed                                                       | SMPS45 I <sub>L_error</sub> (%) = I <sub>L_meas</sub> / I <sub>L</sub> × 100 at 4 A, 25°C    | -7%          |             | 7%        |           |
|                  |                                                                          | SMPS12 $I_{L_{error}}$ (%) = $I_{L_{meas}} / I_{L} \times 100$ at 6 A, 25°C,                 | -7%          |             | 7%        |           |
|                  |                                                                          | SMPS123 I <sub>L_error</sub> (%) = I <sub>L_meas</sub> / I <sub>L</sub> × 100 at 9 A, 25°C   | -7%          |             | 7%        |           |

## 5.13 Electrical Characteristics: Thermal Monitoring and Shutdown

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| •                   | <b>0</b> 1 <b>0</b>                                  |                                                                                | ,   |     |     |      |
|---------------------|------------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
|                     | PARAMETER                                            | TEST CONDITIONS                                                                | MIN | ТҮР | MAX | UNIT |
|                     |                                                      | Rising threshold, THERM_HD_SEL[1:0] = 00                                       | 104 | 117 | 129 |      |
|                     |                                                      | Falling threshold, THERM_HD_SEL[1:0] = 00                                      | 95  | 108 | 119 |      |
|                     |                                                      | Rising threshold, THERM_HD_SEL[1:0] = 01                                       | 109 | 121 | 133 |      |
|                     | Hot-die temperature                                  | Falling threshold, THERM_HD_SEL[1:0] = 01                                      | 99  | 112 | 124 | ~    |
|                     | threshold                                            | Rising threshold, THERM_HD_SEL[1:0] = 10                                       | 113 | 125 | 136 | °C   |
|                     |                                                      | Falling threshold, THERM_HD_SEL[1:0] = 10                                      | 104 | 116 | 128 |      |
|                     |                                                      | Rising threshold, THERM_HD_SEL[1:0] = 11                                       | 117 | 130 | 143 |      |
|                     |                                                      | Falling threshold, THERM_HD_SEL[1:0] = 11                                      | 108 | 120 | 132 |      |
|                     |                                                      | Rising threshold                                                               | 133 | 148 | 163 |      |
|                     | i nermai shutdown threshold                          | Falling threshold                                                              | 111 | 123 | 135 | °C   |
|                     | Off ground current (two                              | Device in OFF state, $V_{CC1} = 3.8 \text{ V}, \text{ T} = 25^{\circ}\text{C}$ |     |     | 0.1 |      |
| I <sub>Q(off)</sub> | sensors on the die,<br>specification for one sensor) | Device in OFF state                                                            |     |     | 0.5 | μA   |
|                     | On ground current (two                               | Device in ACTIVE state, $V_{CC1}$ = 3.8 V, T = 25°C                            |     | 7   | 15  |      |
| I <sub>Q(on)</sub>  | sensors on the die,<br>specification for one sensor) | Device in ACTIVE state, GPADC measurement                                      |     | 25  | 40  | μA   |

#### 5.14 Electrical Characteristics: System Control Thresholds

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| PARAMETER                                  | TEST CONDITIONS             | MIN  | ТҮР  | MAX  | UNIT |
|--------------------------------------------|-----------------------------|------|------|------|------|
| POR (power-on reset) rising-edge threshold | Measured on VCC1 pin        | 2    | 2.15 | 2.5  | V    |
| POR falling-edge threshold                 | Measured on VCC1 pin        | 1.9  | 2    | 2.1  | V    |
| POR hysteresis                             | Rising edge to falling edge | 40   |      | 300  | mV   |
| VSYS_LO, measured on VCC1 pin              | Voltage range, 50-mV steps  | 2.75 |      | 3.10 | V    |
|                                            | Voltage accuracy            | -50  |      | 95   | mV   |
| VSYS_LO hysteresis                         | Falling edge to rising edge | 75   |      | 460  | mV   |
| VEVE III measured on VCC SENSE nin         | Voltage range, 50-mV steps  | 2.9  |      | 3.85 | V    |
| VSYS_HI, measured on VCC_SENSE pin         | Voltage accuracy            | -55  |      | 105  | mV   |
| VSYS_MON, measured on VCC_SENSE            | Voltage range, 50-mV steps  | 2.75 |      | 4.6  | V    |
| pin                                        | Voltage accuracy            | -70  |      | 140  | mV   |
| VBUS Detection (VBUS wake-up               | Rising Threshold            | 2.9  |      | 3.6  | V    |
| comparator threshold)                      | Falling Threshold           | 2.8  |      | 3.3  | V    |

### 5.15 Electrical Characteristics: Current Consumption

Over operating free-air temperature range, typical values are at T<sub>A</sub> = 27°C (unless otherwise noted)

| PARAMETER                          | TEST CONDITION                                                                                              | ONS                  | MIN | TYP  | MAX  | UNIT |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|-----|------|------|------|--|
| OFF MODE                           |                                                                                                             |                      |     |      |      |      |  |
| Current consumption in<br>OFF mode | VSYS (VCC1) = 3.8 V                                                                                         |                      |     | 20   | 45   | μA   |  |
| SLEEP MODE                         |                                                                                                             |                      |     |      |      |      |  |
|                                    | LDO2 and LDO9 enabled without load,                                                                         | VSYS (VCC1) = 3.8 V  |     | 120  | 180  |      |  |
| Current consumption in             | 16-MHz oscillator completely disabled<br>with system clock coming solely on<br>internal 32KHz RC oscillator | VSYS (VCC1) = 5.25 V |     | 150  | 225  | μA   |  |
|                                    | LDO2 and LDO9 enabled without load,                                                                         | VSYS (VCC1) = 3.8 V  |     | 2.64 | 2.81 |      |  |
|                                    | 16-MHz oscillator enabled                                                                                   | VSYS (VCC1) = 5.25 V |     | 3.3  | 3.5  | ШA   |  |



www.ti.com

#### 5.16 Electrical Characteristics: Digital Input Signal Parameters

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$ , VIO refers to the VIO\_IN pin, VSYS to the VCC1 pin (unless otherwise noted)

|                 | PARAMETER                                                            | TEST CONDITIONS                             | MIN            | ТҮР       | MAX                     | UNIT |
|-----------------|----------------------------------------------------------------------|---------------------------------------------|----------------|-----------|-------------------------|------|
| PWRON, RP       | WRON                                                                 | •                                           |                |           |                         | •    |
| V <sub>IL</sub> | Low-level input voltage<br>related to VSYS (VCC1 pin<br>reference)   |                                             | -0.3           | 0         | 0.35 ×<br>VSYS          | v    |
| V <sub>IH</sub> | High-level input voltage<br>related to VSYS (VCC1 pin<br>reference)  |                                             | 0.65 ×<br>VSYS | VSYS      | VSYS +<br>0.3 ≤<br>5.25 | v    |
|                 | Hysteresis                                                           |                                             | 0.05 ×<br>VSYS |           |                         | V    |
| ENABLE1, G      | PIO_4, GPIO_6, I2C1_SCL_SC                                           | K, I2C1_SDA_SDI, I2C2_SCL_SCE, I2C2_SDA_SDO | 1              |           |                         |      |
| V <sub>IL</sub> | Low-level input voltage<br>related to VIO (VIO_IN pin<br>reference)  |                                             | -0.3           | 0         | 0.3 ×<br>VIO            | v    |
| V <sub>IH</sub> | High-level input voltage<br>related to VIO (VIO_IN pin<br>reference) |                                             | 0.7 ×<br>VIO   | VIO       | VIO +<br>0.3            | v    |
|                 | Hysteresis                                                           |                                             | 0.05 ×<br>VIO  |           |                         | V    |
| C <sub>B</sub>  | Capacitive load for SDA and SCL in I2C mode                          |                                             |                |           | 400                     | pF   |
| BOOT0, PWI      | RDOWN, RESET_IN, NSLEEP, I                                           | NRESWARM, GPIO_0, GPIO_1, GPIO_2, GPIO_3, G | PIO_5, GPIC    | )_7 OR PO | WERHOL                  | D    |
| V <sub>IL</sub> | Low-level input voltage<br>related to VRTC                           |                                             | -0.3           | 0         | 0.3 ×<br>VRTC           | V    |
| VIH             | High-level input voltage related to VRTC                             |                                             | 0.7 ×<br>VRTC  | VRTC      | VRTC +<br>0.3           | V    |
|                 | Hysteresis                                                           |                                             | 0.05 ×<br>VRTC |           |                         | V    |
|                 | Input voltage maximum for<br>RESET_IN and GPIO_7                     |                                             |                |           | 5.25                    | v    |
| BOOT1           |                                                                      | •                                           |                |           |                         | •    |
| VIL             | Low-level input voltage related to VRTC                              |                                             | -0.3           | 0         | 0.3 ×<br>VRTC           | v    |
| VIH             | High-level input voltage related to VRTC                             |                                             | 0.95 ×<br>VRTC | VRTC      | VRTC +<br>0.3           | v    |

#### 5.17 Electrical Characteristics: Digital Output Signal Parameters

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$ , VIO refers to the VIO\_IN pin, VSYS to the VCC1 pin (unless otherwise noted)

|                 | PARAMETER                                          | TEST CONDITIONS          | MIN            | TYP MAX | UNIT |  |
|-----------------|----------------------------------------------------|--------------------------|----------------|---------|------|--|
| REGEN1          | , REGEN2                                           |                          |                |         |      |  |
|                 | Low-level output voltage,                          | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |  |
| VOL             | push-pull and open-drain                           | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |  |
| V <sub>OH</sub> | High-level output voltage,                         | I <sub>OH</sub> = 2 mA   | VSYS –<br>0.45 | VSYS    | V    |  |
|                 | push-pull                                          | I <sub>OH</sub> = 100 μA | VSYS –<br>0.2  | VSYS    | V    |  |
|                 | Supply for external pullup resistor, open-drain    |                          |                | VSYS    | v    |  |
| GPIO_1          | GPIO_1 or VBUSDET, GPIO_2                          |                          |                |         |      |  |
| V <sub>OL</sub> | Low-level output voltage, push-pull and open-drain | I <sub>OL</sub> = 10 mA  | 0              | 0.4     | V    |  |

# Electrical Characteristics: Digital Output Signal Parameters (continued)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}$ C, VIO refers to the VIO\_IN pin, VSYS to the VCC1 pin (unless otherwise noted)

|                 | PARAMETER                                           | TEST CONDITIONS          | MIN            | TYP MAX | UNIT |
|-----------------|-----------------------------------------------------|--------------------------|----------------|---------|------|
| Maria           | High-level output voltage,<br>push-pull             | I <sub>OH</sub> = 2 mA   | VSYS –<br>0.45 | VSYS    | v    |
| • OH            |                                                     | I <sub>OH</sub> = 100 μA | VSYS –<br>0.2  | VSYS    | V    |
|                 | Supply for external pullup resistor, open-drain     |                          |                | VSYS    | V    |
| INT             |                                                     | 1                        |                |         | r    |
| Vol             | Low-level output voltage,                           | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |
| VOL             | push-pull and open-drain                            | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| V <sub>OH</sub> | High-level output voltage,<br>push-pull (VIO_IN pin | I <sub>OH</sub> = 2 mA   | VIO –<br>0.45  | VIO     | V    |
|                 | reference)                                          | I <sub>OH</sub> = 100 μA | VIO – 0.2      | VIO     | V    |
|                 | Supply for external pullup resistor, open-drain     |                          |                | VIO     | V    |
| GPIO_4 or S     | YSEN1, GPIO_6 or SYSEN2, I                          | RESET_OUT                |                |         |      |
| V.              | Low-level output voltage,                           | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |
| VOL             | push-pull                                           | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| V <sub>OH</sub> | High-level output voltage,<br>push-pull (VIO_IN pin | I <sub>OH</sub> = 2 mA   | VIO –<br>0.45  | VIO     | V    |
|                 | reference)                                          | I <sub>OH</sub> = 100 μA | VIO – 0.2      | VIO     | V    |
| POWERGOC        | D                                                   | 1                        |                |         | r    |
| Vo              | Low-level output voltage, open-drain                | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |
| VOL             |                                                     | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
|                 | Supply for external pullup resistor, open-drain     |                          |                | VRTC    | V    |
| GPIO5           |                                                     |                          |                |         |      |
| Vai             | Low-level output voltage, open-drain                | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |
| VOL             |                                                     | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| Vol             | Low-level output voltage,<br>push-pull              | I <sub>OL</sub> = 2 mA   | 0              | 0.45    | V    |
| · 0L            |                                                     | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| Vau             | High-level output voltage,<br>push-pull             | I <sub>OH</sub> = 2 mA   | VRTC –<br>0.45 | VRTC    | V    |
| * OH            |                                                     | I <sub>OH</sub> = 100 μA | VRTC –<br>0.2  | VRTC    | V    |
|                 | Supply for external pullup resistor, open-drain     |                          |                | VRTC    | V    |
| CLK32KGO1       | V8, SYNCCLKOUT                                      |                          |                |         |      |
| V.              | Low-level output voltage,                           | I <sub>OL</sub> = 1 mA   | 0              | 0.45    | V    |
| VOL             | push-pull                                           | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| V <sub>OH</sub> | High-level output voltage,<br>push-pull             | I <sub>OH</sub> = 1 mA   | VRTC –<br>0.45 | VRTC    | v    |
|                 |                                                     | I <sub>OH</sub> = 100 μA | VRTC –<br>0.2  | VRTC    | V    |
| CLK32KGO        |                                                     | ·                        |                |         |      |
| V               | Low-level output voltage,                           | I <sub>OL</sub> = 1 mA   | 0              | 0.45    | V    |
| V OL            | push-pull                                           | I <sub>OL</sub> = 100 μA | 0              | 0.2     | V    |
| V <sub>OH</sub> | High-level output voltage, push-pull                | I <sub>OH</sub> = 1 mA   | VIO –<br>0.45  | VIO     | V    |
| V OH            | (VIO_IN pin reference)                              | I <sub>OH</sub> = 100 μA | VIO - 0.2      | VIO     | V    |

## Electrical Characteristics: Digital Output Signal Parameters (continued)

Over operating free-air temperature range, typical values are at  $T_A = 27^{\circ}C$ , VIO refers to the VIO\_IN pin, VSYS to the VCC1 pin (unless otherwise noted)

|                | PARAMETER                                                                            | TEST CONDITIONS                                      | MIN | ТҮР          | MAX          | UNIT |
|----------------|--------------------------------------------------------------------------------------|------------------------------------------------------|-----|--------------|--------------|------|
| GPIO_0,        | GPIO_3, GPIO_7                                                                       |                                                      | ·   |              |              |      |
|                | Low-level output voltage,                                                            | External pullup to VRTC, I <sub>OL</sub> = 2 mA      | 0   |              | 0.45         | V    |
| VOL            | open-drain                                                                           | External pullup to VRTCI <sub>OL</sub> = 100 $\mu$ A | 0   |              | 0.2          | V    |
|                | Maximum supply for external pullup resistor, open-drain                              |                                                      |     |              | 5.25         | V    |
| I2C1_SD        | A_SDI, I2C2_SDA_SDO                                                                  |                                                      |     |              |              |      |
|                | Low-level output voltage V <sub>OL</sub><br>related to VIO (VIO_IN pin<br>reference) | 3-mA sink current                                    | 0   | 0.1 ×<br>VIO | 0.2 ×<br>VIO | v    |
| C <sub>B</sub> | Capacitive load for<br>I2C2_SDA_SDO<br>in SPI mode                                   |                                                      |     |              | 20           | pF   |

#### 5.18 Electrical Characteristics: I/O Pullup and Pulldown Resistance

Over operating free-air temperature range, VIO refers to the VIO\_IN pin, VSYS to refers to the VCC1 pin (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS | PULLUP<br>SUPPLY | MIN | ТҮР | МАХ  | UNIT |
|-----------------------------------------------|-----------------|------------------|-----|-----|------|------|
| PWRON, RPWRON pullup resistance, fixed pullup |                 | VSYS             | 55  | 120 | 370  | kΩ   |
| PWRDOWN pulldown resistance                   |                 | _                | 180 | 400 | 900  | kΩ   |
| BOOT1 pullup resistance                       |                 | VRTC             |     |     | 13.5 | kΩ   |
| GPIO_0 pulldown resistance                    |                 | _                | 180 | 400 | 900  | kΩ   |
| GPIO_1, GPIO_2 pullup resistance              |                 | VSYS             | 170 | 400 | 950  | kΩ   |
| GPIO_1, GPIO_2 pulldown resistance            |                 | —                | 170 | 400 | 950  | kΩ   |
| GPIO_3, RESET_IN pulldown resistance          |                 | _                | 180 | 400 | 900  | kΩ   |
| GPIO_4, GPIO_6 pullup resistance              |                 | VIO              | 170 | 400 | 950  | kΩ   |
| GPIO_4, GPIO_6 pulldown resistance            |                 | _                | 170 | 400 | 950  | kΩ   |
| GPIO_5 pullup resistance                      |                 | VRTC             | 170 | 400 | 950  | kΩ   |
| GPIO_5 pulldown resistance                    |                 | _                | 170 | 400 | 950  | kΩ   |
| GPIO_7 or POWERHOLD pulldown<br>resistance    |                 | _                | 180 | 400 | 900  | kΩ   |
| NSLEEP, ENABLE1 pullup resistance             |                 | VRTC             | 170 | 400 | 950  | kΩ   |
| NSLEEP, ENABLE1 pulldown resistance           |                 | _                | 170 | 400 | 950  | kΩ   |
| NRESWARM pullup resistance                    |                 | VRTC             | 78  | 120 | 225  | kΩ   |

## 5.19 I<sup>2</sup>C Interface Timing Requirements

Over operating free-air temperature range<sup>(1)(2)(3)(4)</sup>. For the timing diagram for fast and standard (F/S) modes, see Figure 5-1. For the timing diagram for high-speed (HS) mode, see Figure 5-2.

|                                    |                                                                                 |                                                                | MIN                        | MAX  | UNIT |
|------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------|------|------|
|                                    |                                                                                 | Standard mode                                                  |                            | 100  | kHz  |
|                                    |                                                                                 | Fast mode                                                      |                            | 400  | kHz  |
|                                    |                                                                                 | High-speed mode (write operation), C <sub>B</sub> - 100 pF max |                            | 3.4  | MHz  |
| Ĵ(SCL)                             | SCL Clock frequency                                                             | High-speed mode (read operation), C <sub>B</sub> - 100 pF max  |                            | 3.4  | MHz  |
|                                    |                                                                                 | High-speed mode (write operation), C <sub>B</sub> – 400 pF max |                            | 1.7  | MHz  |
|                                    |                                                                                 | High-speed mode (read operation), C <sub>B</sub> – 400 pF max  |                            | 1.7  | MHz  |
| t <sub>BUF</sub>                   | Bus free time between a STOP and START condition                                | Standard mode                                                  | 4.7                        |      | μs   |
|                                    |                                                                                 | Fast mode                                                      | 1.3                        |      | μs   |
|                                    |                                                                                 | Standard mode                                                  | 4                          |      | μs   |
| t <sub>HD</sub> , t <sub>STA</sub> | Hold time (REPEATED) START                                                      | Fast mode                                                      | 600                        |      | ns   |
|                                    | condition                                                                       | High-speed mode                                                | 160                        |      | ns   |
|                                    |                                                                                 | Standard mode                                                  | 4.7                        |      | μs   |
|                                    |                                                                                 | Fast mode                                                      | 1.3                        |      | μs   |
| τ <sub>LOW</sub>                   | Low period of the SCL clock                                                     | High-speed mode, C <sub>B</sub> - 100 pF max                   | 160                        |      | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> – 400 pF max                   | 320                        |      | ns   |
|                                    | High period of the SCL clock                                                    | Standard mode                                                  | 4                          |      | μs   |
|                                    |                                                                                 | Fast mode                                                      | 600                        |      | ns   |
| t <sub>HIGH</sub>                  |                                                                                 | High-speed mode, C <sub>B</sub> - 100 pF max                   | 60                         |      | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> – 400 pF max                   | 120                        |      | ns   |
|                                    | Setup time for a REPEATED<br>START condition                                    | Standard mode                                                  | 4.7                        |      | μs   |
| t <sub>SU</sub> , t <sub>STA</sub> |                                                                                 | Fast mode                                                      | 600                        |      | ns   |
|                                    |                                                                                 | High-speed mode                                                | 160                        |      | ns   |
|                                    | Data setup time                                                                 | Standard mode                                                  | 250                        |      | ns   |
| t <sub>SU</sub> , t <sub>DAT</sub> |                                                                                 | Fast mode                                                      | 100                        |      | ns   |
|                                    |                                                                                 | High-speed mode                                                | 10                         |      | ns   |
|                                    |                                                                                 | Standard mode                                                  | 0                          | 3.45 | μs   |
|                                    | <b>5</b>                                                                        | Fast mode                                                      | 0                          | 0.9  | μs   |
| t <sub>HD</sub> , t <sub>DAT</sub> | Data hold time                                                                  | High-speed mode, C <sub>B</sub> - 100 pF max                   | 0                          | 70   | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> – 400 pF max                   | 0                          | 150  | ns   |
|                                    |                                                                                 | Standard mode                                                  | 20 + 0.1<br>C <sub>B</sub> | 1000 | ns   |
| t <sub>RCL</sub>                   | Rise time of the SCL signal                                                     | Fast mode                                                      | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> - 100 pF max                   | 10                         | 40   | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> – 400 pF max                   | 20                         | 80   | ns   |
|                                    | Disc time of the COL sincel                                                     | Standard mode                                                  | 20 + 0.1<br>C <sub>B</sub> | 1000 | ns   |
| t <sub>RCL1</sub>                  | Hise time of the SCL signal<br>after a REPEATED START<br>condition and after an | Fast mode                                                      | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
|                                    | acknowledge bit                                                                 | High-speed mode, C <sub>B</sub> – 100 pF max                   | 10                         | 80   | ns   |
|                                    |                                                                                 | High-speed mode, C <sub>B</sub> – 400 pF max                   | 20                         | 160  | ns   |

Specified by design. Not tested in production. (1)

(2)

- All values referred to  $V_{IH(min)}$  and  $V_{IH(max)}$  levels. For bus line loads  $C_B$  between 100 and 400pF, the timing parameters must be linearly interpolated. (3)
- A device must internally provide a data hold time to bridge the undefined part between VIH and VIL of the falling edge of the SCLH (4) signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time.



## I<sup>2</sup>C Interface Timing Requirements (continued)

Over operating free-air temperature range<sup>(1)(2)(3)(4)</sup>. For the timing diagram for fast and standard (F/S) modes, see Figure 5-1. For the timing diagram for high-speed (HS) mode, see Figure 5-2.

|                                    |                                 |                                              | MIN                        | MAX  | UNIT |
|------------------------------------|---------------------------------|----------------------------------------------|----------------------------|------|------|
|                                    | Fall time of the SCL signal     | Standard mode                                | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
| t <sub>FCL</sub>                   |                                 | Fast mode                                    | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
|                                    |                                 | High-speed mode, C <sub>B</sub> – 100 pF max | 10                         | 40   | ns   |
|                                    |                                 | High-speed mode, C <sub>B</sub> – 400 pF max | 20                         | 80   | ns   |
|                                    |                                 | Standard mode                                | 20 + 0.1<br>C <sub>B</sub> | 1000 | ns   |
| t <sub>RDA</sub>                   | Rise time of the SDA signal     | Fast mode                                    | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
|                                    |                                 | High-speed mode, C <sub>B</sub> - 100 pF max | 10                         | 80   | ns   |
|                                    |                                 | High-speed mode, C <sub>B</sub> – 400 pF max | 20                         | 160  | ns   |
|                                    | Fall time of the SDA signal     | Standard mode                                | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
| t <sub>FDA</sub>                   |                                 | Fast mode                                    | 20 + 0.1<br>C <sub>B</sub> | 300  | ns   |
|                                    |                                 | High-speed mode, C <sub>B</sub> – 100 pF max | 10                         | 80   | ns   |
|                                    |                                 | High-speed mode, $C_B - 400 \text{ pF}$ max  | 20                         | 160  | ns   |
| t <sub>SU</sub> , t <sub>STO</sub> |                                 | Standard mode                                | 4                          |      | μs   |
|                                    | Setup time for a STOP condition | Fast mode                                    | 600                        |      | ns   |
|                                    |                                 | High-speed mode                              | 160                        |      | ns   |

## 5.20 SPI Timing Requirements

For the SPI timing diagram, see Figure 5-3.

|                     |                                                 | MIN | MAX | UNIT |
|---------------------|-------------------------------------------------|-----|-----|------|
| t <sub>cesu</sub>   | Chip-select setup time                          | 30  |     | ns   |
| t <sub>cehld</sub>  | Chip-select hold time                           | 30  |     | ns   |
| t <sub>ckper</sub>  | Clock cycle time                                | 67  | 100 | ns   |
| t <sub>ckhigh</sub> | Clock high typical pulse duration               | 20  |     | ns   |
| t <sub>cklow</sub>  | Clock low typical pulse duration                | 20  |     | ns   |
| t <sub>sisu</sub>   | Input data setup time, before clock active edge | 5   |     | ns   |
| t <sub>sihld</sub>  | Input data hold time, after clock active edge   | 5   |     | ns   |
| t <sub>dr</sub>     | Data retention time                             |     | 15  | ns   |
| t <sub>CE</sub>     | Time from CE going low to CE going high         | 67  |     | ns   |



Figure 5-1. Serial Interface Timing Diagram for F/S Mode





Note A: First rising edge of the SCL (HS) signal after Sr and after each acknowledge bit.



#### Figure 5-2. Serial Interface Timing Diagram For HS Mode

Figure 5-3. SPI Interface Timing Diagram



## 5.21 Typical Characteristics



#### Typical Characteristics (continued)




# 6 Detailed Description

### 6.1 Overview

The TPS659038-Q1 and TPS659039-Q1 device are integrated power management integrated circuits (PMIC), both available in a 169-pin, 0.8-mm pitch, 12-mm x 12-mm nFBGA package. They are designed specifically for automotive applications. Both devices provide seven configurable step-down converter rails, with the ability to combine power rails and supply up to 9 A of output current in multi-phase mode. The TPS659038-Q1 device also provides eleven external LDOs, while the TPS659039-Q1 device provides six external LDOs. Both devices also come with a 12-bit GPADC with three external channels, eight configurable GPIOs, two I<sup>2</sup>C interface channels or one SPI interface channel, real-time clock module with calendar function, PLL for external clock sync and phase delay capability, and programmable power sequencer and control for supporting different processors and applications.

The seven step-down converter rails are consisting of nine high frequency switch mode converters with integrated FETs. They are capable of synchronizing to an external clock input and supports switching frequency between 1.7 MHz and 2.7 MHz. The SMPS12 and SMPS45 devices are dual-phase step-down converters, which can combine with the SMPS3 or SMPS7 device respectively and become triple-phase converters. In addition, the SMPS12, SMPS45, SMPS6, and SMPS8 device support dynamic voltage scaling by a dedicated I<sup>2</sup>C interface for optimum power savings.

The TPS659038-Q1 device contains 11 LDO regulators while the TPS659039-Q1 device contains six LDO regulators for external use. All of the LDOs support 0.9 V to 3.3 V output with 50-mV step. The devices are fully controllable by the I<sup>2</sup>C interface and can be supplied from either a system supply or a preregulated supply.

All LDOs and step-down converters can be controlled by the SPI or I<sup>2</sup>C interface, or by power request signals. In addition, voltage scaling registers allow transitioning the SMPS to different voltages by SPI, I<sup>2</sup>C, or roof and floor control.

The power-up and power-down controller is configurable and programmable through OTP. The TPS65903x-Q1 devices include a 32-kHz RC oscillator to sequence all resources during power up and power down. In cases where a fast start up is required, a 16-MHz crystal oscillator is also included to quickly generate a stable 32-kHz for the system. The device also includes an RTC module which provides date, time, calendar, and alarm capability, which is best utilized when a 16-MHz crystal or an external and high accuracy 32-kHz clock is present.

Eight Configurable GPIOs with multiplexed feature are available on the TPS659038-Q1 and TPS659039-Q1 devices. Three of the GPIOs, together with the REGEN1 pin can be configured and used as enable signals for external resources, which can be included into the power-up and power-down sequence. Both devices also include a general-purpose (GP) sigma-delta analog-to-digital converter (ADC) with three external input channels, which can be used as thermal or voltage and current monitors.

## CAUTION

When operating the TPS659038-Q1 and TPS659039-Q1 devices using silicon revision 1.3 or earlier, without an external crystal, each SMPS regulating an output voltage greater than 1.8 V must be disabled before VCC is removed. Lowering VCC below the programmed VSYS\_LO level while any SMPS is regulating an output voltage above 1.8 V may cause damage to the device. See Section 6.3.10 to identify the silicon version in the device.

# 6.2 Functional Block Diagrams



(1) Only available on the TPS659038-Q1 device.

### Figure 6-1. Functional Block Diagram of TPS659038-Q1 and TPS659039-Q1



## 6.3 Feature Description

### 6.3.1 Power Management

The TPS65903x-Q1 device series integrates an embedded power controller (EPC) that fully manages the state of the device during power transitions. According to four defined types of requests (ON, OFF, WAKE, and SLEEP), the EPC executes one of the five predefined power sequences (OFF2ACT, ACT2OFF, SLP2OFF, ACT2SLP, and SLP2ACT) to control the state of the device resources. Any resource can be included in any power sequence. When a resource is not controlled or configured through a power sequence, the resource remains in the default state of the resource (from OTP).

Each resource is configured only through register bits. Therefore, a resource can be controlled statically by the user through the control interfaces (I<sup>2</sup>C or SPI) or controlled automatically by the EPC during power transitions (predefined sequences of registers accesses).

The EPC is powered by an internal LDO which is automatically enabled when VSYS is available to the device. It is important to ensure that VSYS (which is connected to VCC1, VCC\_SENSE, and may also be connected to SMPSx\_In and LODx\_IN as suggested in the device block diagram) is the first supply available to the device to guarantee proper operation of all the power resources provided by the device. It is also important that VSYS is stable prior to VIO supply is available to ensure proper operation of the control interface and device IOs.

## 6.3.2 Power Resources (Step-Down and Step-Up SMPS Regulators, LDOs)

The power resources provided by the TPS659038-Q1 and TPS659039-Q1 devices include inductor-based SMPSs and linear low-dropout voltage regulators (LDOs). These supply resources provide the required power to the external processor cores, external components, and to modules embedded in the devices. Table 6-1 lists the power sources provided by the TPS65903x-Q1 devices.

| RESOURCE                   | TYPE | VOLTAGE                                               | CURRENT    | COMMENTS                                                                                                        |
|----------------------------|------|-------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------|
| SMPS1, SMPS2,<br>and SMPS3 | SMPS | 0.5 to 1.65 V, 10-mV steps<br>1 to 3.3 V, 20-mV steps | 9 A        | Can be used as one triple-phase regulator (9 A)<br>or one dual-phase (6 A) and single-phase (3 A)<br>regulators |
| SMPS4, SMPS5,<br>and SMPS7 | SMPS | 0.5 to 1.65 V, 10-mV steps<br>1 to 3.3 V, 20-mV steps | 6 A        | Can be used as one triple-phase regulator (6 A)<br>or one dual-phase (4 A) and single-phase (2 A)<br>regulators |
| SMPS6                      | SMPS | 0.5 to 1.65 V, 10-mV steps<br>1 to 3.3 V, 20-mV steps | 2 A or 3 A | Can be configured as 2-A or 3-A SMPS through OTP programming                                                    |
| SMPS8                      | SMPS | 0.5 to 1.65 V, 10-mV steps<br>1 to 3.3 V, 20-mV steps | 1 A        |                                                                                                                 |
| SMPS9                      | SMPS | 0.5 to 1.65 V, 10-mV steps<br>1 to 3.3 V, 20-mV steps | 1 A        |                                                                                                                 |
| LDO1                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 300 mA     |                                                                                                                 |
| LDO2                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 300 mA     |                                                                                                                 |
| LDO3                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 300 mA     |                                                                                                                 |
| LDO4                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 300 mA     |                                                                                                                 |
| LDO5                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 200 mA     |                                                                                                                 |
| LDO6                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 200 mA     |                                                                                                                 |
| LDO7                       | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 200 mA     |                                                                                                                 |
| LDO8                       | LDO  | 0.9 to 3.3 V, 50-mV steps 200 mA                      |            |                                                                                                                 |
| LDO9                       | LDO  | 0.9 to 3.3 V, 50-mV steps 50 mA                       |            |                                                                                                                 |
| LDOLN                      | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 50 mA      |                                                                                                                 |
| LDOUSB                     | LDO  | 0.9 to 3.3 V, 50-mV steps                             | 100 mA     |                                                                                                                 |

### Table 6-1. Power Sources

### 6.3.2.1 Step-Down Regulators

The synchronous step-down converter used in the power-management core has high efficiency while enabling operation with small and cost-competitive external components. The SMPSx\_IN supply terminals of all the converters can be individually connected to the VSYS supply (VCC1 terminal). Four of these configurable step-down converters are multi-phased to create up to 4-A and 6-A rails, while another converter can be combined to these 2 rails to create 2 rails up to 9 A and 6A of output current. All of the step-down converters can synchronize to an external clock source between 1.7 Mhz and 2.7 MHz, or an internal fall back clock at 2.2 MHz.

The step-down converter supports two operating modes, which can be selected independently:

- Forced PWM mode: In forced PWM mode, the device avoids pulse skipping and allows easy filtering of the switch noise by external filter components. The drawback is the higher IDDQ at low output current levels.
- **ECO-mode (lowest quiescent current mode):** Each step-down converter can be individually controlled to enter a low quiescent current mode. In ECO-mode, the quiescent current is reduced and the output voltage is supervised by a comparator while most parts of the control are disabled to save power. The regulators should not be enabled under ECO-mode in order to ensure the stability of the output. ECO-mode should be enabled only when a converter has less than 5 mA of load current and V<sub>O</sub> can remain constant. In addition, ECO-mode should be disabled before a load transient step to let the converter respond in a timely manner to the excess current draw. To ensure proper operation of the converter while it is in ECO-mode, the output voltage level must be less then 70% of the input supply voltage level. If the V<sub>O</sub> of the converter is greater than 2.8V, a safety feature of the device will monitor the supply voltage of the converter, and automatically shut down the converter if the input voltage falls below 4V. The purpose of this safety mechanism is to prevent damage to the converter due to design limitation while the converter is in ECO mode.

In addition to the operating modes, the following parameters can be selected for the regulators:

- **Powergood:** The POWERGOOD signal high indicates that all SMPS outputs are within 10% (typical case) of the programmed value. The individual power good signal of a switching regulator is blanked when the regulator is disabled or when the regulator voltage transitions from one set point to another.
- **Output discharge:** Each switching regulator is equipped with an output discharge enable bit. When this bit is set to 1, the output of the regulator is discharged to ground with the equivalent of a  $9-\Omega$  resistor when the regulator is disabled. If the regulator enable bit is set, the discharge bit of the regulator is ignored.
- Output current monitoring: GPADC can monitor the SMPS output current. One SMPS at a time can be selected for measurement from the following: SMPS12, SMPS3, SMPS123, SMPS45, SMPS457, SMPS6 and SMPS7. Selection is controlled through the GPADC\_SMPS \_ILMONITOR\_EN register.
- Step-down converter ENABLE: The step-down converter enable and disable is part of the flexible power-up and power-down state-machine. Each converter can be programmed so that it is powered up automatically to a preselected voltage in one of the time slots after a power-on condition occurs. Alternatively, each SMPS can be controlled by a dedicated terminal. Terminals NSLEEP and ENABLE1 can be mapped to any resource (LDOs, SMPS converter, 32-kHz clock output or GPIO) to enable or disable it. Each SMPS can also be enabled and disabled through I<sup>2</sup>C register access.

## 6.3.2.1.1 Sync Clock Functionality

The TPS65903x-Q1 device contains a SYNCDCDC input to sync DC-DCs with the external clock.

In forced PWM mode, SMPSs are synchronized on an external input clock (SYNCDCDC) whereas in ECO-mode, or if the SYNCDCDC pin is grounded, the switching frequency is based on an internal RC oscillator. The clock generated from the internal RC oscillator can be output through GPIO5 to provide synchronization clock to external SMPSs. For PWM mode, a PLL is present to buffer the external input clock to create nine clock signals for the nine SMPSs with different phases.

The sync clock dither specification parameters are based on a triangular dither pattern, but other patterns that comply with the minimum and maximum sync frequency range and the maximum dither slope can also be used.



Figure 6-2. Sync Clock Range and Dither

The ollowing figure shows  $f_{SYNC}$ , the frequency of SYNCDCDC input clock and  $f_S$ , the frequency of PLL output signal.

When there is no clock present on SYNCDCDC ball, the PLL generates a clock with a frequency equal to  $f_{\text{FALLBACK}}$ .

If a clock is present on SYNCDCDC ball with a frequency between  $f_{SAT,LO}$  and  $f_{SAT,HI}$ , then the PLL is synchronised on SYNCDCDC clock and generates a clock with frequency equal to  $f_{SYNC}$ .

If  $f_{SYNC}$  is higher than  $f_{SAT,HI}$ , then the PLL generates a clock with a frequency equal to  $f_{SAT,HI}$ .

If  $f_{SYNC}$  is smaller than  $f_{SAT,LO}$ , then the PLL generates a clock with a frequency equal to  $f_{SAT,LO}$ .



Figure 6-3. Sync Clock Saturation and Frequency Fallback

## 6.3.2.1.2 Output Voltage and Mode Selection

The default output voltage and enabling of the regulator during startup sequence is defined by OTP bits.

After start-up the software can change the output voltage with the RANGE and VSEL bits in the SMPSx\_VOLTAGE register. The value 0x0 disables the SMPS (OFF).

The operating mode of an SMPSx when the TPS65903x-Q1 device is in ACTIVE mode can be selected in SMPSx\_CTRL register with MODE\_ACTIVE[1:0].

The operating mode of an SMPSx when the TPS65903x-Q1 device is in SLEEP mode is controlled by MODE\_SLEEP[1:0] bit depending on SMPS assignment to NSLEEP and ENABLE1, see Table 6-13.

Soft-start slew rate is fixed (T<sub>ramp</sub>).

The pulldown discharge resistance for OFF mode is enabled and disabled in the SMPS\_PD\_CTRL register. By default, discharge is enabled.

SMPS behavior for warm reset (reload default values or keep current values) is defined by the SMPSx\_CTRL.WR\_S bit.

## 6.3.2.1.3 Current Monitoring and Short Circuit Detection

The step-down converters include several other features.

The SMPS sink current limitation is controlled with the SMPS\_NEGATIVE\_CURRENT\_LIMIT\_EN register. The limitation is enabled by default.

Channel 11 of the GPADC can be used to monitor the output current of SMPS12, SMPS3, SMPS123, SMPS45, SMPS457, SMPS6, or SMPS7. Load current monitoring is enabled for a given SMPS in the SMPS\_ILMONITOR\_EN register. SMPS output power monitoring is intended to be used during the steady state of the output voltage, and is supported in PWM mode only.

Use Equation 1 as the basic equation for the SMPS output current result.

$$I_{L} = \frac{I_{FS} \times GPADC \text{ code}}{\left(2^{12} - 1\right)} - I_{OS}$$

where

- $I_{FS} = I_{FS0} \times K$  (K is the number of active SMPS phases)
- $I_{OS} = I_{OS0} \times K$  (K is the number of active SMPS phases)

Copyright © 2013–2019, Texas Instruments Incorporated

(1)

(2)

Use Equation 2 to calculate the temperature compensated result.

$$I_{L} = \frac{I_{FS} \times GPADC \text{ code}}{\left(\left[2^{12} - 1\right] \times \left[1 + TC_{R0} \times (Temperature - 25)\right]\right)} - I_{OS}$$

For values of  $I_{FS0}$  and  $I_{OS0}$ , see Section 5.12.

The SMPS thermal monitoring is enabled (default) and disabled with the SMPS\_THERMAL\_EN register. When enabled, the SMPS thermal status is available in the SMPS\_THERMAL\_STATUS register. SMPS12 and SMPS3 have shared thermal protection, in effect, if SMSP12 triggers the thermal protection, then SMPS3 operating in stand-alone mode is disabled. There is no dedicated thermal protection in SMPS8 or SMPS9.

Each SMPS has a detection for load current above I<sub>LIM</sub>, indicating overcurrent or shorted SMPS output. A register SMPS\_SHORT\_STATUS indicates any SMPS short condition. Depending on the interrupt short line mask bit register (INT2\_MASK.SHORT), an interrupt is generated upon any shorted SMPS. If a short situation occurs on any enabled SMPSs, the corresponding short status bit is set in the SMPS\_SHORT\_STATUS register. A switch-off signal is then sent to the corresponding SMPS, and the SMPS remains off until the corresponding bit in the SMPS\_SHORT\_STATUS register is cleared. The SMPS\_SHORT\_STATUS register is cleared when read, or by issuing a POR. The same behavior applies to LDO shorts using the LDO\_SHORT\_STATUS registers.

A short must occur on any enabled SMPS or LDO for at least 155 us to 185 us for the short detection to shut off the rail. During startup of the device, there is a 2 ms counter that masks any short-circuit shutdown. This counter starts when the device is enabled and the counter is reset when any SMPSx or LDOx rail becomes ACTIVE. When no rail has been enabled for 2 ms, the counter reaches its threshold and the short-circuit shutdown is no longer masked for the enabled SMPSs and LDOs.

## 6.3.2.1.4 POWERGOOD

The external POWERGOOD terminal indicates if the outputs of the SMPS are correct or not (Figure 6-4). Either voltage and current monitoring or a current monitoring only can be selected for POWERGOOD indication. This selection is common for all SMPSs in the SMPS\_POWERGOOD\_MASK2 .POWERGOOD\_TYPE\_SELECT bit register. When both voltage and current are monitored, POWERGOOD signal active (polarity is programmable) indicates that all SMPS outputs are within certain percentage, V<sub>SMPSPG</sub>, of the programmed value and that load current is below I<sub>LIM</sub>.

All POWERGOOD sources can be masked in the SMPS\_POWERGOOD\_MASK1 and SMPS\_POWERGOOD\_MASK2 registers. By default, only the SMPS12 rail (or SMPS123 rail if in triple phase) is monitored. When an SMPS is disabled, it should be masked to prevent it forcing POWERGOOD inactive. When SMPS voltage is transitioning from one target voltage to another due to DVS command, voltage monitoring is internally masked and POWERGOOD is not impacted.

It is also possible to include in POWERGOOD the GPADC result for SMPS output current monitoring by setting SMPS\_COMPMODE = 1. Only one SMPS can be monitored by the GPADC channel at the time.

The POWERGOOD function can also be used for monitoring an external SMPS is at the correct output level and the load is lower than the current limit; indication is through the GPIO\_7 terminal.

All POWERGOOD sources can be masked in SMPS\_POWERGOOD\_MASK1 and SMPS\_POWERGOOD\_MASK2 registers.



### CAUTION

The current monitor on multi-phase rails (such as SMPS12, SMPS123, or SMPS45) may cause POWERGOOD to change to a low level (with default polarity) when transitioning from multi-phase operation to single phase operation. TI recommends masking the multi-phase rails as a POWERGOOD source, using SMPS\_POWERGOOD\_MASK1, or debouncing the POWERGOOD signal if this POWERGOOD toggle is not desired in the application design.





## 6.3.2.1.5 DVS-Capable Regulators

The step-down converters SMPS12 or SMPS123, SMPS45 or SMPS457, SMPS6, and SMPS8 are DVScapable and have some additional parameters for control. The slew rate of the output voltage during voltage level change is fixed at 2.5 mV/ $\mu$ s. The control for two different voltage levels (ROOF and FLOOR) with the NSLEEP and ENABLE1 signals is available. When the ROOF\_FLOOR control is not used, two different voltage levels can be selected with the CMD bit in the SMPSx\_FORCE register.

- The output voltage slew rate for achieving new output voltage value is fixed at 2.5 mV/ $\mu$ s.
- The NSLEEP and ENABLE1 terminals can be used for roof-floor control of SMPS. For roof-floor operation sets the SMPSx\_CTRL.ROOF\_FLOOR\_EN register, and assign SMPS to NSLEEP and ENABLE1 in the NSLEEP\_SMPS\_ASSIGN and ENABLE1\_SMPS\_ASSIGN registers. When the controlling terminal is active, the SMPS output value is defined by the SMPSx\_VOLTAGE register. When the controlling terminal is not active, the SMPS output value is defined by the SMPSx\_FORCE register.

- Set the second value for the output voltage with the SMPSx\_FORCE.VSEL register. A value of 0x0 disables the SMPS (OFF).
- Select which register, SMPSx\_VOLTAGE or SMPSx\_FORCE, to use with the SMPSx\_FORCE.CMD bit. The default is the voltage setting of SMPSx\_VOLTAGE. For the CMD bit to work, ensure that SMPSx\_CTRL.ROOF\_FLOOR\_EN = 0.

Figure 6-5 shows the SMPS controls for DVS.



VSEL[6:0] (voltage selection): OFF, 0.5 V - 1.65 V in 10-mV steps if SMPS\*\_VOLTAGE.RANGE = 0; 1 - 3.3 V in 20-mV steps if SMPS\*\_VOLTAGE.RANGE = 1

I<sup>2</sup>C: Control through access to SMPS\*\_VOLTAGE, SMPS\*\_FORCE registers

#### Voltage control through external pin (SMPS\* CTRL.ROOF FLOOR EN=1)



Figure 6-5. DVS – SMPS Controls

## 6.3.2.1.6 Non DVS-Capable Regulators

SMPS3 and SMPS7, when they are not part of the multi-phase configuration, will work as single phase step down converters. Together with SMPS9, these are non-DVS-Capable regulators. The output voltage slew rate is not controlled internally, and the converter will achieve the new output voltage in JUMP mode. It is recommended that when changes to output voltage is necessary while SMPS3, SMPS7, or SMPS9 are configured as single phase converters, that the changes to their output voltages are programmed at a rate which is slower than 2.5 mV/µs to avoid voltage overshoot or undershoot.

## 6.3.2.1.7 Step-Down Converters SMPS12 and SMPS123

The step-down converters SMPS1, SMPS2, and SMPS3 can be used in two different configurations:

- SMPS12 in dual-phase configuration supporting 6-A load current and SMPS3 in single-phase configuration supporting 3-A load current
- SMPS123 in triple-phase configuration supporting 9-A load current

SMPS1 and SMPS2 cannot be used as separate converters. In dual-phase configuration the two interleaved synchronous buck regulator phases with built-in current sharing operate in opposite phase. In triple-phase configuration the three interleaved synchronous buck regulator phases with built-in current sharing operate 120° out of phase. For light loads, the converter automatically changes to 1-phase operation.



Figure 6-6 shows the connections for dual-phase and triple-phase configurations.

Figure 6-6. Multi-Phase SMPS Connectivity

To use the SMPS123 or SMPS12 and SMPS3 in the system:

- OTP defines dual-phase (SMPS12) operation, single-phase (SMPS3) operation, or triple-phase (SMPS123) operation. If SMPS123 mode is selected, the SMPS12 registers control SMPS123.
- By default SMPS123 and SMPS12 operate in multiphase mode for higher load currents and switch automatically to single-phase mode for low load currents. Forcing multiphase operation or single-phase operation by setting the SMPS\_CTRL.SMPS123\_PHASE\_CTRL[1:0] bits when the SMPS123 or SMPS12 are loaded is also possible. Under no-load condition, do not force the multiphase operation, as this causes the SMPS to exhibit instability.

## 6.3.2.1.8 Step-Down Converter SMPS45 and SMPS457

The step-down converters SMPS4, SMPS5 and SMPS7 can be used in two different configurations:

- SMPS45 in dual-phase configuration supporting 4-A load current and SMPS7 in single-phase configuration supporting 2-A load current
- SMPS457 in triple-phase configuration supporting 6-A load current

SMPS4 and SMPS5 cannot be used as separate converters. In dual-phase configuration the two interleaved synchronous buck regulator phases with built-in current sharing operate in opposite phase. In triple-phase configuration the three interleaved synchronous buck regulator phases with built-in current sharing operate 120° out of phase. For light loads, the converter automatically changes to 1-phase operation.

To use SMPS457 or SMPS45 and SMPS7 in the system:

- OTP defines dual-phase (SMPS45) operation, single-phase (SMPS7) operation, or triple-phase (SMPS457) operation. If SMPS457 mode is selected, the SMPS45 registers control SMPS457.
- By default SMPS457 and SMPS45 operate in multiphase mode for higher load currents and switch automatically to single-phase mode for low load currents. Forcing multiphase operation or single-phase operation by setting the SMPS\_CTRL.SMPS457\_PHASE\_CTRL[1:0] bits when the SMPS457 or SMPS45 are loaded is also possible. Under no-load condition, do not force the multiphase operation, as this causes the SMPS to exhibit instability.

### 6.3.2.1.9 Step-Down Converters SMPS3, SMPS6, SMPS7, SMPS8, and SMPS9

The SMPS3 is a buck converter supporting up to a 3-A load current, SMPS6 and SMPS7 are buck converters supporting up to a 2-A load current. The SMPS6 can support up to 3 A if programmed in OTP for boosted current mode. Using extended current mode increases SMPS6 current limits so to protect external coil from damage, coil should be selected according to the higher current rating.

SMPS8 and SMPS9 are buck converters supporting up to a 1-A load current. SMPS6 and SMPS8 are DVS-capable.

### 6.3.2.2 LDOs – Low Dropout Regulators

All LDOs are integrated so that they can be connected to a system supply, to an external buck boost SMPS, or to another preregulated voltage source. The output voltages of all LDOs can be selected, regardless of the LDO input voltage level V<sub>I</sub>. There is no hardware protection to prevent software from selecting an improper output voltage if the V<sub>I</sub> minimum level is lower than  $T_{DCOV}$  (total DC output voltage) + DV (dropout voltage). In such conditions, the output voltage would be lower and nearly equal to the input supply. The regulator output voltage cannot be modified on the fly from one (0.9–2.1 V) voltage range to the other (2.2–3.3 V) voltage range and vice versa. The regulator must be restarted in these cases. If an LDO is not needed, the external components can be unplaced. The TPS65903x-Q1 devices are not damaged by such configuration, and the other functions do not depend on the unused LDOs and work properly.

### 6.3.2.2.1 LDOVANA

The VANA voltage regulator is dedicated to supply the analog functions of the TPS65903x-Q1 devices, such as the GPADC and other analog circuits. VANA is automatically enabled and disabled when it is needed. The automatic control optimizes the overall SLEEP state current consumption.

## 6.3.2.2.2 LDOVRTC

The VRTC regulator supplies always-on functions, such as real-time clock (RTC) and wake-up functions. This power resource is active as soon as a valid energy source is present.

This resource has two modes:

- Normal mode is able to supply all digital parts of the TPS65903x-Q1 devices
- Backup mode is able to supply only always-on parts

VRTC supplies the digital part of TPS65903x-Q1 devices. In the BACKUP state, the VRTC regulator is in low-power mode and the digital activity is reduced to the RTC parts only and maintained in retention registers of the backup domain. The rest of the digital is under reset and the clocks are gated. In the OFF state, the turn-on events and detection mechanism are also added to the previous RTC current load. In the BACKUP and OFF states, the external load on VRTC should not exceed 0.5 mA. In the ACTIVE state, VRTC switches automatically into ACTIVE mode. The reset is released and the clocks are available. In SLEEP state, VRTC is kept active. The reset is released and only the 32-kHz clock is available. To reduce power consumption, low-power mode can be selected by software.

## NOTE

For silicon revision 1.3 or earlier, if VCC is discharged rapidly and then resupplied, a POR may not be reliably generated. In this case a pulldown resistor can be added on the LDOVRTC output. See Section 6.4.11 for details. See Section 6.3.10 to identify the silicon version in the device.

## 6.3.2.2.3 LDO Bypass (LDO9)

LDO9 has a bypass capability to connect the input voltage to the output. It allows switching between 1.8 V and the preregulated supply.

### 6.3.2.2.4 LDOUSB

This LDOUSB has two inputs, LDOUSB\_IN1 and LDOUSB\_IN2. LDOUSB\_IN1 is shared with LDO7\_IN. The input selection occurs by the LDOUSB\_ON\_VBUS\_VSYS bit in the LDO\_CTRL register.

### 6.3.2.2.5 Other LDOs

All the other LDOs have the same output voltage capability, from 0.9 to 3.3 V in 50-mV steps. All the LDO inputs can be independently connected into system voltage or into preregulated supply. The preregulated supply can be higher or lower than the system supply.

## 6.3.3 Long-Press Key Detection

The TPS65903x-Q1 device can detect a long press on the PWRON terminal. Upon detection, the device generates a LONG\_PRESS\_KEY interrupt and then switches the system off. The key-press duration is configured through the LONG\_PRESS\_KEY.LPK\_TIME bits.

The interrupt clear has two behaviors based on the configuration of the LONG\_PRESS\_KEY .LPK\_INT\_CLR bit:

- LONG\_PRESS\_KEY.LPK\_INT\_CLR = 0: If PWRON remains low and the interrupt is cleared, the switch-off sequence is cancelled. If PWRON remains low and the interrupt is not cleared, the switch-off sequence is executed.
- LONG\_PRESS\_KEY.LPK\_INT\_CLR = 1: Switch off cannot be cancelled as long as PWRON remains low (default).

## 6.3.4 RTC

## 6.3.4.1 General Description

The RTC is driven by the 32-kHz oscillator and it provides the alarm and time-keeping functions.

The main functions of the RTC block are:

- Time information (seconds, minutes, hours) in binary-coded decimal (BCD) code
- Calendar information (day, month, year, day of the week) in BCD code up to year 2099
- Programmable interrupts generation; the RTC can generate two interrupts:
  - Timer interrupts periodically (1-second, 1-minute, 1-hour, or 1-day periods), which can be masked during the SLEEP state to prevent the host processor from waking up
  - Alarm interrupt at a precise time of the day (alarm function)
- Oscillator frequency calibration and time correction with 1/32768 resolution

Figure 6-7 shows the RTC block diagram.



<u>www.ti.</u>com



Figure 6-7. RTC Block Diagram

### 6.3.4.2 Time Calendar Registers

All the time and calendar information is available in the time calendar (TC) dedicated registers: SECONDS\_REG, MINUTES\_REG, HOURS\_REG, DAYS\_REG, WEEKS\_REG, MONTHS\_REG, and YEARS\_REG. The TC register values are written in BCD code.

- Year data ranges from 00 to 99.
  - Leap Year = Year divisible by four (2000, 2004, 2008, 2012, and so on)
  - Common Year = Other years
- Month data ranges from 01 to 12.
- Day value ranges:
  - 1 to 31 when months are 1, 3, 5, 7, 8, 10, 12
  - 1 to 30 when months are 4, 6, 9, 11
  - 1 to 29 when month is 2 and year is a leap year
  - 1 to 28 when month is 2 and year is a common year
- Week value ranges from 0 to 6.
- Hour value ranges from 0 to 23 in 24-hour mode and ranges from 1 to 12 in AM or PM mode.
- Minutes value ranges from 0 to 59.
- Seconds value ranges from 0 to 59.

Example: Time is 10H54M36S PM (PM\_AM mode set), 2008 September 5; previous registers values are listed in Table 6-2:

| CONTENT |
|---------|
| 0x36    |
| 0x54    |
| 0x10    |
| 0x05    |
| 0x09    |
| 0x08    |
|         |

### Table 6-2. RTC Time Calendar Registers Example

The user can round to the closest minute, by setting the ROUND\_30S register bit in the RTC\_CTRL\_REG register. TC values are set to the closest minute value at the next second. The ROUND\_30S bit is automatically cleared when the rounding time is performed.

Example:

- If current time is 10H59M45S, round operation changes time to 11H00M00S
- If current time is 10H59M29S, round operation changes time to 10H59M00S

### 6.3.4.2.1 TC Registers Read Access

TC registers read accesses can be done in two ways:

- A direct read to the TC registers. In this case, there can be a discrepancy between the final time read and the real time because the RTC keeps running because some of the registers can toggle in between register accesses. Software must manage the register change during the reading.
- Read access to shadowed TC registers. These registers are at the same addresses as the normal TC registers. They are selected by setting the GET\_TIME bit in the RTC\_CTRL\_REG register. When this bit is set, the content of all TC registers is transferred into shadow registers so they represent a coherent timestamp, avoiding any possible discrepancy between them. When processing the read accesses to the TC registers, the value of the shadowed TC registers is returned so it is completely transparent in terms of register access.

### 6.3.4.2.2 TC Registers Write Access

TC registers write accesses can be done in two ways:

- Direct write into the TC registers. In this case, because the RTC keeps running, there can be a discrepancy between the final time written and the target time to be written because some of the registers can toggle in between register accesses. Software must manage the register change during the writing.
- Write access while RTC is stopped. Software can stop the RTC by the clearing STOP\_RTC bit of the control register and checking the RUN bit of the status to be sure that RTC is frozen. It then updates the TC values and restarts the RTC by setting the STOP\_RTC bit, which ensures that the final written values are aligned with the targeted values.

## 6.3.4.3 RTC Alarm

RTC alarm registers (ALARM\_SECONDS\_REG, ALARM\_MINUTES\_REG, ALARM\_HOURS\_REG, ALARM\_DAYS\_REG, ALARM\_MONTHS\_REG, and ALARM\_YEARS\_REG) are used to set the alarm time or date to the corresponding generated IT\_ALARM interrupts. This interrupt is enabled through the IT\_ALARM bit in the RTC\_INTERRUPTS\_REG register. These register values are written in BCD code, with the same data range as described for the TC registers (see Section 6.3.4.2).

## 6.3.4.4 RTC Interrupts

The RTC supports two types of interrupts:

- IT\_ALARM interrupt. This interrupt is generated when the configured date or time in the corresponding ALARM registers is reached. This interrupt is enable by the IT\_ALARM bit in the RTC\_INTERRUPT\_REG register.
- IT\_TIMER interrupt. This interrupt is generated when the periodic time set in the EVERY bits of the RTC\_INTERRUPT\_REG register is reached. This interrupt is enabled by the IT\_TIMER bit in the RTC\_INTERRUPT\_REG register. During the SLEEP state, the IT\_TIMER interrupt can either be masked (stored and generated once out of SLEEP state) or unmasked using the IT\_SLEEP\_MASK\_EN bit of the RTC\_INTERRUPT\_REG register.



### 6.3.4.5 RTC 32-kHz Oscillator Drift Compensation

The RTC\_COMP\_MSB\_REG and RTC\_COMP\_LSB\_REG registers are used to compensate for any inaccuracy of the 32-kHz clock output from the 16.384MHz crystal oscillator. To compensate for any inaccuracy, software must perform an external calibration of the oscillator frequency, calculate the drift compensation needed versus one time hour period, and load the compensation registers with the drift compensation value.

The compensation mechanism is enabled by the AUTO\_COMP\_EN bit in the RTC\_CTRL\_REG register. The process happens after the first second of each hour. The time between second 1 to second 2 (T\_ADJ) is adjusted based on the settings of the two RTC\_COMP\_MSB\_REG and RTC\_COMP\_LSB\_REG registers. These two registers form a 16-bit, 2s complement value COMP\_REG (from -32767 to 32767) that is subtracted from the 32-kHz counter as per the following formula to adjust (32768 - COMP\_REG)

the length of T\_ADJ:  $\begin{pmatrix} 32768 \\ 1/32768 \end{pmatrix}$ . It is therefore possible to adjust the compensation with a 1/32768-second time unit accuracy per hour and up to 1 second per hour.

Software must ensure that these registers are updated before each compensation process (there is no hardware protection). For example, software can load the compensation value into these registers after each hour event, during second 0 to second 1, just before the compensation period, happening from second 1 to second 2.

It is also possible to preload the internal 32-kHz counter with the content of the RTC\_COMP\_MSB\_REG and RTC\_COMP\_LSB\_REG registers when setting the SET\_32\_COUNTER bit in the RTC\_CTRL\_REG register. This must be done when the RTC is stopped.

Figure 6-8 shows the RTC compensation scheduling.



Figure 6-8. RTC Compensation Scheduling

## 6.3.5 GPADC – 12-Bit Sigma-Delta ADC

The GPADC consists of a 12-bit sigma-delta ADC combined with an analog input multiplexer. The GPADC allows the host processor to monitor a variety of analog signals using analog-to-digital conversion on the input source. After the conversion completes, an interrupt is generated for the host processor and it can read the result of the conversion through the I<sup>2</sup>C interface.

The GPADC on this PMIC supports 16 analog inputs. However only a total of 9 inputs are available for the application use. Three of these inputs are available on external balls, and the remaining six are dedicated to internal resource monitoring. One of the three external inputs is associated with a current source allowing measurements of resistive elements (thermal sensor). To improve the measurement accuracy, the reference voltages GPADC\_VREF can be used with an external resistor for the NTC resistor measurement. The reference voltage GPADC\_VREF is always present when the GPADC is enabled.

Copyright © 2013–2019, Texas Instruments Incorporated

GPADC\_IN0 is associated with three selectable current sources. The selectable current levels are 5, 15, and 20  $\mu$ A.

GPADC\_IN1 is intended to measure temperature with an NTC sensor connected to ground. Two resistors, one in parallel with the NTC resistor and the other one between GPADC\_IN1 and GPADC\_VREF, can be used to modify the exponential function of the NTC resistor.

Figure 6-9 shows the block diagram of the GPADC.



Figure 6-9. Block Diagram of the GPADC

For all the measurements performed by the monitoring GPADC, voltage dividers, current to voltage converters, and current source are integrated in the TPS65903x-Q1 devices to scale the signal to be measured to the GPADC input range.

The conversion requests are initiated by the host processor either by software through the l<sup>2</sup>C. This mode is useful when real-time conversion is required.

There are two kinds of conversion requests with the following priority:

- Asynchronous conversion request (SW)
- Periodic conversion (AUTO)

The EXTEND\_DELAY bit in the GPADC\_RT\_CTRL register can extend by 400  $\mu$ s the delay from the channel selection or triggering to the sampling.

Use Equation 3 to convert from the GPADC code to the internal die temperature using GPADC channels 12 and 13.



| Die Temperature (°C) –      | $\left[\frac{\text{GPADC Code}}{2^{12}}\right]$ | × 1.25 | )-0.753 V |
|-----------------------------|-------------------------------------------------|--------|-----------|
| Die Temperature ( $C$ ) = - | 2.64                                            | 1 mV   |           |

(3)

### Table 6-3. GPADC Channel Assignments

| CHANNEL          | TYPE                    | INPUT VOLTAGE<br>FULL RANGE <sup>(1)</sup>                                                       | INPUT VOLTAGE<br>PERFORMANCE RANGE <sup>(2)</sup>                                          | SCALER | OPERATION                                                                   |
|------------------|-------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------|
| 0 (GPADC_IN0)    | External <sup>(3)</sup> | 0 to 1.25 V                                                                                      | 0.01 to 1.215 V                                                                            | No     | Resistor value or general purpose. Select source current 0, 5, 15, or 20 µA |
| 1 (GPADC_IN1)    | External <sup>(3)</sup> | 0 to 1.25 V                                                                                      | 0.01 to 1.215 V                                                                            | No     | Platform temperature, NTC resistor value and general purpose                |
| 2 (GPADC_IN2)    | External <sup>(3)</sup> | 0 to 2.5 V                                                                                       | 0.02 to 2.43 V                                                                             | 2      | Audio accessory or general purpose                                          |
| 7<br>(VCC_SENSE) | Internal                | 2.5 to 5 V when<br>HIGH_VCC_SENSE<br>= 0<br>2.3 V to (VCC1-1 V)<br>when<br>HIGH_VCC_SENSE<br>= 1 | 2.5 to 4.86 V when<br>HIGH_VCC_SENSE = 0<br>2.3 V to (VCC1–1 V) when<br>HIGH_VCC_SENSE = 1 | 4      | System supply voltage (VCC_SENSE)                                           |
| 10 (VBUS)        | Internal                | 0 to 6.875V                                                                                      | 0.055 to 5.25V                                                                             | 5,5    | VBUS Voltage                                                                |
| 11               | Internal                | 0 to 1.25 V                                                                                      |                                                                                            | No     | DC-DC current probe                                                         |
| 12               | Internal                | 0 to 1.25 V                                                                                      | 0 to 1.215 V                                                                               | No     | PMIC internal die temperature                                               |
| 13               | Internal                | 0 to 1.25 V                                                                                      | 0 to 1.215 V                                                                               | No     | PMIC internal die temperature                                               |
| 15               | Internal                | 0 to VCC1 V                                                                                      | 0.055 to VCC1 V                                                                            | 5      | Test network                                                                |

(1) The minimum and maximum voltage full range corresponds to typical minimum and maximum output codes (0 and 4095).

(2) The performance voltage is a range where gain error drift, offset drift, INL and DNL parameters are specified.

(3) If VANA LDO is OFF, maximum current to draw from GPADC\_INx is 1 mA for reliability. For current higher than 1-mA VANA must be set to SLEEP or ACTIVE mode.

### 6.3.5.1 Asynchronous Conversion Request (SW)

Software can also request conversion asynchronously. This conversion is not critical in terms of start-ofconversion positioning. Software must select the channel to be converted, and then requests the conversion with the GPADC\_SW\_SELECT register. An INT interrupt is generated when the conversion result is ready, and the result is stored in the GPADC\_SW\_CONV0\_LSB and GPADC\_SW\_CONV0\_MSB registers.

### CAUTION

A defect in the digital controller of TPS65903x-Q1 devices may cause an unreliable result from the first asynchronous conversion request after the device exit from a warm reset. Texas Instruments recommends that user rely on subsequent requests to obtain accurate result from the asynchronous conversion after a device warm reset.

In addition, a cold reset event which happens during a GPADC conversion will cause the GPADC controller to lock up. A software workaround for these issues are described in detail in the *Guide to Using the GPADC in TPS65903x and TPS6591x Devices*.

### 6.3.5.2 Periodic Conversion Request (AUTO)

Software can enable periodic conversions to compare one or two channels with a predefined threshold level. Software must select one or two channels with the GPADC\_AUTO\_SELECT register and thresholds and polarity with the GPADC\_THRES\_CONV0\_LSB, GPADC\_THRES\_CONV0\_MSB, GPADC\_THRES\_CONV1\_LSB, and GPADC\_THRES\_CONV1\_MSB registers. In addition, software must select the conversion interval with the GPADC\_AUTO\_CTRL register and enable the periodic conversion

with the AUTO CONV0 EN and AUTO CONV1 EN bits. There is no need to enable the GPADC separately. The control logic enables and disables the GPADC automatically to save power. When AUTO mode is the only conversion enabled, do not use the AUTO\_CONV0\_EN and AUTO\_CONV1\_EN bits to disabled the conversion. Instead, force the state machine of the GPADC on by setting the GPADC CTRL1. GPADC FORCE bit = 1, then shutdown the GPADC AUTO conversion using GPADC\_AUTO\_CTRL.SHUTDOWN\_CONV[01] = 0. Wait  $100\mu$ S before disabling the GPADC state machine by setting GPADC CTRL1. GPADC FORCE bit = 0. The latest conversion result is always GPADC\_AUTO\_CONV0\_LSB, GPADC AUTO CONVO MSB, stored in the GPADC AUTO CONV1 LSB, and GPADC AUTO CONV1 MSB registers. All selected channels are queued and converted from channel 0 to 7. The first (lower) converted channel results is placed in the GPADC AUTO CONV0 register and the second one is placed in the GPADC AUTO CONV1 register. Therefore, TI recommends putting the lower channel to convert in AUTO CONV0 SEL and the higher channel to convert in AUTO CONV1 SEL.

If the conversion result triggers the threshold level, an INT interrupt is generated and the conversion result is stored. If the interrupt is not cleared or the results are not read before another auto-conversion is completed, then the registers store only the latest results, discarding the previous ones. The autoconversion is never stopped by an uncleared interrupt or unread registers.

Programming the triggering of the threshold level can also generate shutdown. This is available for CONV0 and CONV1 channels independently and is enabled with the SHUTDOWN bits in the GPADC\_AUTO\_CTRL register. During SLEEP and OFF modes, only channels from 0 to 10 can be converted. For channels 12 and 13, conversion is possible in sleep if thermal sensor is not disabled.

## 6.3.5.3 Calibration

The GPADC channels are calibrated in the production line using a two-point calibration method. The channels are measured with two known values (X1 and X2) and the difference (D1 and D2) to the ideal values (Y1 and Y2) are stored in OTP memory. The principle of the calibration is shown in Figure 6-10.



Some of the GPADC channels can use the same calibration data and the corrected result can be calculated using the equations:

Gain:

$$\varsigma = 1 + \left(\frac{(D2 - D1)}{(X2 - X1)}\right)$$
(4)

Offset:

ŀ

$$b = D1 - (k - 1) \times X1 \tag{5}$$

If the measured code is a, the corrected code a' is:

$$a' = \frac{(a-b)}{k}$$
(6)

Table 6-4 summarizes the parameters X1 and X2, and the register of D1 and D2 needed in the calculation for all the channels.

## Table 6-4. GPADC Calibration Parameters

| CHANNEL | X1            | X2            | D1          | D2          | COMMENTS                   |
|---------|---------------|---------------|-------------|-------------|----------------------------|
| 0,1     | 2064 (0.63 V) | 3112 (0.95 V) | GPADC_TRIM1 | GPADC_TRIM2 | Channel 1 trimming is used |
| 2       | 2064 (1.26 V) | 3112 (1.9 V)  | GPADC_TRIM3 | GPADC_TRIM4 |                            |
| 7       | 2064 (2.52 V) | 3112 (3.8 V)  | GPADC_TRIM7 | GPADC_TRIM8 |                            |

# 6.3.6 General-Purpose I/Os (GPIO Terminals)

The TPS65903x-Q1 device integrates eight configurable general-purpose I/Os that are multiplexed with alternative features as described in Table 6-5.

## Table 6-5. General Purpose I/Os Multiplexed Functions

| TERMINAL | PRIMARY FUNCTION    | SECONDARY FUNCTION                                                                                                                     |  |  |  |
|----------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GPIO_1   | General-purpose I/O | Output: VBUSDET (VBUS detection)                                                                                                       |  |  |  |
| GPIO_2   | General-purpose I/O | Output: REGEN2                                                                                                                         |  |  |  |
| GPIO_4   | General-purpose I/O | Output: SYSEN1 (external system enable)                                                                                                |  |  |  |
| GPIO_5   | General-purpose I/O | Output: CLK32KGO1V8 (32-kHz digital-fated output clock in VRTC domain) or SYNCCLKOUT (Fallback synchronization clock for SMPS, 2.2MHz) |  |  |  |
| GPIO_6   | General-purpose I/O | Output: SYSEN2 (external system enable)                                                                                                |  |  |  |
| GPIO_7   | General-purpose I/O | Input: POWERHOLD                                                                                                                       |  |  |  |

For GPIO characteristics, refer to:

- Ball description (see Section 4)
- Electrical characteristics (see Section 5.16, and Section 5.17)
- Pullup and pulldown characteristics (see Section 5.18)

Each GPIO event can generate an interrupt on either rising and/or falling edge and each line is individually maskable (as described in Section 6.3.8)

All GPIOs can be used as wake-up events.

## NOTE

GPIO\_4 and GPIO\_6 are in the VIO domain and need the I/O supply to be available.

When configured in OTP as SYSEN1 and SYSEN2, GPIO\_4 and GPIO\_6 can be programmed to be part of power-up sequence.

Selection between primary and secondary functions is controlled through the registers PRIMARY\_SECONDARY\_PAD1 and PRIMARY\_SECONDARY\_PAD2.

Copyright © 2013–2019, Texas Instruments Incorporated

When configured as primary functions, all GPIOs are controlled through the following set of registers:

- GPIO\_DAT\_DIR: Configure each GPIO direction individually (Read or Write)
- GPIO\_DATA\_IN: Data line-in when configured as an input (Read Only)
- GPIO\_DATA\_OUT: Data line-out when configured as an output (Read or Write)
- GPIO\_DEBOUNCE\_EN: Enable each GPIO debouncing individually (Read or Write)
- GPIO\_CTRL: Global GPIO control to enable or disable all GPIOs (Read or Write)
- GPIO\_CLEAR\_DATA\_OUT: Clear each GPIO data out individually (Write Only)
- GPIO\_SET\_DATA\_OUT: Set each GPIO data out individually (Write Only)
- PU\_PD\_GPIO\_CTRL1, PU\_PD\_GPIO\_CTRL2: Configure each line pull up and pull down (Read or Write)
- OD\_OUTPUT\_GPIO\_CTRL: Enable individual open-drain output (Read or Write)

When configured as secondary functions, none of the GPIO control registers (see Table 6-5) affect GPIO lines. Line configuration (pullup, pulldown, open-drain) for secondary functions is held in a separate register set, as well as specific function settings.

## 6.3.6.1 REGEN Output

Dedicated REGEN signal REGEN1 can be programmed to be part of power sequences to enable external devices like external SMPS. The REGEN2 signal is MUXed in GPIO\_2, and when REGEN2 mode is selected it can also be programmed to be part of power sequences. All REGEN signals are at VSYS level.

## 6.3.7 Thermal Monitoring

The TPS65903x-Q1 devices include several thermal monitoring functions:

- Thermal protection module internal to the TPS65903x-Q1 devices, placed close to the SMPS and LDO modules
- Platform temperature monitoring with an external NTC resistor
- Platform temperature monitoring with an external diode

The TPS65903x-Q1 devices integrate two thermal detection modules to monitor the temperature of the die. These modules are placed on opposite sides of the chip and close to the LDO and SMPS modules. Overtemperature at either module generates a warning to the system; if the temperature continues to rise, the TPS65903x-Q1 devices shut down before damage to the die can occur.

Thus, there are two protection levels:

- A hot-die (HD) function sends an interrupt to software. Software is expected to close any noncritical running tasks to reduce power.
- A thermal shutdown (TS) function immediately starts the TPS65903x-Q1 device switch-off.

By default, thermal protection is always enabled except in the BACKUP or OFF state. Disabling thermal protection in SLEEP mode for minimum power consumption is possible.

To use thermal monitoring in the system:

- Set the value for the HD temperature threshold with the OSC\_THERM\_CTRL.THERM\_HD\_SEL[1:0] register.
- TS can be disabled in SLEEP mode by setting the THERM\_OFF\_IN\_SLEEP bit to 1 in the OSC\_THERM\_CTRL register.
- During operation, if the die temperature increases above HD\_THR\_SEL, an interrupt (INT1.HOTDIE) is sent to the host processor. Immediate action to reduce TPS65903x-Q1 power dissipation must be taken by shutting down some function.
- If the die temperature of the TPS65903x-Q1 devices rise further (above 148°C) an immediate shutdown occurs. A TS event indication is written to the status register, INT1\_STATUS\_HOTDIE. The system cannot restart until the temperature falls below HD\_THR\_SEL.



### 6.3.7.1 Hot-Die Function (HD)

The HD detector monitors the temperature of the die and provides a warning to the host processor through the interrupt system when temperature reaches a critical value. The threshold value must be set below the thermal shutdown threshold. Hysteresis is added to the HD detection to avoid the generation of multiple interrupts.

The integrated HD function provides the host PM software with an early warning overtemperature condition. This monitoring system is connected to the interrupt controller and can send an interrupt when the temperature is higher than the programmed threshold. The TPS65903x-Q1 devices allow the programming of four junction-temperature thresholds to increase the flexibility of the system: in nominal conditions, the threshold triggering of the interrupt can be set from 117°C to 130°C. The HD hysteresis is 10°C in typical conditions.

When an interrupt is triggered by the power-management software, immediate action must be taken to reduce the amount of power drawn from the TPS65903x-Q1 devices (for example, noncritical applications must be closed).

### 6.3.7.2 Thermal Shutdown (TS)

The TS detector monitors the temperature on the die. If the junction reaches a temperature at which damage can occur, a switch-off transition is initiated and a thermal shutdown event is written into a status register.

The system cannot be restarted until the die temperature falls below the HD threshold.

### 6.3.7.3 Temperature Monitoring With External NTC Resistor or Diode

The GPADC\_IN1 channel can be used to measure a temperature with an external NTC resistor. External pullup and pulldown resistors can be connected to the input to linearize the characteristics of the NTC resistor. The temperature limits are set by external resistors.

### 6.3.8 Interrupts

Table 6-6 lists the TPS65903x-Q1 interrupts.

These interrupts are split into four register groups (INT1, INT2, INT3, INT4) and each group has three associated control registers:

- INTx\_STATUS: Reflects which interrupt source has triggered an interrupt event
- INTx\_MASK: Used to mask any source of interrupt, to avoid generating an interrupt on a specified source
- INTx\_LINE\_STATE: Reflects the real-time state of each line associated to each source of interrupt

The INT4 register group has two additional registers, INT4\_EDGE\_DETECT1 and INT4\_EDGE\_DETECT2, to independently configure rising and falling edge detection.

All interrupts are logically combined on a single output line INT (default active low). This line is used as an external interrupt line to warn the host processor of any interrupt event that has occurred within the device. The host processor has to read the interrupt status registers (INTx\_STATUS) through the control interface (I<sup>2</sup>C or SPI) to identify the interrupt source(s). Any interrupt source can be masked by programming the corresponding mask register (INTx\_MASK). When an interrupt is masked, its associated event detection mechanism is disabled. Therefore the corresponding STATUS bit is not updated and the INT line is not triggered if the masked event occurs. Any event happening while its corresponding interrupt is masked is lost. If an interrupt is masked after it has been triggered (event has occurred and has not yet been cleared), then the STATUS bit reflects the event until it is cleared and it does not trigger again if a new event occurs (because it is now masked).

Because some interrupts are sources of ON requests (see Table 6-6), source masking can be used to mask a specific device switch-on event. Because an active interrupt line INT is treated as an ON request, any interrupt not masked must be cleared to allow the execution of a SLEEP sequence of the device when requested.

The INT line polarity and interrupts clearing method can be configured using the INT\_CTRL register.

An INT line event can be provided to the host in either SLEEP or ACTIVE mode, depending on the setting of the OSC\_THERM\_CTRL.INT\_MASK\_IN\_SLEEP bit.

When a new interrupt occurs while the interrupt line INT is still active (not all interrupts have been cleared), then:

- If the new interrupt source is the same as the one that has already triggered the INT line, it can be discarded or stored as a pending interrupt depending on the setting of the INT\_CTRL.INT\_PENDING bit.
  - When the INT\_CTRL.INT\_PENDING bit is active (default), then any new interrupt event occurring on the same source (while the INT line is still active) is stored as a pending interrupt. Because only one level of pending interrupt can be stored for a given source, when several events (more than two) occur on the same source, only the last one is stored. While an interrupt is pending, two accesses are needed (either read or write) to clear the STATUS bit: one access for the actual interrupt and another for the pending interrupt. Note: two consecutive read or write operations to the same register clear only one interrupt. Another register must be accessed between the two read or write clear operations. Example for clear-on-read: when INT signal is active, read all four INTx\_STATUS registers in sequence to collect status of all potential interrupt sources. Read access clears the full register for an active or actual interrupt. If the INT line is still active, repeat read sequence to check and clear pending interrupts.
  - When the INT\_CTRL.INT\_PENDING bit is inactive, then any new interrupt event occurring on the same source (while the INT line is still active) is discarded. Note: two consecutive read or write operations to the same register clear only one interrupt. Another register must be accessed between the two read or write clear operations.
- If the new interrupt source is different from the one that already triggered the INT line, then it is stored immediately into its corresponding STATUS bit.

To clear the interrupt line, all status registers must be cleared. The clearing of all status registers is achieved by using a clear-on-read or a clear-on-write method. The clearing method is selectable though the INT\_CTRL.INT\_CLEAR bit. Once set, the clearing method applies to all bits for all interrupts.

- Clear-on-read
  - Read access to a single status register clears all the bits for only this specific register (8 bits). Therefore, clearing all interrupts requests to read the four status registers. If the INT line is still active when the four read accesses complete, then another interrupt event has occurred during the read process; therefore the read sequence must be repeated.
- Clear-on-write
  - This method is bit-based; setting a specific bit to 1 clears only the written bit. Therefore, to clear a complete status register, 0xFF must be written. Clearing all interrupts requests to write 0xFF into the four status registers. If the INT line is still active when the four write accesses are complete, then another interrupt event has occurred during the write process; therefore the write sequence must be repeated.



SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019

# Table 6-6. Interrupt Sources

| INTERRUPT          | ASSOCIATED<br>EVENT    | EDGES<br>DETECTION | ON REQUEST                         | REG.<br>GROUP | REG. BIT | DESCRIPTION                                                                                                                                                                                                                 |
|--------------------|------------------------|--------------------|------------------------------------|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSYS_MON           | Internal event         | Rising and falling | Never                              |               | 6        | System voltage monitoring interrupt: Triggered when<br>system voltage has crossed the configured threshold<br>in VSYS_MON register.                                                                                         |
| HOTDIE             | Internal event         | Rising and falling | Never                              |               | 5        | Hot-die temperature interrupt: The embedded thermal<br>monitoring module has detected a die temperature<br>above the hot-die detection threshold. Interrupt is<br>generated in ACTIVE and SLEEP state, not in OFF<br>state. |
| PWRDOWN            | PWRDOWN<br>(terminal)  | Rising and falling | Never                              |               | 4        | Power-down interrupt: Triggered when the event is detected on the PWRDOWN terminal.                                                                                                                                         |
| RPWRON             | RPWRON<br>(terminal)   | Falling            | Always<br>(INT mask don't<br>care) |               | 3        | Remote power-on interrupt: Triggered when a signal<br>change is detected. Interrupt is generated in ACTIVE<br>and SLEEP state, not in OFF state.                                                                            |
| LONG_PRESS_KE<br>Y | PWRON<br>(terminal)    | Falling            | Never                              |               | 2        | Power-on long key-press interrupt. Triggered when<br>PWRON is low during more than the long-press delay<br>LONG_PRESS_KEY.LPK_TIME.                                                                                         |
| PWRON              | PWRON<br>(terminal)    | Falling            | Always<br>(INT mask don't<br>care) |               | 1        | Power-on interrupt: Triggered when PWRON button is<br>pressed (low) while the device is on. Interrupt is<br>generated in ACTIVE and SLEEP state, not in OFF<br>state.                                                       |
| SHORT              | Internal event         | Rising             | Yes<br>(if INT not<br>masked)      |               | 6        | Short interrupt: Triggered when at least one of the<br>power resources (SMPS or LDO) has its output<br>shorted.                                                                                                             |
| RESET_IN           | RESET_IN<br>(terminal) | Rising             | Never                              |               | 4        | RESET_IN interrupt: Triggered when event is detected<br>on RESET_IN terminal.                                                                                                                                               |
| WDT                | Internal event         | Rising             | Never                              | INT2          | 2        | Watchdog time-out interrupt: Triggered when watchdog time-out has expired.                                                                                                                                                  |
| RTC_TIMER          | Internal event         | Rising             | Yes<br>(if INT not<br>masked)      |               | 1        | Real-time clock timer interrupt: Triggered at<br>programmed regular period of time (every second or<br>minute). Running in ACTIVE, OFF, and SLEEP state,<br>default inactive.                                               |
| RTC_ALARM          | Internal event         | Rising             | Yes<br>(if INT not<br>masked)      |               | 0        | Real-time clock alarm interrupt: Triggered at programmed determinate date and time.                                                                                                                                         |
| VBUS               | VBUS<br>(terminal)     | Rising and falling | Yes<br>(if INT not<br>masked)      |               | 7        | VBUS wake-up comparator interrupt. Active in OFF state. Triggered when VBUS present.                                                                                                                                        |
| GPADC_EOC_SW       | Internal event         | N/A                | Yes<br>(if INT not<br>masked)      |               | 2        | GPADC software end of conversion interrupt:<br>Triggered when conversion result is available.                                                                                                                               |
| GPADC_AUTO_1       | Internal event         | N/A                | Yes<br>(if INT not<br>masked)      | INT3          | 1        | GPADC automatic periodic conversion 1: Triggered<br>when result of conversion is either above or below<br>(depending on configuration) reference threshold<br>GPADC_AUTO_CONV1_LSB and<br>GPADC_AUTO_CONV1_MSB.             |
| GPADC_AUTO_0       | Internal event         | N/A                | Yes<br>(if INT not<br>masked)      |               | 0        | GPADC automatic periodic conversion 0: Triggered<br>when result of conversion is either above or below<br>(depending on configuration) reference threshold<br>GPADC_AUTO_CONV0_LSB and<br>GPADC_AUTO_CONV0_MSB.             |

| INTERRUPT | ASSOCIATED<br>EVENT  | EDGES<br>DETECTION       | ON REQUEST                    | REG.<br>GROUP | REG. BIT | DESCRIPTION                                        |
|-----------|----------------------|--------------------------|-------------------------------|---------------|----------|----------------------------------------------------|
| GPIO_7    | GPIO_7<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 7        | GPIO_7 rising- or falling-edge detection interrupt |
| GPIO_6    | GPIO_6<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 6        | GPIO_6 rising- or falling-edge detection interrupt |
| GPIO_5    | GPIO_5<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 5        | GPIO_5 rising- or falling-edge detection interrupt |
| GPIO_4    | GPIO_4<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 4        | GPIO_4 rising- or falling-edge detection interrupt |
| GPIO_3    | GPIO_3<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) | 11114         | 3        | GPIO_3 rising- or falling-edge detection interrupt |
| GPIO_2    | GPIO_2<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 2        | GPIO_2 rising- or falling-edge detection interrupt |
| GPIO_1    | GPIO_1<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 1        | GPIO_1 rising- or falling-edge detection interrupt |
| GPIO_0    | GPIO_0<br>(terminal) | Rising and/or<br>falling | Yes<br>(if INT not<br>masked) |               | 0        | GPIO_0 rising- or falling-edge detection interrupt |

## Table 6-6. Interrupt Sources (continued)

# 6.3.9 Control Interfaces

The TPS65903x-Q1 devices have two exclusive selectable (from factory settings) interfaces; two highspeed I<sup>2</sup>C interfaces (I2C1\_SCL\_SCK or I2C1\_SDA\_SDI and I2C2\_SCL\_SCE or I2C2\_SDA\_SDO) or one SPI interface (I2C1\_SCL\_SCK, I2C1\_SDA\_SDI, I2C2\_SDA\_SDO, or I2C2\_SCL\_SCE). Both are used to fully control and configure the device and have access to all the registers. When the I<sup>2</sup>C configuration is selected the I2C1\_SCL\_SCK or I2C1\_SDA\_SDI, a general purpose control (GPC) interface is dedicated to configure the device and the I2C2\_SCL\_SCE or I2C2\_SDA\_SDO interface dynamic voltage scaling (DVS) is dedicated to dynamically change the output voltage of the SMPS converters. The DVS I<sup>2</sup>C interface has access only to the voltage scaling registers of the SMPS converters (read and write mode).

## 6.3.9.1 I<sup>2</sup>C Interfaces

The GPC I<sup>2</sup>C interface (I2C1\_SCL\_SCK and I2C1\_SDA\_SDI) is dedicated to access the configuration registers of all the resources of the system.

The DVS I<sup>2</sup>C interface (I2C2\_SCL\_SCE and I2C2\_SDA\_SDO) is dedicated to access the DVS registers independently from the GPC I<sup>2</sup>C.

The control interfaces comply with the HS-I<sup>2</sup>C specification and support the following features:

- Mode: Slave only (receiver and transmitter)
- Speed:
  - Standard mode (100 kbps)
  - Fast mode (400 kbps)
  - High-speed mode (3.4 Mbps)
- Addressing: 7-bit mode addressing device

The following features are not supported:

- 10-bit addressing
- General call
- Master mode (bus arbitration and clock generation)

 $I^2C$  is a 2-wire serial interface developed by NXP (formerly Philips Semiconductor) (see  $I^2C$ -Bus Specification and user manual, Rev 03, June 2007). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, the SDA and SCL lines are pulled high. All the  $I^2C$ -compatible devices connect to the  $I^2C$  bus through open-drain I/O terminals, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the start and stop of data transfers. A slave device receives and/or transmits data on the bus under control of the master device. The data transfer protocol for standard and fast modes is exactly the same, and they are referred to as F/S mode in this document. The protocol for high-speed mode is different from F/S mode, and it is referred to as HS mode.

## 6.3.9.1.1 $f^2C$ Implementation

The TPS65903x-Q1 standard  $I^2C$  7-bit slave device address is set to 010010xx (binary) where the two least-significant bits are used for page selection.

The device is organized in five internal pages of 256 bytes (registers) as follows:

- Slave device address 0x48: Power registers
- Slave device address 0x49: Interfaces and auxiliaries
- Slave device address 0x4A: Trimming and test
- Slave device address 0x4B: OTP
- Slave device address 0x12: DVS

The device address for the DVS  $I^2C$  interface is set to 0x12.

If one of the addresses conflicts with another device I<sup>2</sup>C address, it is possible to remap each address to a fixed alternative one as described in Table 6-7. I<sup>2</sup>C for DVS is fixed because it is dedicated interface.

| REGISTER | BIT        | PAGE                       | ADDRESSES            |
|----------|------------|----------------------------|----------------------|
|          |            | Bower registers            | ID_I2C1[0] = 0: 0x48 |
|          |            | Fower registers            | ID_I2C1[0] = 1: 0x58 |
| I2C_SPI  | ID_I2C1[1] | Interfaces and auxiliaries | ID_I2C1[1] = 0: 0x49 |
|          |            |                            | ID_I2C1[1] = 1: 0x59 |
|          | ID_I2C1[2] | Trimming and test          | ID_I2C1[2] = 0: 0x4A |
|          |            |                            | ID_I2C1[2] = 1: 0x5A |
|          |            | OTD                        | ID_I2C1[3] = 0: 0x4B |
|          | ID_I201[3] | OIP                        | ID_I2C1[3] = 1: 0x5B |
|          | ID_12C2    | DVS                        | ID_I2C2 = 0: 0x12    |

Table 6-7. I<sup>2</sup>C Address Configuration

## 6.3.9.1.2 F/S Mode Protocol

The master initiates data transfer by generating a START condition. The START condition is when a highto-low transition occurs on the SDA line while SCL is high (see Figure 6-11). All I<sup>2</sup>C-compatible devices should recognize a START condition.

The master then generates the SCL pulses and transmits the 7-bit address and the read or write direction bit (R/W) on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 6-12). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 6-13) by pulling the SDA line low during the entire high period of the ninth SCL cycle. When this acknowledge is detected, the master knows that the communication link with a slave has been established.

Copyright © 2013–2019, Texas Instruments Incorporated

The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver must acknowledge the data sent by the transmitter. An acknowledge signal can be generated by the master or the slave, depending on which one is the receiver. Nine-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.

To signal the end of the data transfer, the master generates a STOP condition by pulling the SDA line from low to high while the SCL line is high (see Figure 6-11). This releases the bus and stops the communication link with the addressed slave. All  $l^2$ C-compatible devices must recognize the STOP condition. Upon the receipt of a STOP condition, all devices know that the bus is released, and they wait for a START condition followed by a matching address.

Attempting to read data from register addresses not listed in this section results in 0xFF being read out.

### 6.3.9.1.3 HS Mode Protocol

When the bus is idle, the SDA and SCL lines are pulled high by the pullup devices.

The master generates a START condition followed by a valid serial byte containing HS master code 00001XXX. This transmission is made in F/S mode at no more than 400 kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4-Mbps operation.

The master then generates a REPEATED START condition (a REPEATED START condition has the same timing as the START condition). After the REPEATED START condition, the protocol is the same as F/S mode, except transmission speeds up to 3.4 Mbps are allowed. A STOP condition ends the HS mode and switches all the internal settings of the slave devices to support F/S mode. Instead of using a STOP condition, REPEATED START conditions are used to secure the bus in HS mode.

Attempting to read data from register addresses not listed in this section results in 0xFF being read out.



Figure 6-11. START and STOP Conditions



Figure 6-12. Bit Transfer on the Serial Interface



www.ti.com

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019







## 6.3.9.2 SPI Interface

The SPI is a 4-wire slave interface used to access and configure the device. The SPI allows read-and-write access to the configuration registers of all resources of the system.

The SPI uses the following signals:

- SCE (I2C2\_SCL\_SCE): Chip enable Input driven by host master, used to initiate and terminate a transaction
- SCK (I2C1\_SCL\_SCK): Clock Input driven by host master, used as master clock for data transaction
- SDI (I2C1\_SDA\_SDI): Data input Input driven by host master, used as data line from master to slave
- SDO (I2C2\_SDA\_SDO): Data output Output driven by TPS65903x-Q1 PMIC device, used as data line from slave to master and defaults to high impedance

## 6.3.9.2.1 SPI Modes

The SPI interface does not have access to the OTP and DVS registers (slave device address 0x4B & 0x12) of the TPS65903x-Q1 device. The SPI\_PAGE\_CTRL.SPI\_PAGE\_ACCESS regsiter can be configured to access all other registers (slave device address 0x48, 0x49, & 0x4A) by:

- SPI\_PAGE\_CTRL.SPI\_PAGE\_ACCESS = 0: Page1 = 0x48, Page2 = 0x49
- SPI\_PAGE\_CTRL.SPI\_PAGE\_ACCESS = 1: Page1 = 0x48, Page3 = 0x4A

This SPI interface supports two access modes (Note: all shifts are done MSB first (Data, Address, Page):

- Single access (read or write)
  - This consists of fetching and storing one single data location. The protocol is depicted in Figure 6-15.
  - The R/W bit is always provided first, followed by page address and register address fields. When R/W = 0, a read access is performed. When R/W = 1, a write access is performed.
  - 1 burst bit indicates if following transfer is a single access (BURST = 0) or a burst access (BURST = 1).
  - 4 unused bits follow the burst bit and finally the 8-bit data is either shifted in (write) or out (read).
  - For a write access, the data output line SDO is invalid (useless) during the whole transaction.
  - For a read access, the data output line SDO is invalid during the unused bits (time slot used for data fetch) and then becomes active or valid after the unused bits.
- Burst access (read or write)
  - This consists of fetching and storing several data at contiguous locations. The protocol is depicted in Figure 6-16.
  - The R/W bit is always provided first, followed by page address and register address fields. When R/W = 0, a read access is performed. When R/W = 1, a write access is performed.
  - 1 burst bit indicates if following transfer is a single access (BURST = 0) or a burst access (BURST = 1).
  - 4 unused bits follow the burst bit and finally packets of 8-bit data are either shifted in (write) or out (read).
  - The transaction remains active as long as the SCE signal is maintained high by the host.
  - The address is automatically incremented internally for each new 8-bit packet received.
  - The host must pull the SCE signal low after a complete 8-bit data is transferred, otherwise the last transaction is discarded.
  - For a write access, the data output line SDO is invalid (useless) during the whole transaction.
  - For a read access, the data output line SDO is invalid during the unused bits (time slot used for data fetch) and then becomes active or valid after the unused bits.



### 6.3.9.2.2 SPI Protocol



Figure 6-15. SPI Single Read and Write Access



### Figure 6-16. SPI Burst Read and Write Access

## 6.3.10 Device Identification

The following registers can differentiate the TPS65903x-Q1 device being used.

| REGISTER NAME  | REGISTER DESCRIPTION                                                              |              | VALUE         |
|----------------|-----------------------------------------------------------------------------------|--------------|---------------|
| PRODUCT_ID_MSB | For all TPS65903x-Q1 devices, this register same value.                           | 0x90         |               |
| PRODUCT_ID_LSB | For all TPS65903x-Q1 devices, this register will have the same value.             |              | 0x39          |
|                | This register distinguishes which silicon version is used.                        | Revision 1.0 | 0x0           |
|                |                                                                                   | Revision 1.1 | 0x1           |
| DESIGNREV      |                                                                                   | Revision 1.2 | 0x2           |
|                |                                                                                   | Revision 1.3 | 0x3           |
|                | Revisio                                                                           |              | 0x4           |
| SW_REVISION    | This register will be representative of the OTP version programmed on the device. |              | OTP dependent |

## Table 6-8. TPS65903x-Q1 Device ID

## 6.4 Device Functional Modes

## 6.4.1 Embedded Power Controller

The EPC is composed of three main modules:

- An event arbitration module used to prioritize ON, OFF, WAKE, and SLEEP requests.
- A power state-machine used to determine which power sequence to execute, based on the system state (supplies, temperature, and so forth) and requested transition (from the event arbitration module).

EXAS

**NSTRUMENTS** 

www.ti.com

• A power sequencer that fetches the selected power sequence from OTP and executes it. The power sequencer sets up and controls all resources accordingly, based on the definition of each sequence.

Figure 6-17 shows the EPC block diagram.



Figure 6-17. EPC Block Diagram

The power state-machine is defined through the following states:

- NO SUPPLY: The device is not powered by any energy source on the system power rail (VCC1 < POR).</li>
- **BACKUP**: The device is not powered by a valid supply on the system power rail (VCC1 < VSYS\_LO) (VCC > POR).
- OFF: The device is powered by a valid supply on the system power rail (VCC1 > VSYS\_LO) and it is
  waiting for a start-up event or condition. All device resources are in the OFF state. The approximate
  time for device to arrive the OFF state from the NO SUPPLY state, without considering the rise time of
  VSYS and the settling time of the VSYS\_LO comparator, is approximately 5.5 ms.
- ACTIVE: The device is powered by a valid supply on the system power rail (VCC1 > VSYS\_LO) and has received a start-up event. It has switched to the ACTIVE state, having full capacity to supply the processor and other platform modules.
- SLEEP: The device is powered by a valid supply on the system power rail (VCC1 > VSYS\_LO) and is in low-power mode. All configured resources are set to their low-power mode, which can be ON, SLEEP, or OFF depending on the specific resource setting. If a given resource is maintained active (ON) during low-power mode, then all its linked subsystems are automatically maintained active.

Figure 6-18 shows the state diagram for the power control state-machine.





Figure 6-18. State Diagram for the Power Control State-Machine

Power sequences define how a resource state switches between the OFF, ACTIVE, and SLEEP states, but they have no effect during the NO SUPPLY or BACKUP states. The EPC supervises the system according to these power sequences, once the device is brought into the OFF state from a NO SUPPLY or BACKUP state. This is achieved automatically by internal hardware controlling the device before handing it over to the EPC.

The allowed power transitions are:

- OFF to ACTIVE (OFF2ACT)
- ACTIVE to OFF (ACT2OFF)
- ACTIVE to SLEEP (ACT2SLP)
- SLEEP to ACTIVE (SLP2ACT)
- SLEEP to OFF (SLP2OFF)

Each power transition consists of a sequence of one or several register accesses that controls the resources according to the EPC supervision. Because these sequences are stored in nonvolatile memory (OTP), they cannot be altered.

## 6.4.2 State Transition Requests

### 6.4.2.1 ON Requests

ON requests are used to switch on the device, which transitions the device from the OFF to the ACTIVE state. Table 6-9 lists the ON requests.

| EVENT                      | MASKABLE                                     | POLARITY | COMMENT         | DEBOUNCE         |
|----------------------------|----------------------------------------------|----------|-----------------|------------------|
| RPWRON (terminal)          | No                                           | Low      | Level sensitive | 16 ms ± 1 ms     |
| PWRON (terminal)           | No                                           | Low      | Level sensitive | N/A              |
| Part of interrupts (event) | Yes (INTx_MASK register.<br>Default: Masked) | Event    | Edge sensitive  | N/A              |
| POWERHOLD<br>(terminal)    | No                                           | High     | Level sensitive | 3 - 5 ms typical |

### Table 6-9. ON Requests

If one of the events listed in Table 6-9 occurs, it powers on the device, unless one of the gating conditions listed in Table 6-10 is present. For interrupt sources that can be configured as ON requests, see Table 6-6.

**Table 6-10. ON Requests Gating Conditions** 

| EVENT               | MASKABLE | POLARITY         | COMMENT                                 |
|---------------------|----------|------------------|-----------------------------------------|
| VSYS_HI (event)     | No       | Low              | VCC_SENSE < VSYS_HI                     |
| HOTDIE (event)      | No       | High             | Device temperature exceeds HOTDIE level |
| PWRDOWN (terminal)  | No       | OTP configurable |                                         |
| RESET_IN (terminal) | No       | OTP configurable |                                         |

## 6.4.2.2 OFF Requests

OFF requests are used to switch off the device, transitioning the device from the SLEEP or the ACTIVE to the OFF state. Table 6-11 lists the OFF requests. OFF requests have the highest priority, and there are no gating conditions. Any OFF request is executed even though a valid SLEEP or ON request is present. The device goes to the OFF state, and once the OFF request is cleared it reacts to an ON request, if there are any.

| EVENT                                   | MASKABLE | POLARITY            | DEBOUNCE | SWITCH OFF<br>DELAY | RESET LEVEL         | RESET<br>SEQUENCE |
|-----------------------------------------|----------|---------------------|----------|---------------------|---------------------|-------------------|
| PWRON<br>(terminal)<br>(long press key) | No       | Low                 | N/A      | SWOFF_DLY           | HWRST               | SD                |
| PWRDOWN<br>(terminal)                   | No       | OTP<br>configurable |          | SWOFF_DLY           | OTP<br>Configurable | OTP Configurable  |

### Table 6-11. OFF Requests

| EVENT                                   | MASKABLE                                                             | POLARITY            | DEBOUNCE | SWITCH OFF<br>DELAY | RESET LEVEL           | RESET<br>SEQUENCE |
|-----------------------------------------|----------------------------------------------------------------------|---------------------|----------|---------------------|-----------------------|-------------------|
| WATCHDOG<br>TIMEOUT<br>(internal event) | N/A. WDT is<br>disabled by default<br>but software can<br>enable it. | NA                  | N/A      | SWOFF_DLY           | OTP<br>Configurable   | OTP Configurable  |
| THERMAL<br>SHUTDOWN<br>(internal event) | No                                                                   | NA                  | N/A      | 0                   | OTP<br>Configurable   | OTP Configurable  |
| RESET_IN<br>(terminal)                  | No                                                                   | OTP<br>configurable | N/A      | SWOFF_DLY           | OTP<br>Configurable   | OTP Configurable  |
| SW_RST<br>(register bit)                | No                                                                   | NA                  | N/A      | 0                   | 0 OTP<br>Configurable |                   |
| DEV_ON<br>(register bit)                | No                                                                   | NA                  | N/A      | 0                   | 0 SWORST              |                   |
| VSYS_LO<br>(internal event)             | No                                                                   | NA                  |          | 0                   | OTP<br>Configurable   | OTP Configurable  |
| POWERHOLD<br>(terminal)                 | No                                                                   | Low                 |          | 0                   | SWORST                | SD                |
| GPADC_SHUTD<br>OWN                      | Yes                                                                  | NA                  | N/A      | SWOFF_DLY           | OTP<br>Configurable   | OTP Configurable  |

## Table 6-11. OFF Requests (continued)

Notes:

- SWOFF\_DLY is the same for all requests. Once configured to a specific value (0, 1, 2, or 4 s) it is applied to all OFF requests.
- RESET\_LEVEL is selectable as HWRST (wide set of registers is reset to default values) or SWORTS (more limited set of registers is reset).
- OFF requests are configured to force the EPC to either execute a shutdown (SD) or a cold restart (CR).
  - When configured to generate an SD, the EPC executes a transition to the OFF state (SLP2OFF or ACT2OFF power sequence) and remains in the OFF state.
  - When configured to generate a CR, the EPC executes a transition to the OFF state (SLP2OFF or ACT2OFF power sequence) and restarts, transitioning to the ACTIVE state (OFF2ACT power sequence) if none of the ON request gating conditions are present.
- Watchdog is disabled by default. SW can enable watchdog and lock (write protect) watchdog register (WATCHDOG).
- The DEV\_ON event has a lower priority over other ON events; it forces the device to go to the OFF state only if no other ON conditions are keeping the device active (POWERHOLD).
- The POWERHOLD event has a lower priority over other ON events; it forces the device to go to the OFF state only if no other ON conditions are keeping the device active (DEV\_ON).

## 6.4.2.3 SLEEP and WAKE Requests

SLEEP requests are used to put the device in the SLEEP state, meaning a transition from the ACTIVE to SLEEP state. This sets internal resources into low-power mode, as well as user-defined resources into their user predefined low-power mode. The states of the resources during active and sleep modes are defined in the LDO\*\_CTRL registers and SMPS\*\_CTRL registers.

Table 6-12 lists the SLEEP requests. Any of these events trigger the ACT2SLP sequence, unless there are pending interrupts (unmasked). Only an interrupt or NSLEEP inactive (high) generates a WAKE request to wake up the device (exit from the SLEEP state). A WAKE request (only during the SLEEP state) wakes up the device and triggers a SLEEP2ACT or a SLEEP2OFF power sequence.

#### www.ti.com

RUMENTS

#### Table 6-12. SLEEP Requests

| EVENT             | MASKABLE              | POLARITY | COMMENT         |
|-------------------|-----------------------|----------|-----------------|
| NSLEEP (terminal) | Yes (Default: Masked) | Low      | Level sensitive |

For each resource, a transition from the ACTIVE to SLEEP state or SLEEP to ACTIVE state can be controlled in two different ways:

- Through EPC sequencing (ACT2SLP or SLP2ACT power sequence), when the resource is associated to the NSLEEP signal.
- Through direct control of the resource power mode (active or sleep).
  - The user can bypass SLEEP and WAKE sequencing by having resources assigned to one external control signal (ENABLE1). This signal has direct control on the power modes (active or sleep) of any resources associated to it and it triggers an immediate switch from one mode to the other, regardless of the EPC sequencing.

All resources can therefore be associated to two external terminals (NSLEEP and ENABLE1) and they switch between the SLEEP and ACTIVE states based on Table 6-13.

#### Table 6-13. Resources SLEEP and ACTIVE Assignments

| ENABLE1<br>ASSIGNMENT | NSLEEP<br>ASSIGNMENT | ENABLE1<br>TERMINAL STATE | NSLEEP TERMINAL<br>STATE | STATE                          | TRANSITION |
|-----------------------|----------------------|---------------------------|--------------------------|--------------------------------|------------|
| 0                     | 0                    | Don't care                | Don't care               | ACTIVE                         | None       |
| 0                     | 1                    | Don't care                | 0 ↔ 1                    | $SLEEP \leftrightarrow ACTIVE$ | Sequenced  |
| 1                     | 0                    | 0 ↔ 1                     | Don't care               | $SLEEP \leftrightarrow ACTIVE$ | Immediate  |
| 1                     |                      | 0                         | 0 ↔ 1                    | $SLEEP \leftrightarrow ACTIVE$ | Sequenced  |
|                       | 1                    | 1                         | 0 ↔ 1                    | ACTIVE                         | None       |
|                       | I                    | 0 ↔ 1                     | 0                        | $SLEEP \leftrightarrow ACTIVE$ | Immediate  |
|                       |                      | 0 ↔ 1                     | 1                        | ACTIVE                         | None       |

#### NOTE

- The polarity of the NSLEEP and ENABLE1 signals is configurable through the POLARITY\_CTRL register. By default:
  - ENABLE1 is active high; a transition from 0 to 1 requests a transition from SLEEP to ACTIVE.
  - NSLEEP is active low; a transition from 1 to 0 requests a transition from ACTIVE to SLEEP.
- Resource assignments to the NSLEEP and ENABLE1 signals are configured in the ENABLEx\_YYY\_ASSIGN and NSLEEP\_YYY\_ASSIGN registers (where x = 1 or 2 and YYY = RES or SMPS or LDO)
- Several resources can be assigned to the same ENABLE1 signal and therefore, when triggered, they all switch their power mode at the same time.
- When resources are assigned only to the NSLEEP signal, their respective switching order is controlled and defined in the power sequence.
- When a resource is not assigned to any signal (NSLEEP and ENABLE1), it never switches from the ACTIVE to SLEEP state. The resource always remains in active mode.



### CAUTION

A defect in the digital controller of TPS65903x-Q1 was discovered, which may cause the PLL to shut down unexpectedly under the following sequence of events:

- PLL is programmed to be OFF under SLEEP mode through the PLLEN\_CTRL register
- NSLEEP is assigned to control the entering of SLEEP mode for the PLL through the NSLEEP\_RES\_ASSIGN register
- TPS65903x-Q1 goes through a SLP2OFF state transition followed by an OFF2ACT state transition
- PLL is again assigned to be OFF in SLEEP mode through the programming of the PLLEN\_CTRL and the NSLEEP\_RES\_ASSIGN registers while the device remains in ACTIVE mode

Two possible actions are recommended to help prevent the PLL from shutting down unexpectedly:

- [Hardware Implementation] Toggle the NSLEEP pin twice to force the ACT2SLP and SLP2ACT state transitions as soon as TPS65903x-Q1 wakes up from back to back SLP2OFF and OFF2ACT state transitions
- [Software Implementation] Toggle the NSLEEP\_POLARITY bit (0  $\rightarrow$  1  $\rightarrow$  0) of the POLARITY\_CTRL register to force the ACT2SLP and SLP2ACT device state transitions as soon as TPS65903x-Q1 wakes up from back to back SLP2OFF and OFF2ACT state transitions

### 6.4.3 Power Sequences

A power sequence is an automatic pre-programmed sequence handled by the TPS65903x-Q1 device series to configure the device resources: SMPSs, LDOs, 32-kHz clock, part of GPIOs, , REGEN signals) into on, off, or sleep modes. See Section 6.3.6 for GPIO details.

Figure 6-19 shows an example of an OFF2ACT transition followed by an ACT2OFF transition. The sequence is triggered through PWRON terminal and the resources controlled (for this example) are: VIO, LDO1, SMPS2, LDO6, REGEN1, LDOLN, LDOUSB, and CLK32KOUT. The time between each resource enable and disable (TinstX) is also part of the preprogrammed sequence definition.

When a resource is not assigned to any power sequence, it remains in off mode. The user (through software) can enable and configure this resource independently after the power sequence completes.


www.ti.com

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019



### Figure 6-19. Power Sequence Example

The power sequences of the TPS65903x-Q1 device series are defined according to the processor requirements, see the relevant Application Note for more information.

### 6.4.4 Start Up Timing and RESET\_OUT Generation

The total start-up time of TPS65903x-Q1 from the first supply insertion until the release of reset to the processor is defined by the boot time of internal resources as well as the OTP defined boot sequence.

Following figure shows the power up sequence timing and the generation of the RESET\_OUT signal.



Figure 6-20. Start Up Timing Diagram

The  $t_1$  time is the delay between VCC1 crossing the POR threshold and VIO (First rail in the power sequence) rising up. The  $t_1$  time must be at least 6 ms. If the time from VCC to VIO is less than 6 ms, the VIO buffers are supplied while the OTP is still being initialized, which could cause glitches on any VIO output buffer. Supplying VIO at least 6 ms after supplying VCC makes sure that the OTP is initialized and the output buffers are held low when VIO is supplied. The VIO\_IN pin may be supplied before or after the first rail in the power sequence is enabled, as long as it is at least 6 ms after VCC.

The t<sub>2</sub> time is the internal 16.384-MHz crystal oscillator start-up time, or the external 32kHz clock input availability delay time.

The  $t_3$  time is the delay between the power up sequence start and RESET\_OUT release. RESET\_OUT will be released once power up sequence is complete and:

- the 16.384MHz clock is stabilized if the 16.384MHz Xtal is present and the oscillator is enabled, or
- the external 32kHz clock is stabilized and the 16.384MHz oscillator is bypassed, or
- the GATE\_RESET\_OUT OTP bit is used to allow the TPS65903x-Q1 to power up without the presence of the 16.384MHz crystal nor the external 32kHz clock input.

The duration of the power up sequence depends on OTP programming; average value is about 10ms.

### 6.4.5 Power On Acknowledge

The TPS65903x-Q1 device series is designed to support the following power on acknowledge modes: POWERHOLD mode and AUTODEVON mode.

### 6.4.5.1 POWERHOLD Mode

In POWERHOLD mode, the acknowledge of the power on is achieved through a dedicated pin, POWERHOLD. Upon receipt of an ON request, the device initiates the power-up sequence and asserts the RESET\_OUT pin high once it is in the ACTIVE state (reset released). While in the ACTIVE state, the device remains active for 8 seconds and then automatically shuts down. During this time-frame, to keep the device active, the host processor must assert and keep the POWERHOLD pin high. If the POWERHOLD pin is then set back to low, it is interpreted as an OFF request by the device.

Figure 6-21 shows the POWERHOLD mode timing diagrams.





### 6.4.5.2 AUTODEVON Mode

In this mode, at the end of the power-up sequence, the register bit DEV\_CTRL.DEV\_ON is automatically set to 1 and the device remains in its ACTIVE state until this bit is cleared by the host processor.

Figure 6-22 and Figure 6-23 show the AUTODEVON mode timing diagrams.





The DEV\_ON bit can also be configured so that it is not auto-updated (set to 1) at the end of the power-up sequence. In this case, the device behaves similarly to the POWERWHOLD mode, except the host has control over it using the DEV\_CTRL.DEV\_ON register bit instead of the POWERHOLD terminal. Therefore, to keep the device active, the host must set and keep this bit at 1.





## 6.4.6 BOOT Configuration

All TPS65903x-Q1 device series resource settings are stored under the form of registers. Therefore, any platform-related settings are linked to an action altering these registers. This action can be a static update (register initialization value) or a dynamic update of the register (either from the user or from a power sequence).

Resources and platform settings are stored in nonvolatile memory (OTP):

- Static platform settings:
  - These settings define, for example, SMPS or LDO default voltages, GPIO functionality, and TPS65903x-Q1 switch-on events. Part of the static platform settings can have two different values, and these values are selected with the BOOT0 terminal. Static platform settings can be overwritten by a power sequence or by the user.
- Sequence platform settings:
  - These settings define TPS65903x-Q1 power sequences between state transitions, for example, the OFF2ACT sequence when transitioning from OFF mode to ACTIVE mode. Each power sequence is composed of several register accesses that define which resources (and their corresponding registers) must be updated during the respective state transition. Three different sequences can be defined with the BOOT0 and BOOT1 terminals. These settings can be overwritten by the user once the power sequence completes its execution.



### 6.4.6.1 Boot Terminal Selection

Table 6-14 lists the boot terminals associated configurations.

### NOTE

Generally two of the three power sequence definitions are small modifications from the main sequence to the respective OTP memory size.

| BOOT0 | BOOT1 | OTP CONFIGURATION | POWER SEQUENCE SELECTOR |
|-------|-------|-------------------|-------------------------|
| 0     | 0     | Set_0             | Sel_0                   |
| 0     | 1     | Set_0             | Sel_1                   |
| 1     | 0     | Set_1             | Sel_2                   |
| 1     | 1     | Set_1             | Sel_2                   |

### Table 6-14. Boot Terminal Associated Configurations

The BOOT0 and BOOT1 terminals must be grounded or pulled up, but the terminals must not be unconnected (high impedance).

The BOOT0 terminal is used to select between two different OTP sets (Set\_0 and Set\_1) of device configuration (referred to as selectable platform settings in Figure 6-24). For list of OTP programmable parameters with programmed values refer to the Application Note of the relevant part number.

### NOTE

The respective VSEL[6:0] bit field in the SMPSn\_VOLTAGE and SMPSn\_FORCE registers is mapped on a same OTP memory location, meaning that they are loaded at reset with the same value and that the BOOT0 terminal changes the setting for both of them.

The BOOT0 terminal can also be used with the BOOT1 terminal as static selectors during execution of the power sequence. This is intended to provide a possibility from within a static power sequence, to branch to different instructions. This allows choosing power sequences (or subpart of power sequences) based on BOOT terminals without altering power sequences themselves in OTP.

### 6.4.7 Reset Levels

The device series resource control registers are defined by three categories:

- POR registers: POR registers
- HW registers: HARDWARE registers
- SWO registers: SWITCHOFF registers

These registers are associated to three levels of reset as described below:

- Power-on reset (POR)
  - Power-on reset happens when the device gets its supplies and transition from the NOSUPPLY state to the BACKUP state. This is the global device reset.
  - Additionally, SMPS\_THERMAL\_STATUS, SMPS\_SHORT\_STATUS, SMSP\_POWERGOOD\_MASK, LDO\_SHORT\_STATUS and SWOFF\_STATUS registers are in POR domain. This list is indicative only.
- HWRST Hardware reset
  - Hardware reset happens when any OFF request is configured to generate a hardware reset. This
    reset triggers a transition to the OFF state from either the ACTIVE or SLEEP state (execute either
    the ACT2OFF or SLP2OFF sequence).
- SWORST Switch-off reset
  - Switch-off reset happens when any OFF request is configured to not generate a hardware reset. This reset acts as the HWRST, except only the SWO registers are reset. The device goes in the OFF state, from either ACTIVE or SLEEP, and therefore executes the ACT2OFF or SLP2OFF sequence.
  - Power resource control registers for SMPS and LDO voltage levels and operating mode control are in SWORST domain. Additionally some registers control the 32-kHz, REGENx and SYSENx, watchdog, external charger control, and VSYS\_MON comparator. This list is indicative only.

Table 6-15 lists the reset levels, and Figure 6-25 shows the reset levels versus registers.

| LEVEL | RESET TAG | REGISTERS AFFECTED | COMMENT                                                                          |
|-------|-----------|--------------------|----------------------------------------------------------------------------------|
| 0     | POR       | POR, HW, SWO       | This reset level is the lowest level, for which all registers are reset.         |
| 1     | HWRST     | HW, SWO            | During hardware reset (HWRST), all registers are reset except the POR registers. |
| 2     | SWORST    | SWO                | Only the SWO registers are reset.                                                |

### Table 6-15. Reset Levels

| POR reset     |              |               |
|---------------|--------------|---------------|
|               | HWRST reset  |               |
|               |              | SWORST reset  |
| POR Registers | HW Registers | SWO Registers |
|               |              |               |
|               |              |               |
|               |              |               |

Figure 6-25. Reset Levels versus Registers

### 6.4.8 Warm Reset

The device series can execute a warm reset. The main purpose of this reset is to recover the device from a locked or unknown state by reloading the default configuration. The warm reset is triggered by the NRESWARM terminal. During a warm reset, the OFF2ACT sequence is executed regardless of the actual state (ACTIVE, SLEEP) and the device returns to or remains in the ACTIVE state. Resources that are not part of the OFF2ACT sequence are not impacted by warm reset and maintain the previous state. Resources that are part of power-up sequence go to ACTIVE mode and the output voltage level is reloaded from OTP or kept in the previous value depending on the WR\_S bit in the SMPSx\_CTRL register or the LDOx\_CTRL register.

## 6.4.9 RESET\_IN

RESET\_IN is a gating signal for on request and causes a switch-off event (Cold Reset or Shutdown). Table 6-11 shows that the RESET\_IN behavior is programmable.

## 6.4.10 Watchdog Timer (WDT)

The watchdog timer has two modes of operation, periodic mode and interrupt mode.

In periodic mode, an interrupt is generated with a regular period N that is defined by the WATCHDOG.TIMER setting. This interrupt is generated at the beginning of the period (when the watchdog internal counter equals 1). The IC initiates a shutdown at the end of the period (when the internal counter has reached N) only if the interrupt has not been cleared within the defined time frame (0 to N). In this mode, when the interrupt is cleared, the internal counter is not reset. The counter continues to count until it reaches the maximum value (defined by the TIMER setting) and automatically rolls over to 0 in order to start a new counting period. Regardless of when the interrupt is cleared within a given period (N), the next interrupt is generated only when the ongoing period completes (reaches N). The internal watchdog counter is initialized and kept at 0 as long as the RESET\_OUT terminal is low. The counter begins counting as soon as the RESET\_OUT terminal is released.

In interrupt mode, any interrupt source resets the watchdog counter and begins the counting. If the sources of the interrupts are not cleared (INT line released) before the end of the predefined period N (set by WATCHDOG.TIMER setting) then the IC initiates a shutdown. If the sources of the interrupts are cleared within the predefined period, then the watchdog counter is discarded (DC) and no shutdown sequence is initiated.

By default, the watchdog is disabled.

Figure 6-26 shows the watchdog timings.

VERIODIC MODE

SWCS095L-AUGUST 2013-REVISED FEBRUARY 2019





## 6.4.11 System Voltage Monitoring

The power state-machine of the devices are controlled by comparators monitoring the voltage on the VCC\_SENSE and VCC1 terminals. For electrical parameters see Section 5.14.

- **POR:** When the supply at the VCC1 terminal is below the POR threshold, the devices are in the NO SUPPLY state. All functionality, including RTC, is off. When the voltage in VCC1 rises above the POR threshold, the device enters from the NO SUPPLY to the BACKUP state.
- VSYS\_LO: When the voltage on VCC1 terminal rises above VSYS\_LO, the device enters from the BACKUP state to the OFF state. When the device is in the ACTIVE, SLEEP, or OFF state and the voltage on VCC1 decreases below VSYS\_LO, the device enters BACKUP state. When the device transitions from the ACTIVE state to the BACKUP state, all active SMPS and LDO regulators, except LDOVRTC, are disabled simultaneously. When operating with a 16.384-MHz crystal, the regulators are immediately disabled after VCC1 becomes less than VSYS\_LO. When operating without a crystal, a 180-µs deglitch time occurs after VCC1 becomes less than VSYS\_LO and before the regulators are disabled. The VSYS\_LO level is OTP programmable.

### NOTE

For silicon revision 1.3 or earlier, when operating without a crystal, transitioning from the ACTIVE state to the BACKUP state using VSYS\_LO while the outputs are active must always be followed by a POR event to make sure the device is reset properly. See Section 6.3.10 to identify the silicon version in the device.

**VSYS\_MON:** During power up, the VSYS\_HI OTP value is used as a threshold for the VSYS\_MON comparator which is gating the PMIC start-up (as a threshold for transition from OFF to ACTIVE state). The VSYS\_MON comparator monitors the VCC\_SENSE terminal. After power up, software can configure the comparator threshold in the VSYS\_MON register.

Figure 6-27 shows a block diagram of the system comparators.



Figure 6-27. System Comparators

To use comparators in the system:

- The VSYS\_LO and VSYS\_HI thresholds are defined in the OTP. Software cannot change these levels.
- After start-up, the VSYS\_MON comparator is automatically disabled. Software can select a new threshold level using the VSYS\_MON register and enable the comparator.
- In order for the same coding on the rising and falling edge, the VSYS\_MON comparator does not include hysteresis and therefore can generate multiple interrupts when the voltage level is at the threshold level. New interrupt generation has a 125-µs debounce time which allows the software to mask the interrupt and update the threshold level or disable the comparator before receiving a new interrupt.

Figure 6-28 shows additional details on the VSYS\_MON comparator. When the VSYS\_MON comparator is enabled, and the internal buffer is bypassed, input impedance at the VCC\_SENSE terminal is 500 k $\Omega$  (typical). When the comparators are disabled, the VCC\_SENSE terminal is at high impedance mode. If GPADC is enabled to measure channel 6 or channel 7, 40 k $\Omega$  is added in parallel to the corresponding comparator. See Table 6-3 for the GPADC input range.



To enable system voltage sensing above 5.25 V, an external resistive divider can be used. Internal buffers are enabled by setting OTP bit HIGH\_VCC\_SENSE = 1 to provide high impedance for the external resistive dividers. The maximum input level for the internal buffer is VCC1 – 1 V.



Figure 6-28. VSYS\_MON Comparator Details

### 6.4.11.1 Generating a POR

### NOTE

This section applies to silicon revisions 1.3 or earlier. Newer silicon revisions do not have this requirement because the  $V_{CC}$  is continuously sampled. See Section 6.3.10 to identify the silicon version in the device.

To generate a POR from a falling  $V_{CC}$ ,  $V_{CC}$  is sampled every 1 ms and compared to the POR threshold. In case VCC is discharged and resupplied quickly, a POR may not be reliably generated if VCC crosses the POR threshold between samples. Another way to generate POR is to discharge the LDOVRTC regulator to 0 V after VCC is removed. With no external load, this could take seconds for the LDOVRTC output to discharge to 0 V. The PMIC should not be restarted after VCC is removed but before LDOVRTC is discharged to 0 V. If necessary, TI recommends adding a pulldown resistor from the LDOVRTC output to GND with a minimum of 3.9 k $\Omega$  to speed up the LDOVRTC discharge time. For more details, refer to POR Generation in TPS65903x and TPS6591x Devices.

The value of the pulldown resistor should be chosen based on the desired discharge time and acceptable current draw in the OFF state, but no greater than 0.5 mA. Use Equation 7 to calculate the pulldown resistor based on the desired discharge time.

$$\mathsf{R}_{\mathsf{PD}} \ (\mathsf{k}\Omega) = \frac{\mathsf{t}_{\mathsf{discharge}} \ (\mathsf{ms})}{\mathsf{C}_{\mathsf{O}} \ (\mathsf{\mu}\mathsf{F}) \times \mathsf{3}}$$

where

- t<sub>discharge</sub> = discharge time of the VRTC output
- R<sub>PD</sub> = pulldown resistance from the VRTC output to GND

•  $C_{O}$  = output capacitance on the VRTC line (typically 2.2 µF)

(7)

Because LDOVRTC is always on when VCC is supplied, additional current is drawn through the pulldown resistor. The output current of LDOVRTC while the PMIC is in OFF state should not exceed 0.5 mA. Use Equation 8 to calculate the pulldown current.

$$I_{PD} = \frac{1.8 \text{ V}}{\text{R}_{PD}}$$

where

- $I_{PD}$  = current through the pulldown resistor
- $R_{PD}$  = pulldown resistance from the VRTC regulator

(8)



# 7 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Application Information

The TPS659038-Q1 and TPS659039-Q1 devices are integrated power management integrated circuits (PMIC), both available in a 169-pin, 0.8-mm pitch, 12-mm × 12-mm nFBGA package. The devices are designed specifically for automotive applications. Both devices have seven configurable step-down converter rails, with the ability to combine power rails and supply up to 9 A of output current in multi-phase mode. The TPS659038-Q1 device also has eleven external LDOs, while TPS659039-Q1 device has 6 external LDOs. Both devices also come with a 12-bit GPADC with three external channels, eight configurable GPIOs, two I<sup>2</sup>C interface channels or one SPI interface channel, a real-time clock module with calendar function, a PLL for external clock sync and phase delay capability, and a programmable power sequencer and control for supporting different processors and applications.

As both TPS659038-Q1 and TPS659039-Q1 devices are highly integrated PMIC devices, it is very important that customers should take necessary actions to ensure the PMIC is operating under the recommended operating conditions to ensure desired performance from the device. Additional cooling strategies may be necessary to maintain the junction temperature below maximum limit allowed for the device. To minimize the interferences when turning on a power rail while the device is in operation, optimal PCB layout and grounding strategy are essential and are recommended in Section 9. In addition, customer may take steps such as turning on additional rails only when the systems is operating in light load condition.

Details on how to use this device in automotive infotainment or digital cluster applications are described throughout this device specification. The following sections provides the typical application use case with the recommended external components and layout guidelines. A design checklist for the TPS659038-Q1 and TPS659039-Q1 devices is also available on which provides application design guidance and cross checks.

### 7.2 Typical Application

Following the typical application schematic and the list of recommended external components will allow the TPS65903x-Q1 device to achieve accurate and stable regulation with its SMPS and LDO outputs. These devices are internally compensated and have been designed to operate most effectively with the component values listed inTable 7-2. Deviating from these values is possible but is highly discouraged.

VSYS

VSYS



- (1) Input can be left floating if not used.
- (2) Input can be left floating if not used.
- (3) Only available on the TPS659038-Q1 device.

### Figure 7-1. Application Schematic

www.ti.com



Texas





# 7.2.1 Design Requirements

For this design example, use the parameters listed in Table 7-1.

| DESIGN PARAMETER    | O9039A344IZWSRQ1 |
|---------------------|------------------|
| Supply voltage      | 3.3 V to 5 V     |
| Switching frequency | 2.2 MHz          |
| SMPS123 voltage     | 1.1 V            |
| SMPS123 current     | 9 A              |
| SMPS45 voltage      | 1.06 V           |
| SMPS45 current      | 4 A              |
| SMPS6 voltage       | 1.06 V           |
| SMPS6 current       | 3 A              |
| SMPS7 voltage       | 1.06 V           |
| SMPS7 current       | 2 A              |
| SMPS8 voltage       | 1.06 V           |
| SMPS8 current       | 1 A              |
| SMPS9 voltage       | 1.8 V            |
| SMPS9 current       | 1 A              |
| LDO1 voltage        | 3.3 V            |
| LDO1 current        | 300 mA           |
| LDO2 voltage        | 3.3 V            |
| LDO2 current        | 300 mA           |
| LDO3 voltage        | 1.8 V            |
| LDO3 current        | 200 mA           |
| LDO9 voltage        | 1.05 V           |
| LDO9 current        | 50 mA            |
| LDOLN voltage       | 1.8 V            |
| LDOLN current       | 50 mA            |
| LDOUSB voltage      | 3.3 V            |
| LDOUSB current      | 100 mA           |

### Table 7-1. Design Parameters



#### www.ti.com

### 7.2.2 Detailed Design Procedure

### 7.2.2.1 Recommended External Components

### Table 7-2. Recommended External Components for Automotive Usage

| REFERENCE<br>COMPONENTS                                                  | COMPONENT                                   | MANUFACTURER | PART NUMBER                 | VALUE                                              | EIA SIZE CODE | SIZE (mm)        | CHOICE                       | MASS PRODUCTION          |  |  |
|--------------------------------------------------------------------------|---------------------------------------------|--------------|-----------------------------|----------------------------------------------------|---------------|------------------|------------------------------|--------------------------|--|--|
| INPUT POWER SUPPLI                                                       | ES EXTERNAL COMPON                          | IENTS        |                             | L                                                  |               |                  |                              |                          |  |  |
| C7, C8                                                                   | VSYS and VCC1 tank capacitor <sup>(1)</sup> | Murata       | GCM21BR70J106KE22           | 10 µF, 6V3                                         | 0805          | 2 × 1.25 × 1.25  |                              | Available <sup>(2)</sup> |  |  |
| C6                                                                       | Decoupling capacitor                        | Murata       | GCM155R71C104KA55           | 100 nF, 16 V                                       | 0402          | 1 × 0.5 × 0.5    |                              | Available <sup>(2)</sup> |  |  |
| CRYSTAL OSCILLATOR EXTERNAL COMPONENTS                                   |                                             |              |                             |                                                    |               |                  |                              |                          |  |  |
| Y1                                                                       | Crystal                                     | Kyocera      | CX8045GB16384H0HEQZ1        | 16.384 MHz                                         | —             | 8 × 4.5 × 1.8    |                              | Available                |  |  |
| C21, C22                                                                 | Crystal decoupling                          | Murata       | GCM1555C1H100JA16           | 10 pF, 50 V                                        | 0402          | 1 × 0.5 × 0.5    |                              | Available <sup>(2)</sup> |  |  |
| C18                                                                      | Crystal supply<br>decoupling                | Murata       | GCM188R70J225KE22           | 2.2 μF, 6V3                                        | 0603          | 1.6 × 0.8 × 0.8  |                              | Available <sup>(2)</sup> |  |  |
| BANDGAP EXTERNAL                                                         | BANDGAP EXTERNAL COMPONENTS                 |              |                             |                                                    |               |                  |                              |                          |  |  |
| C9                                                                       | Capacitor                                   | Murata       | GCM155R71C104KA55           | 100 nF, 16 V                                       | 0402          | 1 × 0.5 × 0.5    |                              | Available <sup>(2)</sup> |  |  |
| SMPS EXTERNAL CON                                                        | IPONENTS                                    |              |                             | L                                                  |               |                  |                              |                          |  |  |
| C10, C12, C14, C19,<br>C23, C26, C27, C43,<br>C45                        | Input capacitor                             | Murata       | GCM21BC71A475MA73           | 3CM21BC71A475MA73 4.7 μF, 10 V 0805 2 × 1.25       |               | 2 × 1.25 × 1.25  |                              | Available <sup>(2)</sup> |  |  |
| C11, C13, C16, C20,<br>C24, C25, C28, C42,<br>C44                        | Output Capacitance for all SMPS             | Murata       | GCM32ER70J476KE19           | CM32ER70J476KE19 47 μF, 6.3 V 1210 3.2 × 2.5 × 2.5 |               |                  | Available <sup>(2)</sup>     |                          |  |  |
| L2, L3, L4, L6, L7, L8,<br>L9, L10, L11                                  | Inductor (BUCK) <sup>(3)</sup>              | Vishay       | IHLP1616ABER1R0M11          | 1 μΗ                                               |               | 4.45 × 4.1 × 1.2 | Good efficiency at high load | Available                |  |  |
| LDO EXTERNAL COMP                                                        | ONENTS                                      |              |                             |                                                    |               |                  |                              |                          |  |  |
| C1, C2, C3, C4, C5                                                       | Input capacitor                             | Murata       | GCM188R70J225KE22           | 2.2 μF, 6V3                                        | 0603          | 1.6 × 0.8 × 0.8  |                              | Available <sup>(2)</sup> |  |  |
| C29, C30, C31, C32,<br>C33, C34, C35, C36,<br>C37, C38, C39, C40,<br>C41 | Output capacitor                            | Murata       | GCM188R70J225KE22 2.2 μF, ( |                                                    | 0603          | 1.6 × 0.8 × 0.8  |                              | Available <sup>(2)</sup> |  |  |
| VBUS EXTERNAL COM                                                        | IPONENTS                                    |              |                             |                                                    |               | •                |                              |                          |  |  |
| C17                                                                      | VBUS decoupling<br>capacitor                | Murata       | GCM155R71C104KA55           | 100 nF 16 V                                        | 0402          | 1.6 × 0.8 × 0.8  |                              | Available <sup>(2)</sup> |  |  |

(1) The tank capacitors filter the VSYS/VCC1 input voltage of the LDO and SMPS core architectures.

(2) Component is used on validation boards.

(3) For an AEC-Q200 grade  $1-\mu$ H inductor, the DFE252012PD-1R0M is available from the manufacturer Toko.

### 7.2.2.2 SMPS Input Capacitors

All SMPS inputs need an input decoupling capacitor to minimize input ripple voltage. It is recommended to use a 10-V,  $4.7-\mu$ F capacitor for each SMPS. Depending on the input voltage of the SMPS, a 6.3-V or 10-V capacitor can be used. See Table 7-2 for the specific part number of the input capacitor that is recommended.

For optimal performance, the input capacitors should be placed as close to the SMPS input balls as possible. See Section 9.1 for more information about component placement.

### 7.2.2.3 SMPS Output Capacitors

All SMPS outputs need an output capacitor to hold up the output voltage during a load step or changes to the input voltage. To ensure stability across the entire switching frequency range, the TPS659038-Q1 and TPS659039-Q1 devices require an output capacitance value between 33  $\mu$ F and 57  $\mu$ F. To meet this requirement across temperature and DC bias voltage, it is recommended to use a 47- $\mu$ F capacitor for each SMPS. It is important to remember that each SMPS needs an output capacitor, not just each output rail. For example, SMPS12 is a dual phase regulator and an output capacitor is required for the SMPS1 output and the SMPS2 output. Note, this requirement excludes any capacitance seen at the load and only refers to the capacitance seen close to the device. Additional capacitance placed near the load can be supported, but the end application or system should be evaluated for stability. See Table 7-2 for the specific part number of the output capacitor that is recommended.

### 7.2.2.4 SMPS Inductors

Again, to ensure stability across the entire switching frequency range, it is recommended to use a  $1-\mu$ H inductor on each SMPS. It is important to remember that each SMPS needs an inductor, not just each output rail. For example, SMPS12 is a dual phase regulator and an inductor is required for the SMPS1\_SW balls and the SMPS2\_SW balls. See Table 7-2 for the specific part number of the inductor that is recommended.

### 7.2.2.5 LDO Input Capacitors

All LDO inputs need an input decoupling capacitor to minimize input ripple voltage. It is recommended to use a 2.2- $\mu$ F capacitor for each LDO. Depending on the input voltage of the LDO, a 6.3-V or 10-V capacitor can be used. SeeTable 7-2 for the specific part number of the input capacitor that is recommended.

For optimal performance, the input capacitors should be placed as close to the LDO input balls as possible. See Section 9.1 for more information about component placement.

### 7.2.2.6 LDO Output Capacitors

All LDO outputs need an output capacitor to hold up the output voltage during a load step or changes to the input voltage. Using a 2.2- $\mu$ F capacitor for each LDO output is recommended. Note, this requirement excludes any capacitance seen at the load and only refers to the capacitance seen close to the device. Additional capacitance placed near the load can be supported, but the end application or system should be evaluated for stability. See Table 7-2 for the specific part number of the output capacitor that is recommended.

### 7.2.2.7 VCC1

VCC1 is the supply for the analog input voltage of the device. This pin requires a 10- $\mu$ F decoupling capacitor.

Texas Instruments recommends to always power down the TPS65903x-Q1 before removing power from VCC1. If the input voltage to the device is removed while the device is ACTIVE, the device will shut off when VCC1 reaches the VSYS\_LO threshold. As mentioned in the Section 6.4.11 section, once VCC1 reaches VSYS\_LO, there is about 180 us delay before all the output rails are disabled simultaneously.

There are two scenarios to consider in the system-level design in the event of unexpected loss of power.

### 7.2.2.7.1 Meeting the Power Down Sequence

To prevent a sequencing violation, it is important to block reverse current and implement a disable signal to the PMIC. A Schottky diode can block reverse current when the input is removed. Additionally, capacitors can help maintain the input voltage level while the power-down sequence occurs. Depending on the system design, there are a couple ways to implement a disable signal.

For a system where the TPS65903x-Q1 is powered by the system input voltage, a supervisor can be used to create a logic signal, indicating if the power is at a good level. An example of this solution is shown in Figure 7-3.



# Figure 7-3. Supporting Uncontrolled Power Down When the PMIC is Supplied by the System Input Voltage

An alternative solution is possible when a pre-regulator is present. In the case of the pre-regulator, the pre-regulator output capacitance can also act as the energy storage to maintain VCC1 for the necessary time. The total supply capacitance should be calculated to support the worst-case leakage current during power down so that the voltage is maintained until the power-down sequence completes. Figure 7-4 shows an example of this configuration.



### Figure 7-4. Supporting Uncontrolled Power Down when the PMIC is Supplied by a Preregulator

To determine the capacitance needed at the output of the pre-regulator, use Equation 9. This equation is used to ensure that the power down sequence is complete before the device is disabled.

 $C = I \times \Delta T / (VCC1 - VSYS_LO)$ 

where

- C is total capacitance on VCC1, including pre-regulator output capacitance and PMIC input capacitance
- I is the total current on the PMIC input supply
- $\Delta T$  is the time it takes the power-down sequence to complete
- VCC1 is the voltage at the VCC1 pin
- VSYS\_LO is the threshold where the device is disabled

(9)

### 7.2.2.7.2 Maintaining Sufficient Input Voltage

In the event of high loading during loss of input voltage, there is a risk to go below the voltage level necessary for the internal logic of the device to work properly before the device is disabled. This means that when the VCC1 voltage supply level becomes lower than the VSYS\_LO threshold, the input voltage may continue dropping to very low voltages during the 180 us  $\pm 10\%$  delay before the device is disabled.

If a large input voltage drop occurs before the device is disabled, the internal logic can no longer properly drive the FETs of the SMPS, and it is possible that the high-side FET and low-side FET of the SMPS are on at the same time. In the event that the high-side and low-side FETs for an SMPS are on at the same time, there is a direct path from SMPSx\_IN to SMPSx\_GND, allowing cross-conduction and possible damage of the device.

In order to prevent damage or irregular switching behavior, it is important that the voltage at the SMPSx\_IN pin stays above 1.8 V, including negative transients, before the device is disabled. The minimum voltage seen at the SMPSx\_IN pin is dependent on VCC1 and the PCB inductance between the SMPSx\_IN pin and the input capacitor. Use Equation 10 to determine the minimum capacitance needed on VCC1 to ensure that the device continues switching properly before it is disabled.

 $C = I \times \Delta T / (VSYS\_LO - VCC1_{MIN})$ 

where

- C is total capacitance on VCC1, including pre-regulator output capacitance and PMIC input capacitance
- I is the total current on the PMIC input supply
- $\Delta T$  is the maximum debounce time after VCC1 = VSYS\_LO before the device switches off (198us)
- VSYS\_LO is the threshold where the device is disabled
- VCC1<sub>MIN</sub> is the minimum VCC1 voltage to keep the SMPSx\_IN transients above 1.8 V (10)

When measuring the SMPSx\_IN and VCC1 during power down, use active differential probes and a high resolution oscilloscope (4GS/sec or more). VCC1 can be measured over the 10uF input capacitor. However, SMPSx\_IN must be measured at the pin in order to measure the transients on this rail accurately. To measure SMPSx\_IN, place the negative lead of the differential probe at a nearby GND, such as the GND of the SMPSx\_IN input capacitor. Place the positive lead of the differential probe as close as possible to the SMPSx\_IN pin. With this set up, verify that SMPSx\_IN, including the ripple on this signal, does not drop below 1.8V before the SMPS stops switching. See Figure 7-5 for an example of how to take this measurement. For ways to decrease the amplitude of the transient spikes, see Table 9-1 for recommended parasitic inductance requirements.



Figure 7-5. Waveform of SMPSx\_IN Transients

### 7.2.2.8 VIO\_IN

VIO\_IN is the supply for the digital circuits inside the device. This ball requires a 0.1- $\mu$ F decoupling capacitor.

Copyright © 2013-2019, Texas Instruments Incorporated

### 7.2.2.9 16-MHz Crystal

The TPS659038-Q1 and TPS659039-Q1 have the ability to accept a 16-MHz crystal input. Providing the 16-MHz crystal input to the device allows the output of a stable and accurate 32-kHz clock to be used by the applications processor. The crystal input is divided down by 500 internally to produce the 32-kHz output clock. The crystal should be connected to the device as shown in Figure 7-6.



Figure 7-6. Crystal Input Configuration

As shown in Figure 7-6, the OSC16MCAP pin requires a  $2.2-\mu$ F 6.3-V filtering capacitor near the ball. Also, the crystal requires between 9 pF and 11 pF of load capacitance on both terminals. To meet this requirement, using two 10-pF capacitors is recommended. See Table 7-2 for the specific load capacitors that are recommended.

The 16-MHz crystal is not required for operation of the TPS659038-Q1 and TPS659039-Q1 devices. The OSC16M\_CFG OTP bit can be set to disable the 16-MHz crystal completely, and enable the following 2 alternative options for system clock generation:

- A 32-kHz square wave can be supplied to the OSC16MIN pin. This option is typically used in applications where the processor requires an accurate system clock and there is one already available in the system. In that case, the available 32-kHz clock can be provided to the PMIC and added to the boot sequence as an output. In this configuration, the OSC16MOUT and OSC16MCAP pins can be left floating, and the internal 16-MHz oscillator is bypassed. Bypassing the 16-MHz oscillator results in a lower quiescent current.
- 2. If the application does not require an accurate system clock for the processor, then providing one to the PMIC is not required. This option produces a lower quiescent current as seen in Section 5. In this configuration, the OSC16MIN pin should be grounded, while the OSC16MOUT and OSCMCAP pins can be left floating. Lastly, the GATE\_RESET\_OUT OTP bit should be used to allow the device to power up without the presence of the 16.384-MHz crystal nor the 32-kHz clock input.

If the OSC16M\_CFG OTP bit is set to 0, a 16-MHz crystal must be present for the proper operation of the device.

### 7.2.2.10 GPADC

Instructions on how to perform a software conversion with the GPADC:

- 1. Enable software conversion mode GPADC\_SW\_SELECT.SW\_CONV\_EN
- 2. Select the channel to convert GPADC\_SW\_SELECT.SW\_CONV0\_SEL
  - For channel 0, set up the current source in the GPADC\_CTRL1 register if needed.
- 3. For minimum latency, the GPADC can be set to always on (instead of default enabled from conversion request) by GPADC\_CTRL1.GPADC\_FORCE.
- 4. Unmask software conversion interrupt INT3\_MASK.GPADC\_EOC\_SW
- 5. Start conversion GPADC\_SW\_SELECT.SW\_START\_CONV0.
- 6. An interrupt is generated at the end of the conversion INT3\_STATUS.GPADC\_EOC\_SW.
- 7. Read conversion result GPADC\_SW\_CONV0\_MSB and GPADC\_SW\_CONV0\_LSB
- 8. Expected result = dec(GPADC\_SW\_CONV0\_MSB[3:0].GPADC\_SW\_CONV0\_LSB[7:0])/ 4096 × 1.25

### × scalar

Instructions on how to perform an auto conversion with the GPADC:

- 1. Select the channel to convert GPADC\_AUTO\_SELECT.AUTO\_CONV0\_SEL
- 2. Configure auto conversion frequency GPADC\_AUTO\_CTRL.COUNTER\_CONV
- 3. Set the threshold level for comparison GPADC\_THRESH\_CONV0\_MSB.THRESH\_CONV0\_MSB, GPADC\_THRESH\_CONV0\_LSB.THRESH\_CONV0\_LSB
  - Level = expected voltage threshold / (1.25 × scalar) × 4096 (in hexadecimal)
- 4. Set if the interrupt is triggered when conversion is above or below threshold GPADC\_THRESH\_CONV0\_MSB.THRESH\_CONV0\_POL
- 5. Triggering the threshold level can also be programmed to generate shutdown GPADC\_AUTO\_CTRL.SHUTDOWN\_CONV0
- 6. Unmask AUTO\_CONV\_0 interrupt INT3\_MASK.GPADC\_AUTO\_0
- 7. Enable AUTO CONV0 GPADC\_AUTO\_CTRL.AUTO\_CONV0\_EN
- 8. When selected channel crosses programmed threshold, interrupt is generated INT3\_STATUS.GPADC\_AUTO\_0
- 9. Conversion results are available GPADC\_AUTO\_CONV0\_MSB, GPADC\_AUTO\_CONV0\_LSB
- 10. If shutdown was enabled, chip switches off after SWOFF\_DLY, unless interrupt is cleared

The example above is for CONV0; a similar procedure applies to CONV1.







#### www.ti.com



# 8 Power Supply Recommendations

The TPS659038-Q1 and TPS659039-Q1 devices are designed to work with an analog supply voltage range of 3.135 V to 5.25 V. The input supply should be well regulated and connected to the VCC1 pin, as well as SMPS and LDO input pins with appropriate bypass capacitors as recommended in the Figure 7-1 diagram. If the input supply is located more than a few inches from the device, additional capacitance may be required in addition to the recommended input capacitors at the VCC1 pin and the SMPS and LDO input pins.

# 9 Layout

### 9.1 Layout Guidelines

As in every switch-mode-supply design, general layout rules apply:

- Use a solid ground-plane for power-ground (PGND)
- Use an independent ground for Logic, LDOs and Analog (AGND)
- Connect those Grounds at a star-point ideally underneath the IC.
- Place input capacitors as close as possible to the input-balls of the IC. This is paramount and more important than the output-loop!
- Place the inductor and output capacitor as close as possible to the phase node (or switch-node) of the IC.
- Keep the loop-area formed by Phase-node, Inductor, output-capacitor and PGND as small as possible.
- For traces and vias on power-lines, keep inductance and resistance as small as possible by using wide traces, avoid switching layers but if needed, use plenty of vias.

The goal of the previously listed guidelines is a layout that minimizes emissions, maximizes EMI-immunity, and maintains a safe operating area for the IC.

To minimize the spiking at the phase-node for both, high-side (VIN – SWx) as well as low-side (SWx – PGND), the decoupling of VIN is paramount. Appropriate decoupling and thorough layout should ensure that the spikes never exceed 7V across the high-side and low-side FETs.

The guidelines shown in Figure 9-1 regarding parasitic inductance and resistance are recommended.



www.ti.com



### Figure 9-1. Parasitic Inductance and Resistance

Table 9-1 lists the maximum allowable parasitic (inductance measured at 100 MHz) and the achievable values in an optimized layout.

| CONNECTION                   | MAXIMUM ALLOWABLE<br>INDUCTANCE | MAXIMUM ALLOWABLE<br>RESISTANCE        | OPTIMIZ<br>(EVM) IN | ED LAYOUT | OPTIMIZED LAY<br>RESISTA        | OUT (EVM)<br>NCE |
|------------------------------|---------------------------------|----------------------------------------|---------------------|-----------|---------------------------------|------------------|
| PowerPlane - C <sub>IN</sub> | n/a                             | N/A for SOA, keep small for efficiency | N/A                 |           | N/A for SOA, keep<br>efficiency | o small for      |
| C <sub>IN</sub> – SMPSx_IN   | 1 nH                            | 3 mΩ                                   | SMPS1               | 0.533 nH  | SMPS1                           | 1.77 mΩ          |
|                              |                                 |                                        | SMPS2               | 0.465 nH  | SMPS2                           | 1.22 mΩ          |
|                              |                                 |                                        | SMPS3               | 0.494 nH  | SMPS3                           | 1.37 mΩ          |
|                              |                                 |                                        | SMPS4               | 0.472 nH  | SMPS4                           | 1.23 mΩ          |
|                              |                                 |                                        | SMPS5               | 0.517 nH  | SMPS5                           | 1.27 mΩ          |
|                              |                                 |                                        | SMPS6               | 0.518 nH  | SMPS6                           | 1.69 mΩ          |
|                              |                                 |                                        | SMPS7               | 0.501 nH  | SMPS7                           | 1.27 mΩ          |
|                              |                                 |                                        | SMPS8               | 0.509 nH  | SMPS8                           | 1.42 mΩ          |
|                              |                                 |                                        | SMPS9               | 0.491 nH  | SMPS9                           | 1.4 mΩ           |
| C <sub>IN</sub> – SMPSx_GND  | 1 nH                            | 2 mΩ                                   | SMPS1               | 0.552 nH  | SMPS1                           | 1.21 mΩ          |
|                              |                                 |                                        | SMPS2               | 0.583 nH  | SMPS2                           | 0.8 mΩ           |
|                              |                                 |                                        | SMPS3               | 0.668 nH  | SMPS3                           | 0.93 mΩ          |
|                              |                                 |                                        | SMPS4               | 0.57 nH   | SMPS4                           | 0.81 mΩ          |
|                              |                                 |                                        | SMPS5               | 0.577 nH  | SMPS5                           | 0.76 mΩ          |
|                              |                                 |                                        | SMPS6               | 0.608 nH  | SMPS6                           | 1.13 mΩ          |
|                              |                                 |                                        | SMPS7               | 0.646 nH  | SMPS7                           | 0.83 mΩ          |
|                              |                                 |                                        | SMPS8               | 0.67 nH   | SMPS8                           | 0.73 mΩ          |
|                              |                                 |                                        | SMPS9               | 0.622 nH  | SMPS9                           | 0.82 mΩ          |

| Table | 9-1  | Maximum     | Allowable | Parasitic |
|-------|------|-------------|-----------|-----------|
| Iabic | J-1. | waxiiiiuiii | Allowable | rarasilic |

| Ų | Texas<br>Instruments |
|---|----------------------|
|   | www.ti.com           |

| CONNECTION                   | MAXIMUM ALLOWABLE                                 | MAXIMUM ALLOWABLE<br>RESISTANCE           | OPTIMIZE<br>(EVM) INI         | ED LAYOUT<br>DUCTANCE  | OPTIMIZED LAYOUT (EVM)<br>RESISTANCE   |         |  |
|------------------------------|---------------------------------------------------|-------------------------------------------|-------------------------------|------------------------|----------------------------------------|---------|--|
| SMPSx_SW – Inductor          | N/A                                               | N/A for SOA, keep small for               | N/A                           |                        | SMPS1                                  | 1.9 mΩ  |  |
|                              |                                                   | efficiency                                |                               |                        | SMPS2                                  | 0.89 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS3                                  | 1.99 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS4                                  | 0.93 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS5                                  | 1.37 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS6                                  | 1.11 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS7                                  | 1.17 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS8                                  | 1.35 mΩ |  |
|                              |                                                   |                                           |                               |                        | SMPS9                                  | 0.88 mΩ |  |
| Inductor – C <sub>OUT</sub>  | n/a                                               | N/A for SOA, keep small for<br>efficiency | N/A                           |                        | N/A for SOA, keep small for efficiency |         |  |
| C <sub>OUT</sub> – GND       | Use dedicated GND plane to                        | mΩ                                        | SMPS1                         | 0.552 nH               | SMPS1                                  | 1.21 mΩ |  |
|                              | keep inductance low                               |                                           | SMPS2                         | 0.583 nH               | SMPS2                                  | 0.8 mΩ  |  |
|                              |                                                   |                                           | SMPS3                         | 0.668 nH               | SMPS3                                  | 0.93 mΩ |  |
|                              |                                                   |                                           | SMPS4                         | 0.57 nH                | SMPS4                                  | 0.81 mΩ |  |
|                              |                                                   |                                           | SMPS5                         | 0.577 nH               | SMPS5                                  | 0.76 mΩ |  |
|                              |                                                   |                                           | SMPS6                         | 0.608 nH               | SMPS6                                  | 1.13 mΩ |  |
|                              |                                                   |                                           | SMPS7                         | 0.646 nH               | SMPS7                                  | 0.83 mΩ |  |
|                              |                                                   |                                           | SMPS8                         | 0.67 nH                | SMPS8                                  | 0.73 mΩ |  |
|                              |                                                   |                                           | SMPS9                         | 0.622 nH               | SMPS9                                  | 0.82 mΩ |  |
| $GND(C_{IN}) - GND(C_{OUT})$ | Use dedicated GND plane to<br>keep inductance low | mΩ                                        | Use dedicate<br>keep inductar | d GND plane to nce low | mΩ                                     |         |  |

### Table 9-1. Maximum Allowable Parasitic (continued)

Texas Instruments recommends to measure the voltages across the high-side FET (voltage at SMPSx\_IN vs. SMPSx\_SW) and the low-side FET (SMPSx\_SW vs. SMPSx\_GND) with a high-bandwidth high-sampling rate scope with a low-capacitance probe (ideally a differential probe). Measure the voltages as close as possible to the IC-balls and verify the amplitude of the spikes. A small-loop-GND-connection to the closest accessible SMPSx\_GND (of the particular rail) is essential. Ideally, this measurement should be performed during start-up of the respective SMPS-rail (to take in account the inrush-current) and at high temperature.

When measuring the voltage difference between the SMPSx\_IN and SMPSx\_SW pins, there should be a maximum of 7 V when measuring at the pins. Similarly, when measuring the voltage difference between the SMPSx\_SW and SMPSx\_GND pins, there should be a maximum of 7 V when measuring at the pins.

For more information on cursor-positioning, see Figure 9-2 and Figure 9-3.



RUMENTS



Measure across the high-side FET (SMPSx\_IN – SMPSx\_SW) as close to the IC as possible. The preferred measurement is with a differential probe. The negative side of the probe should be at SMPSx\_SW and the positive side of the probe should measure SMPSx\_IN. As shown in this image, the voltage across the high-side FET should not exceed 7 V. Repeat the measurement for all SMPSs in use.





Measure across the low-side FET (SMPSx\_SW – SMPSx\_GND) as close to the IC as possible. The preferred measurement is with a differential probe. The negative side of the probe should be at SMPSx\_GND and the positive side of the probe should measure SMPSx\_SW. As shown in this image, the voltage across the low-side FET should not exceed 7 V.Repeat the measurement for all SMPSs in use.

### Figure 9-3. Measuring the Low-side FET (Differentially)

# 9.2 Layout Example

Figure 9-4, Figure 9-5, Figure 9-6, and Figure 9-7 show the actual placement and routing on the EVM.



Figure 9-4. Top Layer Overview of Inductor Placement





Figure 9-5. Bottom Layer Overview of Input and Output Capacitor Placement



Figure 9-6. Top Layer Zoomed View of SMPS123 SW Connections to Inductors





Figure 9-7. Bottom Layer Zoomed View of SMPS123 Input and Output Capacitor Layout



# **10 Device and Documentation Support**

### 10.1 Device Support

### 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 10.1.2 Device Nomenclature

The following acronyms and terms are used in this data sheet. For a detailed list of terms, acronyms, and definitions, see the *TI glossary*.

- ADC Analog-to-digital converter
- **APE** Application processor engine
- DVS Digital voltage scaling
- **GPIO** General-purpose input-output
- LDO Low-dropout voltage linear regulator
- PM Power management
- PMIC Power-management integrated circuit
- **PSRR** Power-supply rejection ratio
- RTC Real-time clock
- **SMPS** Switched-mode power supply
- OTP One-time EPROM

### **10.2 Documentation Support**

### 10.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Adaptive (Dynamic) Voltage (Frequency) Scaling—Motivation and Implementation application report
- Texas Instruments, Automotive Off-Battery Infotainment Processor Power Reference Design
- Texas Instruments, Guide to Using the GPADC in TPS65903x and TPS6591x Devices
- Texas Instruments, POR Generation in TPS65903x and TPS6591x Devices
- Texas Instruments, TPS659038-Q1 and TPS659039-Q1 EVM User's Guide
- Texas Instruments, TPS659038-Q1 and TPS659039-Q1 Register Map

### 10.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

| PARTS        | PRODUCT FOLDER | ORDER NOW  | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|--------------|----------------|------------|------------------------|---------------------|------------------------|
| TPS659038-Q1 | Click here     | Click here | Click here             | Click here          | Click here             |
| TPS659039-Q1 | Click here     | Click here | Click here             | Click here          | Click here             |

### Table 10-1. Related Links

Copyright © 2013–2019, Texas Instruments Incorporated

## 10.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **10.5 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community The TI engineer-to-engineer (E2E) community was created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 10.6 Trademarks

ECO-mode, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 10.7 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.8 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 11.1 Package Materials Information

Moisture Sensitivity Level Target: JEDEC MSL3 at 260°C

| Device Names                                       | TPS659038-Q1             | TPS659039-Q1             |
|----------------------------------------------------|--------------------------|--------------------------|
| Package Type                                       | nFBGA                    | nFBGA                    |
| Orderable Names                                    | See                      | See                      |
| Size (mm)                                          | 12 mm × 12 mm            | 12 mm × 12 mm            |
| Pitch ball array (mm)                              | 0.8                      | 0.8                      |
| ViP (via-in-pad)                                   | No                       | No                       |
| Array grid                                         | 13 × 13, not depopulated | 13 × 13, not depopulated |
| Number of balls                                    | 169                      | 169                      |
| Thickness (mm)<br>(maximum height including balls) | 1.4                      | 1.4                      |
| Moisture sensitivity level target                  | Level-3-260C-168 HR      | Level-3-260C-168 HR      |
| Others                                             | Green, ROHS compliant    | Green, ROHS compliant    |

### Table 11-1. Package Characteristics



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | e Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking          | Samples |
|------------------|-----------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (.)       |              | Ū                  |      |                | (-)          | (6)                           | (0)                 |              | ( ,, c)                 |         |
| O9038A342IZWSR   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 1000           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659038<br>OTP 42 1.3 | Samples |
| O9038A352IZWSR   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 1000           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659038<br>OTP 52 1.3 | Samples |
| O9039A385IZWSR   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 1000           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 85 1.3 | Samples |
| O9039A385IZWST   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 250            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 85 1.3 | Samples |
| O9039A387IZWSR   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 1000           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 87 1.3 | Samples |
| O9039A387IZWST   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 250            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 87 1.3 | Samples |
| O9039A389IZWSR   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 1000           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 89 1.3 | Samples |
| O9039A389IZWST   | Q1 ACTIVE | NFBGA        | ZWS                | 169  | 250            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | TPS659039<br>OTP 89 1.3 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| O9039A385IZWSRQ1            | NFBGA           | ZWS                | 169  | 1000 | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |
| O9039A385IZWSTQ1            | NFBGA           | ZWS                | 169  | 250  | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |
| O9039A387IZWSRQ1            | NFBGA           | ZWS                | 169  | 1000 | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |
| O9039A387IZWSTQ1            | NFBGA           | ZWS                | 169  | 250  | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |
| O9039A389IZWSRQ1            | NFBGA           | ZWS                | 169  | 1000 | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |
| O9039A389IZWSTQ1            | NFBGA           | ZWS                | 169  | 250  | 330.0                    | 24.4                     | 12.35      | 12.35      | 2.3        | 16.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Jun-2018



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| O9039A385IZWSRQ1 | NFBGA        | ZWS             | 169  | 1000 | 336.6       | 336.6      | 41.3        |
| O9039A385IZWSTQ1 | NFBGA        | ZWS             | 169  | 250  | 336.6       | 336.6      | 41.3        |
| O9039A387IZWSRQ1 | NFBGA        | ZWS             | 169  | 1000 | 336.6       | 336.6      | 41.3        |
| O9039A387IZWSTQ1 | NFBGA        | ZWS             | 169  | 250  | 336.6       | 336.6      | 41.3        |
| O9039A389IZWSRQ1 | NFBGA        | ZWS             | 169  | 1000 | 336.6       | 336.6      | 41.3        |
| O9039A389IZWSTQ1 | NFBGA        | ZWS             | 169  | 250  | 336.6       | 336.6      | 41.3        |

# ZWS0169A



# **PACKAGE OUTLINE**

# NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# ZWS0169A

# **EXAMPLE BOARD LAYOUT**

# NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SSZA002 (www.ti.com/lit/ssza002).


## ZWS0169A

## **EXAMPLE STENCIL DESIGN**

## NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated