

# 2 A, Ultralow Noise, High PSRR, RF Linear Regulator

# Data Sheet **[ADP7158](http://www.analog.com?doc=ADP7158?doc=ADP7158.pdf)**

## <span id="page-0-0"></span>**FEATURES**

**Input voltage range: 2.3 V to 5.5 V**

**16 standard voltages between 1.2 V and 3.3 V available Maximum load current: 2 A**

### **Low noise**

**0.9 µV rms total integrated noise from 100 Hz to 100 kHz 1.6 µV rms total integrated noise from 10 Hz to 100 kHz Noise spectral density: 1.7 nV/√Hz from 10 kHz to 1 MHz Power supply rejection ratio (PSRR)**

**70 dB from 1 kHz to 100 kHz; 50 dB at 1 MHz,**  $V_{\text{OUT}} = 3.3 V$ **,**  $V_{IN} = 4.0 V$ 

**Dropout voltage: 200 mV typical at IOUT = 2 A, VOUT = 3.3 V Initial accuracy: ±0.6% at ILOAD = 10 mA Accuracy over line, load, and temperature: ±1.5%** Quiescent current:  $I_{GND} = 4.0$  mA at no load, 9.0 mA at 2 A **Low shutdown current: 0.2 μA Stable with a 10 µF ceramic output capacitor 10-lead, 3 mm × 3 mm LFCSP and 8-lead SOIC packages Precision enable**

**Supported by [ADIsimPower](http://www.analog.com/adisimpower?doc=adp7158.pdf) tool**

## <span id="page-0-1"></span>**APPLICATIONS**

**Regulation to noise sensitive applications: phase-locked loops (PLLs), voltage controlled oscillators (VCOs), and PLLs with integrated VCOs Communications and infrastructure Backhaul and microwave links**

## <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is a linear regulator that operates from 2.3 V to 5.5 V and provides up to 2 A of output current. Using an advanced proprietary architecture, it provides high power supply rejection and ultralow noise, achieving excellent line and load transient response with only a 10 µF ceramic output capacitor.

There are 16 standard output voltages for the [ADP7158.](http://www.analog.com/ADP7158?doc=ADP7158.pdf) The following voltages are available from stock: 1.2 V, 1.8 V, 2.0 V, 2.5 V, 2.8 V, 3.0 V, and 3.3 V. Additional voltages available by special order are 1.3 V, 1.5 V, 1.6 V, 2.2 V, 2.6 V, 2.7 V, 2.9 V, 3.1 V, and 3.2 V.

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) regulator typical output noise is  $0.9 \mu V$  rms from 100 Hz to 100 kHz and 1.7 nV/ $\sqrt{\text{Hz}}$  for noise spectral density from 10 kHz to 1 MHz. Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is available in a 10-lead, 3 mm × 3 mm LFCSP and 8-lead SOIC packages, making it not only a very compact solution, but also providing excellent thermal performance for applications requiring up to 2 A of output current in a small, low profile footprint.

**Rev. C [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADP7158.pdf&product=ADP7158&rev=C)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

## **TYPICAL APPLICATION CIRCUIT**

<span id="page-0-3"></span>

### **Table 1. Related Devices**



1 Adj means adjustable.



Figure 2. Noise Spectral Density at Various Values of  $C_{BYP}$ , V<sub>OUT</sub> = 3.3 V

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.** ©2016-2019 Analog Devices, Inc. All rights reserved. **[Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

## TABLE OF CONTENTS



## <span id="page-1-0"></span>**REVISION HISTORY**





## **5/2016—Rev. 0 to Rev. A**



## **3/2016—Revision 0: Initial Version**



## <span id="page-2-0"></span>SPECIFICATIONS

 $V_{IN} = V_{OUT} + 0.5 V$  or 2.3 V, whichever is greater;  $V_{EN} = V_{IN}$ ;  $I_{LOAD} = 10$  mA;  $C_{IN} = C_{OUT} = 10 \mu$ F;  $C_{REG} = C_{REF} = C_{BYP} = 1 \mu$ F; T<sub>A</sub> = 25°C for typical specifications; T<sub>A</sub> = −40°C to +125°C for minimum/maximum specifications, unless otherwise noted.

### **Table 2.**



<span id="page-3-2"></span>

<span id="page-3-1"></span><sup>1</sup> Guaranteed by characterization but not production tested.

<sup>2</sup> Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is available in 16 standard voltages between 1.2 V and 3.3 V, including 1.2 V, 1.3 V, 1.6 V, 1.8 V, 2.0 V, 2.0 V, 2.2 V, 2.5 V, 2.6 V, 2.7 V, 2.8 V, 2.9 V, 3.0 V, 3.1 V, 3.2 V, and 3.3 V.

<sup>3</sup> Based on an endpoint calculation using 10 mA and 2 A loads.

<sup>4</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0 V, or 2.7 V.

<sup>5</sup> Dropout voltage is defined as the input to output voltage differential when the input voltage is set to the nominal output voltage. Dropout voltage applies only for output voltages greater than 2.3 V.

 $6$  Start-up time is defined as the time between the rising edge of V<sub>EN</sub> to V<sub>OUT</sub>, V<sub>REG</sub>, or V<sub>REF</sub> being at 90% of its nominal value.

<sup>7</sup> The output voltage is disabled until the VREG UVLO rise threshold is crossed. The VREG output is disabled until the input voltage UVLO rising threshold is crossed.

## <span id="page-3-0"></span>**INPUT AND OUTPUT CAPACITORS, RECOMMENDED SPECIFICATIONS**





<sup>1</sup> The minimum input and output capacitance must be greater than 7.0 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with any low dropout regulator.

## <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 4.** 



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## <span id="page-4-1"></span>**THERMAL DATA**

Absolute maximum ratings apply individually only, not in combination. Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that  $T_J$  is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may need to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature  $(T<sub>J</sub>)$  of the device is dependent on the ambient temperature  $(T_A)$ , the power dissipation of the device  $(P<sub>D</sub>)$ , and the junction to ambient thermal resistance of the package  $(\theta_{JA})$ .

Calculate the maximum junction temperature  $(T_J)$  from the ambient temperature  $(T_A)$  and power dissipation  $(P_D)$  using the following formula:

$$
T_J = T_A + (P_D \times \theta_{JA})
$$

Junction to ambient thermal resistance  $(\theta_{JA})$  of the package is based on modeling and calculation using a 4-layer board. The junction to ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of  $\theta_{JA}$  may vary, depending on PCB material, layout, and environmental conditions. The specified values of  $\theta_{IA}$  are based on a 4-layer, 4 in.  $\times$  3 in. circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction.

 $\Psi_{JB}$  is the junction to board thermal characterization parameter with units of °C/W.  $\Psi_{JB}$  of the package is based on modeling and calculation using a 4-layer board. JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances.  $\Psi_{JB}$  measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance,  $θ_{JB}$ . Therefore, Ψ $_{JB}$  thermal paths include convection from the top of the package as well as radiation from the package, factors that make  $\Psi_{JB}$  more useful in real-world applications. Maximum junction temperature  $(T_J)$ is calculated from the board temperature  $(T_B)$  and power dissipation  $(P_D)$  using the following formula:

$$
T_J = T_B + (P_D \times \Psi_{JB})
$$

See JESD51-8 and JESD51-12 for more detailed information about  $\Psi_{\text{IB}}$ .

## <span id="page-4-2"></span>**THERMAL RESISTANCE**

 $\theta_{IA}$ ,  $\theta_{IC}$ , and  $\Psi_{IB}$  are specified for the worst case conditions, that is, a device soldered in a circuit board for surface-mount packages.

## **Table 5. Thermal Resistance**



## <span id="page-4-3"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-5-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



**NOTES<br>1. THE EXPOSED PAD IS LOCATED ON THE BOTTOM OF<br>THE PACKAGE. THE EXPOSED PAD ENHANCES THERMAL<br>PERFORMACE, AND IT IS ELECTRICALLY CONNECTED TO<br>GROUND INSIDE THE PACKAGE. CONNECT THE EXPOSED**  $\frac{8}{8}$ **<br>PAO TO THE GROUND** 

Figure 3. 10-Lead LFCSP Pin Configuration



#### **Table 6. Pin Function Descriptions Pin No.**



## <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = V_{OUT} + 0.5$  V or 2.3 V, whichever is greater;  $V_{EN} = V_{IN}$ ;  $I_{LOAD} = 10$  mA;  $C_{IN} = C_{OUT} = 10 \mu F$ ;  $C_{REG} = C_{REF} = C_{BYP} = 1 \mu F$ ;  $T_A = 25$ °C unless otherwise noted.



Figure 7. Output Voltage (V<sub>OUT</sub>) vs. Load Current (I<sub>LOAD</sub>), V<sub>OUT</sub> = 3.3 V







Figure 12. Dropout Voltage (V<sub>DROPOUT</sub>) vs. Load Current (I<sub>LOAD</sub>), V<sub>OUT</sub> = 3.3 V



Figure 13. Output Voltage (V<sub>OUT</sub>) vs. Input Voltage (V<sub>IN</sub>) at Various Loads in Dropout,  $V_{OUT} = 3.3 V$ 



Figure 14. Ground Current (I<sub>GND</sub>) vs. Input Voltage (V<sub>IN</sub>) at Various Loads in Dropout,  $V_{OUT} = 3.3 V$ 



Figure 15. Output Voltage (V<sub>OUT</sub>) vs. Temperature at Various Loads, V<sub>OUT</sub> = 1.8 V



Figure 16. Output Voltage (V<sub>OUT</sub>) vs. Load Current (I<sub>LOAD</sub>), V<sub>OUT</sub> = 1.8 V

## Data Sheet **ADP7158**









Figure 24. PSRR vs. Frequency at Various Loads,  $V_{OUT} = 1.8$  V,  $V_{IN} = 2.6$  V







Figure 26. PSRR vs. Headroom Voltage at Various Frequencies,  $V<sub>OUT</sub> = 1.8 V, 2 A Load$ 



Figure 27. PSRR vs. Frequency at Various CBYP Values,  $V_{OUT} = 3.3 V, V_{IN} = 4.0 V, 2 A Load$ 



Figure 28. RMS Output Noise vs. Load Current

## Data Sheet **ADP7158**





Figure 30. Noise Spectral Density vs. Frequency at Various Values of C<sub>BYP</sub>



Figure 31. Output Noise Spectral Density at Various Loads, 0.1 Hz to 1 MHz



Figure 32. Output Noise Spectral Density vs. Frequency at Various Loads, 10 Hz to 10 MHz



Figure 33. Load Transient Response,  $I_{\text{LOAD}} = 100$  mA to 2 A,  $V_{OUT} = 3.3 V$ ,  $V_{IN} = 4.0 V$ , Channel 1 =  $I_{OUT}$ , Channel 2 =  $V_{OUT}$ 



Figure 34. Load Transient Response,  $I_{LOAD} = 100$  mA to 2 A,  $V_{OUT} = 3.3 V$ ,  $V_{IN} = 4.0 V$ ,  $C_{OUT} = 22 \mu F$ , Channel 1 =  $I_{OUT}$ , Channel 2 =  $V_{OUT}$ 

#### Rev. C | Page 11 of 22



Figure 35. Load Transient Response,  $I_{\text{LOAD}} = 100$  mA to 2 A,  $V_{OUT}$  = 1.8 V,  $V_{IN}$  = 2.5 V, Channel 1 =  $I_{OUT}$ , Channel 2 =  $V_{OUT}$ 



Figure 36. Load Transient Response,  $I_{\text{LOAD}} = 100$  mA to 2 A,  $V_{\text{OUT}} = 1.8$  V,  $V_{IN}$  = 2.5 V, C<sub>OUT</sub> = 22 µF, Channel 1 =  $I_{OUT}$ , Channel 2 =  $V_{OUT}$ 



Figure 37. Line Transient Response, 1 V Input Step,  $I_{LOAD} = 2 A$ ,  $V_{OUT} = 3.3 V, V_{IN} = 3.8 V, Channel 1 = V_{IN}$ , Channel 2 =  $V_{OUT}$ 



Figure 38. Line Transient Response, 1 V Input Step, ILOAD = 2 A,  $V_{OUT} = 1.8 V, V_{IN} = 2.5 V, Channel 1 = V_{IN}$ , Channel 2 =  $V_{OUT}$ 



Figure 39. Vout Start-Up Time After V<sub>EN</sub> Rising at Various Output Voltages,  $V_{IN}$  = 5 V,  $C_{BYP}$  = 1  $\mu$ F



 $V_{OUT} = 3.3 V$ 

## <span id="page-12-0"></span>THEORY OF OPERATION

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is an ultralow noise, high PSRR linear regulator targeting radio frequency (RF) applications. The input voltage range is 2.3 V to 5.5 V, and it can deliver up to 2 A of load current. Typical shutdown current consumption is 0.2 µA at room temperature.

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is optimized for use with 10  $\mu$ F ceramic capacitors and provides excellent transient performance.



Figure 41. Simplified Internal Block Diagram

Internally, th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) consists of a reference, an error amplifier, and a P-channel MOSFET pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage.

By heavily filtering the reference voltage, th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) can achieve  $1.7 \text{ nV}/\sqrt{\text{Hz}}$  typical output noise spectral density from 10 kHz to 1 MHz. Because the error amplifier is always in unity gain, the output noise is independent of the output voltage.

Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on, and when EN is low, VOUT turns off. For automatic startup, tie EN to VIN.



Figure 42. Simplified ESD Protection Block Diagram

<span id="page-12-1"></span>The ESD protection devices are shown in the block diagram as Zener diodes (see [Figure 42\)](#page-12-1).

## <span id="page-13-1"></span><span id="page-13-0"></span>APPLICATIONS INFORMATION **[ADIsimPower](http://www.analog.com/adisimpower?doc=adp7158.pdf) DESIGN TOOL**

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is supported by th[e ADIsimPower™](http://www.analog.com/adisimpower?doc=adp7158.pdf) design tool set. [ADIsimPower](http://www.analog.com/adisimpower?doc=adp7158.pdf) is a collection of tools that produce complete power designs optimized for a specific design goal. These tools enable the user to generate a full schematic, bill of materials, and calculate performance within minutes[. ADIsimPower](http://www.analog.com/adisimpower?doc=adp7158.pdf) can optimize designs for cost, area, efficiency, and device count, taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about, and to obtain the [ADIsimPower](http://www.analog.com/adisimpower?doc=adp7158.pdf) design tools, visi[t www.analog.com/ADIsimPower.](http://www.analog.com/adisimpower?doc=adp7158.pdf) 

## <span id="page-13-2"></span>**CAPACITOR SELECTION**

Multilayer ceramic capacitors (MLCCs) combine small size, low ESR, low ESL, and wide operating temperature range, making them an ideal choice for bypass capacitors. MLCCs are not without faults, however. Depending on the dielectric material, the capacitance can vary dramatically with temperature, dc bias, and ac signal level. Therefore, selecting the proper capacitor results in optimal circuit performance.

## **Output Capacitor**

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is designed for operation with ceramic capacitors but functions with most commonly used capacitors when care is taken with regard to the ESR value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 10 μF capacitance with an ESR of 0.1  $\Omega$  or less is recommended to ensure the stability of th[e ADP7158.](http://www.analog.com/ADP7158?doc=ADP7158.pdf) Output capacitance also affects transient response to changes in load current. Using a larger value of output capacitance improves the transient response of the [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) to large changes in load current[. Figure 43](#page-13-3) shows the transient responses for an output capacitance value of  $10 \mu$ F.



<span id="page-13-3"></span>Figure 43. Output Transient Response,  $V_{OUT} = 3.3 V$ ,  $C_{OUT} = 10 \mu F$ , Channel 1 = Load Current, Channel 2 =  $V_{OUT}$ 

### **Input and VREG Capacitor**

Connecting a 10 µF capacitor from VIN to ground reduces the circuit sensitivity to PCB layout, especially when long input traces or high source impedance are encountered.

To maintain the best possible stability and PSRR performance, connect a 1 µF or greater capacitor from VREG to ground.

### **REF Capacitor**

The REF capacitor, C<sub>REF</sub>, is necessary to stabilize the reference amplifier. Connect at 1 µF or greater capacitor between REF and ground.

### **BYP Capacitor**

The BYP capacitor, C<sub>BYP</sub>, is necessary to filter the reference buffer. A 1 µF capacitor is typically connected between BYP and ground. Capacitors as small as 0.1 µF can be used; however, the output noise voltage of the LDO increases as a result.

In addition, the BYP capacitor value can be increased to reduce the noise below 1 kHz at the expense of increasing the start-up time of the LDO regulator. Very large values of  $C_{BYP}$  significantly reduce the noise below 10 Hz. Tantalum capacitors are recommended for capacitors larger than approximately 33 µF because solid tantalum capacitors are less prone to microphonic noise issues. A 1 μF ceramic capacitor in parallel with the larger tantalum capacitor is recommended to ensure good noise performance at higher frequencies.



Figure 44. RMS Noise vs. Bypass Capacitance (CBYP)



Figure 45. Noise Spectral Density vs. Frequency at Various C<sub>BYP</sub> Values

#### **Capacitor Properties**

Any good quality ceramic capacitors can be used with the [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) if they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V to 50 V are recommended. However, Y5V and Z5U dielectrics are not recommended because of their poor temperature and dc bias characteristics.

[Figure 46](#page-14-1) depicts the capacitance vs. dc bias voltage of a 1206, 10 µF, 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is ~±15% over the −40°C to +85°C temperature range and is not a function of package or voltage rating.

<span id="page-14-1"></span>

Use Equation 1 to determine the worst case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
C_{EFF} = C_{BIAS} \times (1 - tempco) \times (1 - TOL)
$$
 (1)

where:

C<sub>EFF</sub> is the worst case capacitance.

C<sub>BIAS</sub> is the effective capacitance at the operating voltage. tempco is the worst case capacitor temperature coefficient. TOL is the worst case component tolerance.

In this example, the worst case temperature coefficient (tempco) over −40°C to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and CBIAS is 9.72  $\mu$ F at 5 V, as shown in Figure 46.

Substituting these values in Equation 1 yields

 $C_{EFF}$  = 9.72  $\mu$ F × (1 – 0.15) × (1 – 0.1) = 7.44  $\mu$ F

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the [ADP7158,](http://www.analog.com/ADP7158?doc=ADP7158.pdf) it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## <span id="page-14-0"></span>**UVLO**

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) also incorporates an internal UVLO circuit to disable the output voltage when the input voltage is less than the minimum input voltage rating of the regulator. The upper and lower thresholds are internally fixed with 200 mV (typical) of hysteresis.



<span id="page-14-2"></span>Figure 47. Typical UVLO Behavior at Various Temperatures,  $V_{OUT} = 3.3 V$ 

[Figure 47](#page-14-2) shows the typical behavior of the UVLO function. This hysteresis prevents on/off oscillations that can occur when caused by noise on the input voltage as it passes through the threshold points.

## <span id="page-15-0"></span>**PROGRAMMABLE PRECISION ENABLE**

Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) uses the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown i[n Figure 48,](#page-15-1) when a rising voltage on EN crosses the upper threshold, nominally 1.22 V, Vour turns on. When a falling voltage on EN crosses the lower threshold, nominally 1.13 V, V<sub>OUT</sub> turns off. The hysteresis of the EN threshold is typically 90 mV.

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) includes a discharge resistor on each VOUT, VREG, REF, and BYP pin. These resistors turn on when the device is disabled, which helps to quickly discharge the associated capacitor.

<span id="page-15-1"></span>

 $V_{OUT} = 3.3 V, V_{IN} = 5 V, C_{BYP} = 1 \mu F$ 



The upper and lower thresholds are user programmable and can be set higher than the nominal 1.22 V threshold by using two resistors. Determine the resistance values, REN1 and REN2, from

 $R_{EN1} = R_{EN2} \times (V_{EN} - 1.22 \text{ V})/1.22 \text{ V}$ 

where:

R<sub>EN2</sub> typically ranges from 10 kΩ to 100 kΩ.  $V_{EN}$  is the desired turn-on voltage.

The hysteresis voltage increases by the factor

$$
(R_{EN1}+R_{EN2})/R_{EN2}
$$

For the example shown in [Figure 51,](#page-15-2) the EN threshold is 2.44 V with a hysteresis of 200 mV.



Figure 51. Typical EN Pin Voltage Divider

<span id="page-15-2"></span>[Figure 51](#page-15-2) shows the typical voltage divider configuration of the EN pin. This configuration prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points.

## <span id="page-16-0"></span>**START-UP TIME**

Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) uses an internal soft start to limit the inrush current when the output is enabled. The start-up time for a 3.3 V output is approximately 1.2 ms from the time the EN active threshold is crossed to when the output reaches 90% of its final value.

The rise time in seconds of the output voltage (10% to 90%) is approximately

 $0.0012 \times C_{\text{BYP}}$ 

where  $C_{BYP}$  is measured in microfarads.





Figure 53. Typical Start-Up Behavior with  $C_{BYP} = 10 \mu F$  to 100  $\mu F$ 

## <span id="page-16-1"></span>**REF, BYP, AND VREG PINS**

REF, BYP, and VREG generate voltages internally ( $V_{REF}$ ,  $V_{BYP}$ , and V<sub>REG</sub>) that require external bypass capacitors for proper operation. Do not, under any circumstances, connect any loads to these pins, because doing so compromises the noise and PSRR performance of th[e ADP7158.](http://www.analog.com/ADP7158?doc=ADP7158.pdf) Using larger values of CBYP, CREF, and CREG is acceptable but can increase the start-up time, as described in th[e Start-Up Time](#page-16-0) section.

## <span id="page-16-2"></span>**CURRENT LIMIT AND THERMAL SHUTDOWN**

The [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is protected against damage due to excessive power dissipation by current and thermal overload protection circuits. Th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) is designed to current limit when the output load reaches 3 A (typical). When the output load exceeds 3 A, the output voltage is reduced to maintain a constant current limit.

When th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) junction temperature exceeds 150°C, the thermal shutdown circuit turns off the output voltage, reducing the output current to zero. Extreme junction temperature can be the result of high current operation, poor circuit board design or high ambient temperature. A 15°C hysteresis is included so that th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) does not return to operation after thermal shutdown until the on-chip temperature falls below 135°C. When the device exits thermal shutdown, a soft start is initiated to reduce the inrush current.

Current limit and thermal shutdown protections are intended to protect the device against accidental overload conditions. For example, a hard short from VOUT to ground or an extremely long soft start timer usually causes thermal oscillations between the current limit and thermal shutdown.

## <span id="page-16-3"></span>**THERMAL CONSIDERATIONS**

In applications with a low input to output voltage differential, th[e ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) does not dissipate much heat. However, in applications with high ambient temperature and/or high input voltage, the heat dissipated in the package may become large enough that it causes the junction temperature of the die to exceed the maximum junction temperature of 125°C.

The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 2. To guarantee reliable operation, the junction temperature of the [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistances between the junction and ambient air ( $\theta_{IA}$ ). The  $\theta_{IA}$  number is dependent on the package assembly compounds that are used and the amount of copper used to solder the exposed pad (ground) to the PCB.

[Table 7](#page-17-0) shows the typical  $\theta_{IA}$  values of the 8-lead SOIC and 10-lead LFCSP packages for various PCB copper sizes[. Table 8](#page-17-1)  shows the typical  $\Psi_{JB}$  values of the 8-lead SOIC and 10-lead LFCSP.

### <span id="page-17-0"></span>**Table 7. Typical θJA Values**



<span id="page-17-1"></span><sup>1</sup> Device soldered to minimum size pin traces.

#### **Table 8. Typical ΨJB Values**



Calculate the junction temperature  $(T_J)$  of the [ADP7158](http://www.analog.com/ADP7158?doc=ADP7158.pdf) from the following equation:

$$
T_J = T_A + (P_D \times \theta_{JA})
$$
 (2)

where:

 $T_A$  is the ambient temperature.

 $P_D$  is the power dissipation in the die, given by

$$
P_D = ((V_{IN} - V_{OUT}) \times I_{LOAD}) + (V_{IN} \times I_{GND})
$$
\n(3)

where:

 $V_{IN}$  and  $V_{OUT}$  are the input and output voltages, respectively. ILOAD is the load current.

I<sub>GND</sub> is the ground current.

Power dissipation caused by ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
T_J = T_A + (((V_{IN} - V_{OUT}) \times I_{LOAD}) \times \theta_{JA})
$$
\n(4)

As shown in Equation 4, for a given ambient temperature, input to output voltage differential, and continuous load current, a minimum copper size requirement exists for the PCB to ensure that the junction temperature does not rise above 125°C.

The heat dissipation from the package can be improved by increasing the amount of copper attached to the pins and exposed pad of th[e ADP7158.](http://www.analog.com/ADP7158?doc=ADP7158.pdf) Adding thermal planes underneath the package also improves thermal performance. However, as shown in [Table 7,](#page-17-0) a point of diminishing returns is eventually reached, beyond which an increase in the copper area does not yield significant reduction in the junction to ambient thermal resistance.

[Figure 54](#page-17-2) to [Figure 59](#page-18-0) show junction temperature calculations for various ambient temperatures, power dissipation, and areas of PCB copper.



<span id="page-17-2"></span>Figure 54. Junction Temperature vs. Total Power Dissipation for the 10-Lead LFCSP,  $T_A = 25^{\circ}C$ 







Figure 56. Junction Temperature vs. Total Power Dissipation for the 10-Lead LFCSP,  $T_A = 85^{\circ}C$ 



Figure 57. Junction Temperature vs. Total Power Dissipation for the 8-Lead SOIC,  $T_A = 25^{\circ}C$ 







<span id="page-18-0"></span>Figure 59. Junction Temperature vs. Total Power Dissipation for the 8-Lead SOIC,  $T_A = 85^{\circ}C$ 

## **Thermal Characterization Parameter (Ψ<sub>JB</sub>)**

When the evaluation board temperature is known, use the thermal characterization parameter,  $\Psi_{JB}$ , to estimate the junction temperature rise (se[e Figure 60](#page-18-1) an[d Figure 61\)](#page-18-2). Calculate the maximum junction temperature  $(T_J)$  from the evaluation board temperature (T<sub>B</sub>) and power dissipation (P<sub>D</sub>) using the following formula:

$$
T_J = T_B + (P_D \times \Psi_{JB}) \tag{5}
$$

The typical value of  $\Psi_{JB}$  is 29.1°C/W for the 10-lead LFCSP package and 30.1°C/W for the 8-lead SOIC package.



<span id="page-18-1"></span>Figure 60. Junction Temperature vs. Total Power Dissipation for the 10-Lead LFCSP



<span id="page-18-2"></span>Figure 61. Junction Temperature vs. Total Power Dissipation for the 8-Lead SOIC

## <span id="page-19-0"></span>PCB LAYOUT CONSIDERATIONS

Place the input capacitor as close as possible between the VIN pin and ground. Place the output capacitor as close as possible between the VOUT pin and ground. Place the bypass capacitors (CREG, CREF, and CBYP) for VREG, VREF, and VBYP close to the respective pins (VREG, REF, and BYP) and ground. The use of a 0805, 0603, or 0402 size capacitor achieves the smallest possible footprint solution on boards where area is limited. Maximize the amount of ground metal for the exposed pad, and use as many vias as possible on the component side to improve thermal dissipation.



Figure 62. Sample 10-Lead LFCSP PCB Layout

12896-064



Figure 63. Sample 8-Lead SOIC PCB Layout

## <span id="page-20-0"></span>OUTLINE DIMENSIONS



Dimensions shown in millimeters

## <span id="page-21-0"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.

<sup>2</sup> To order a device with voltage options of 1.3 V, 1.5 V, 1.6 V, 2.2 V, 2.6 V, 2.7 V, 2.9 V, 3.1 V, and 3.2 V, contact your local Analog Devices, Inc., sales or distribution representative.



www.analog.com

Rev. C | Page 22 of 22