One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

### Evaluation Board for AD5663R/AD5667R 16-Bit Dual-Channel Voltage Output DACs

### **FEATURES**

Full featured evaluation board for the AD5663R and AD5667R

Flexible configuration options On-board references PC control in conjunction with Analog Devices, Inc. EVAL-SDP-CB1Z system demonstration platform (SDP)

#### **PACKAGE CONTENTS**

#### EVAL-AD5663R-SDZ/EVAL-AD5667R-SDZ evaluation board

#### **GENERAL DESCRIPTION**

This user guide details the operation of the evaluation board for the AD5663R and the AD5667R. These are 16-bit, dualchannel, voltage output digital-to-analog converters (DACs). The AD5663R uses a serial peripheral interface (SPI) for configuration and control, whereas the AD5667R uses an I<sup>2</sup>C interface. The evaluation board is designed to allow straightforward customer evaluation of the device using the hardware and software provided. The evaluation board can also be used to quickly create a prototype with the AD5663R/AD5667R, reducing design time. The AD5663R/AD5667R operate from a single 2.7 V to 5.5 V supply.

Full data on the AD5663R/AD5667R can be found in the appropriate data sheets available from Analog Devices and should be consulted in conjunction with this user guide when using the evaluation board.

The evaluation board interfaces to the USB port of a PC via the SDP board.

This evaluation board requires the EVAL-SDP-CB1Z board (SDP-B controller board), which is available for order on the Analog Devices website at www.analog.com.



### AD5663R/AD5667R EVALUATION BOARD

Figure 1. AD5663R/AD5667R Evaluation Board

# **TABLE OF CONTENTS**

| Features                         | 1 |
|----------------------------------|---|
| Package Contents                 | 1 |
| General Description              | 1 |
| AD5663R/AD5667R Evaluation Board | 1 |
| Revision History                 | 2 |
| Evaluation Board Hardware        | 3 |
| Power Supplies                   | 3 |
| Link Options                     | 3 |

| Evaluation Board Software                     | 4 |
|-----------------------------------------------|---|
| Installing the Software                       |   |
| Initial Set Up                                | 4 |
| AD5663R/AD5667R Block Diagram And Description | 5 |
| Memory Map                                    | 6 |
| Evaluation Board Schematics                   | 7 |
| Ordering Information                          | 9 |
| Bill of Materials                             | 9 |

### **REVISION HISTORY**

5/2016—Revision 0: Initial Version

### **EVALUATION BOARD HARDWARE**

### **POWER SUPPLIES**

#### The EVAL-AD5663R-SDZ and EVAL-AD5667R-SDZ

evaluation board can be powered by the J3 or J2 connector. Supply the J3 connector with 6 V to 20 V and is regulated by the ADP7102 low noise, complimentary metal-oxide semiconductor (CMOS) low dropout regulator (LDO). Alternatively, the J2 connector can provide power to the board, bypassing the LDOs, and is intended for use with well regulated, bench supplies. All supplies are decoupled to ground with 10  $\mu$ F tantalum and 0.1  $\mu$ F ceramic capacitors.

| Table 1. Power Supply Connectors |         |                                                                          |  |  |  |  |  |  |  |
|----------------------------------|---------|--------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Connector No.                    | Label   | Voltage                                                                  |  |  |  |  |  |  |  |
| J3, Pin 1                        | +6 V    | Single 6 V power supply, used<br>to generate the INT_VCC<br>board supply |  |  |  |  |  |  |  |
| J3, Pin 2                        | AGND    | Analog ground                                                            |  |  |  |  |  |  |  |
| J2, Pin 1                        | EXT_VCC | External V <sub>cc</sub>                                                 |  |  |  |  |  |  |  |
| J2, Pin 2                        | AGND    | Analog ground                                                            |  |  |  |  |  |  |  |

### Table 1. Power Supply Connectors

### **Table 3. Link Functions**

### LINK OPTIONS

A number of link options are provided on the EVAL-AD5663R-SDZ and EVAL-AD5667R-SDZ board that must be set for the required operating conditions before using the board. Table 2 describes the positions of the links to control the evaluation board via the SDP board using a PC and external power supplies. The functions of these link options are described in detail in Table 3.

| Link Number | Option   |
|-------------|----------|
| LK1         | A        |
| LK2         | A        |
| LK3         | A        |
| LK4         | В        |
| LK5         | A        |
| LK6         | Inserted |
| LK7         | Inserted |
| LK8         | A        |

| Link Number | Function                                                                                                                                      |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| LK1         | This link selects the positive voltage source (VCC) for the board.                                                                            |
|             | Position A selects the output from the LDO ADP7102 as the voltage source for the board (supplied by 6 V).                                     |
|             | Position B selects the external voltage as the voltage source for the board.                                                                  |
| LK2         | This link selects the LDAC pin voltage source.                                                                                                |
|             | Position A selects the voltage source from the SDP general-purpose input/output (GPIO).                                                       |
|             | Position B selects the voltage source (VCC).                                                                                                  |
|             | Position C selects AGND.                                                                                                                      |
| LK3         | This link selects the CLR pin voltage source.                                                                                                 |
|             | Position A selects the voltage source from the SDP GPIO.                                                                                      |
|             | Position B selects the voltage source (VCC).                                                                                                  |
|             | Position C selects AGND.                                                                                                                      |
| LK4         | This link selects the ADDR pin voltage source, which sets the [A1:A0] I <sup>2</sup> C address bits on the AD5667R.                           |
|             | Position A selects the voltage source from the SDP GPIO. Address bits depend on state of GPIO.                                                |
|             | Position B selects the voltage source (VCC), giving address bits of 00.                                                                       |
|             | Position C selects AGND, giving address bits of 11.                                                                                           |
|             | This jumper can also be no connection, giving address bits of 10.                                                                             |
| LK5         | This link selects the reference voltage source.                                                                                               |
|             | Position A allows use of the internal reference, or can also be used to apply an external reference after the internal reference is disabled. |
|             | Position B connects the evaluation board reference to the DAC. This position must only be used after the internal reference is disabled.      |
| LK6         | This link connects the ADG728 switch and the AD7992 analog-to-digital converter (ADC) to V <sub>OUT</sub> A of the DAC.                       |
|             | Inserted: connected.                                                                                                                          |
|             | Removed: not connected.                                                                                                                       |
| LK7         | This link connects the ADG728 switch and the AD7992 ADC to $V_{OUT}B$ of the DAC.                                                             |
|             | Inserted: connected.                                                                                                                          |
|             | Removed: not connected.                                                                                                                       |
| LK8         | This link selects the RESET pin voltage level.                                                                                                |
|             | Position A selects the voltage source VCC.                                                                                                    |
|             | Position B selects AGND.                                                                                                                      |

# EVALUATION BOARD SOFTWARE

#### The EVAL-AD5663R-SDZ and EVAL-AD5667R-SDZ

evaluation board uses the Analog Devices Analysis Control Evaluation (ACE) software. ACE is a desktop software application that allows the evaluation and control of multiple evaluation systems.

The ACE installer installs necessary SDP drivers and .NET Framework 4 by default. Install ACE before connecting the SDP board to the USB port of the PC to ensure that the SDP board is recognized when it connects to the PC. Follow this link to download the software, and access full instructions on how to install and use this software: http://www.analog.com/ace.

After the installation is finished, the EVAL-AD5663R-SDZ and EVAL-AD5667R-SDZ evaluation board plug-ins appear when you open ACE.

### **INITIAL SET UP**

To set up the evaluation board, complete the following steps:

- 1. Connect the evaluation board to the SDP board and connect the SDP board to the computer via a USB cable.
- 2. Power the evaluation board as described in the Power Supplies section.
- 3. Run the ACE application. The EVAL-AD5663R-SDZ/ EVAL-AD5667R-SDZ board plug-ins appear in the attached hardware section of the **Start** tab.
- 4. Double-click on the board plug-in to open the board view seen in Figure 2.
- 5. The chip block diagram can be accessed by double-clicking on the AD5663R or AD5667R chip. This view provides a basic representation of functionality of the board. The main functions are labeled in Figure 3.

 New Toda Hell
 New Toda Helli





Figure 3. Chip Block Diagram view for the AD5663R

# **BLOCK DIAGRAM AND DESCRIPTION**

The EVAL-AD5663R-SDZ/EVAL-AD5667R-SDZ software is organized so that it appears similar to the functional block diagram shown in the data sheets. In this way, it is easy to correlate the functions on the board with the description in the data sheets. A full description of each block, register, and its settings is given in the AD5663R/AD5667R data sheets. Some of the blocks and their functions are described here as they pertain to the evaluation board. The full screen block diagram is shown in Figure 4 and Table 4 describes the functionality of each block.



Figure 4. Block Diagram with Labels

#### **Table 4. Block Diagram Functions**

| Label | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A     | Configuration wizard: used to set the initial configuration for the board. From the <b>DAC Setup</b> drop-down menu, the internal reference can be enabled or disabled. The reference is disabled as default. From the <b>Power-Down Mode</b> drop-down menu, either channel can be configured as normal operation, powered down, or in a high impedance state. After setting up the initial configuration, click <b>Apply</b> and the values are applied. These settings can be modified at any stage while testing. |
| В     | GPIO buttons: act as external GPIO pulses to the LDAC and CLR pins. The LDAC button pushes data from both input registers (D) to the DAC registers (E). The CLR button clears all data from input registers and DAC registers. These buttons are live, so there is no need to click Apply Changes (H).                                                                                                                                                                                                                |
| С     | <b>Command Option</b> drop-down menu: selects how the data being transferred to the device affects the input and DAC registers.<br>After a data value is entered in either input register (see D), this menu determine if the data is transferred to the input register<br>only, to the channel input register and channel DAC register (E), or to the channel input register and updates both DAC registers (E).                                                                                                     |
| D     | Input registers: 16-bit data word to be transferred to the device. Upon clicking the <b>Apply Changes</b> (H), this 16-bit data word is transferred to the device.                                                                                                                                                                                                                                                                                                                                                    |
| Е     | DAC registers: inaccessible registers, displays the value that is currently present in the DAC register on the device. The DAC registers can be updated by selecting the appropriate command option or by toggling <b>LDAC</b> (B).                                                                                                                                                                                                                                                                                   |
| F     | Software reset: soft reset returns the board and software to default values. This button is live, so there is no need to click <b>Apply Changes</b> .                                                                                                                                                                                                                                                                                                                                                                 |
| G     | Internal reference: selecting enabled from this setting enables the on-chip reference for the board, if disabled is selected, an external reference must be applied.                                                                                                                                                                                                                                                                                                                                                  |
| Н     | Apply Changes: apply all modified values to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### **MEMORY MAP**

All registers are fully accessible from the memory map tab; this allows registers to be edited at a bit level. The bits shaded in dark gray are read only bits and cannot be accessed from ACE; all other bits are toggled. **Apply Changes** is used to transfer data to the device. All changes here correspond to the block diagram; for example, if the internal register bit is enabled, it shows as enabled on the block diagram. Any bits or registers that are in bold are modified values that have not been transferred to the board. After **Apply Changes** is clicked, the data is transferred to the board.

| tart X System X AD56638 Board X AD56 | 638, X A036638 | Memory Map X  |                 |           |               |    |   |     |   |     |      |   |     |    |   |     |     |
|--------------------------------------|----------------|---------------|-----------------|-----------|---------------|----|---|-----|---|-----|------|---|-----|----|---|-----|-----|
| Select View                          | Register       | \$            |                 |           |               |    |   |     |   |     |      |   |     |    |   |     |     |
| Registers Ref. Registers             | ·/-            | Address (Hex) | Name            | Data (Hed | Data (Briary) |    |   |     |   |     |      |   |     |    |   |     |     |
| 🔘 Bit Fields                         |                | 0000          | DACJINPUTJA     | 0000      | 1             | 0  | 0 | 0 0 | 0 | 0 0 | 0    | 0 | 0 0 | 0  | 0 | 0.0 | 0 0 |
| Filter Væw                           |                | 3001          | DAC_INPLT_8     | 0300      | 1             | 0  | 0 | 0 0 | 0 | 0 0 | 0    | 0 | 0 0 | 0  | 0 | 0 1 | 0 0 |
| Functional Groups                    |                | 0004          | POWER_DOWN      | E0090     | 0 0 0         | 6  | 0 | 0 0 | 0 | 0 0 | 4    | 0 | 0 0 | 0  | 0 | 0 0 | 0 0 |
| AD5665R Mamory Map                   | *              | 0005          | RESET           | - 69000   | 0 0 0         | 0  | 0 | 0 0 | 0 | 0 0 | 10   | 0 | 0 0 | 10 | 0 | 070 | 0   |
|                                      | - K            | 0006          | LDAC, RECISTER  | 30900     | 0 0 0         | Ð  | 0 | 0 0 | 0 | 0 0 | 0    | 0 | 0 0 | 0  | 0 | 0   | 0 0 |
|                                      |                | 0007          | INT, REF, SETUP | (1000)    | 0 0 0         | 10 | 0 |     | 0 | 0 0 | 1.10 | 0 | 010 | 10 | 0 | 0 0 | 0 0 |

#### Figure 5. AD5663R Memory Map

| • 1/ • | Address (Hex) | Name          |       | Data | a (Bi | nary) |   |   |   |    |   |   |   |   |   |   |   |   |   |   |   |   |
|--------|---------------|---------------|-------|------|-------|-------|---|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|
|        | 0000          | DAC INPUT A   | A242  |      |       |       | 1 | 0 | 1 | 0  | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
|        | 0001          | DAC_INPUT_8   | 0000  |      |       |       | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|        | 0004          | POWER_DOWN    | 00000 | 0    | .0    | 0     | 0 | 0 | 0 | Q. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 9 | 0 | 0 | 0 |
| •      | 0005          | RESET         | 00000 | 0    | 0     | 0     | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | Q | 0 | 0 | 0 | 0 | 0 |
|        | 0006          | LDAC_REGISTER |       | 0    | 0     | 0     | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | a | 0 | 0 | 0 | 0 |
| -      | 0007          | INT_REF_SETUP |       | 0    | 0     | 0     | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | a | 0 | 0 | 1 |

Figure 6. AD5663R Memory Map with Unapplied Changes in DAC\_INPUT\_A Register

# **EVALUATION BOARD SCHEMATICS**



UG-991



Figure 8. DAC Circuitry Evaluation Board Schematics

# **ORDERING INFORMATION**

### **BILL OF MATERIALS**

Table 5.

| <b>Reference Designator</b> | Value                   | Part Description                                                 |
|-----------------------------|-------------------------|------------------------------------------------------------------|
| C1                          | 1μF                     | Capacitor, 1 μF, 25 V, 0603                                      |
| C2                          | 1 μF                    | Capacitor, 1 μF, 25 V, 0603                                      |
| C3                          | 10 μF                   | Capacitor, Case A, 10 μF, 10 V                                   |
| C4                          | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| C5                          | 1μF                     | Capacitor, 1 μF, 25 V, 0603                                      |
| C6                          | 1μF                     | Capacitor, 1 μF, 25 V, 0603                                      |
| C7                          | 10 μF                   | Capacitor, Case A, 10 μF, 10 V                                   |
| C8                          | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| С9                          | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| C10                         | 1μF                     | Capacitor, 0603, 1 μF, Y5V, 10 V                                 |
| C11                         | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| C12                         | 10 μF                   | Capacitor, Case A, 10 μF, 10 V                                   |
| C13                         | Not placed              | Not applicable                                                   |
| C14                         | Not placed              | Not applicable                                                   |
| C15                         | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| C16                         | 1μF                     | Capacitor, 0603, 1 µF, Y5V, 10 V                                 |
| C17                         | 1μF                     | Capacitor, 0603, 1 µF, Y5V, 10 V                                 |
| C18                         | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| C19                         | 0.1 μF                  | 50 V X7R multilayer ceramic capacitor                            |
| EXT_REF                     | Not applicable          | Straight printed circuit board mount (PCB) SMB jack, 50 $\Omega$ |
| GL1                         | Not applicable          | Solder short                                                     |
| J1                          | Not applicable          | 120-way female connector, 0.6 mm pitch                           |
| J2                          | Not applicable          | 2-pin terminal block (5 mm pitch.                                |
| J2<br>J3                    | Not applicable          | 2-pin terminal block (5 mm pitch)                                |
| J4                          | Not applicable          | 10-pin ( $2 \times 5$ ) 0.1" pitch SMT header                    |
| L1                          | $600 \Omega$ at 100 MHz | Ferrite bead                                                     |
| LK1                         | Not applicable          | Jumper block using 3-Pin SIP header                              |
| LK2                         | Not applicable          | 6-pin $(3 \times 2)$ 0.1" header and shorting block              |
| LK2<br>LK3                  | Not applicable          | 6-pin $(3 \times 2)$ 0.1" header and shorting block              |
| LK4                         | Not applicable          | 6-pin $(3 \times 2)$ 0.1" header and shorting block              |
| LK5                         | Not applicable          | Jumper block using 3-pin SIP header                              |
| LK6                         | Not applicable          | 2-pin (0.1" pitch) header and shorting shunt                     |
| LK7                         | Not applicable          | 2-pin (0.1" pitch) header and shorting shunt                     |
| LK8                         | Not applicable          | 3-pin (0.1" pitch) header and shorting shunt                     |
| R1                          | 100 kΩ                  | SMD resistor                                                     |
| R2                          | 100 kΩ                  | SMD resistor                                                     |
| R3                          | 100 kΩ                  | SMD resistor                                                     |
| R4                          | 100 kΩ                  | SMD resistor                                                     |
| R5                          | 30.9 kΩ                 | SMD resistor                                                     |
| R6                          | 100 kΩ                  | SMD resistor                                                     |
| R7                          | 0Ω                      | Resistor, 0603 1% 0R                                             |
| R8                          | Not fitted              | SMD resistor 0603                                                |
| R9                          | 2.2 kΩ                  | SMD resistor, 0.063 W, 1%, 0603                                  |
| R10                         | Not placed              | SMD resistor 0603                                                |
| R11                         | Not placed              | SMD resistor 0603                                                |
| R12                         | 100 kΩ                  | SMD resistor                                                     |
| R12                         | 100 kΩ                  | SMD resistor                                                     |
| R16                         | Not placed              | SMD resistor                                                     |
| R10                         | 100 kΩ                  | SMD resistor                                                     |
|                             | 100 K22                 | Boy OL Page 0 of 10                                              |

Rev. 0 | Page 9 of 10

| Reference Designator | Value              | Part Description                                                                              |
|----------------------|--------------------|-----------------------------------------------------------------------------------------------|
| R18                  | 100 kΩ             | SMD resistor                                                                                  |
| TP1                  | Not applicable     | Red test point                                                                                |
| TP2                  | Not applicable     | Red test point                                                                                |
| TP3                  | Not applicable     | Red test point                                                                                |
| TP4                  | Not applicable     | Red test point                                                                                |
| TP5                  | Not applicable     | Red test point                                                                                |
| U1                   | ADP7102ACPZ-R7     | Linear regulator adjustable, 20 V, 300 mA, ultralow noise, CMOS                               |
| U2                   | 24LC32             | 32 kB l <sup>2</sup> C serial EEPROM                                                          |
| U3                   | ADP7102ACPZ-5.0-R7 | LDO 5 V                                                                                       |
| U4                   | AD5663RBRMZ-5      | Dual 16-bit <i>nano</i> DAC <sup>®</sup> with SPI interface; only placed on EVAL-AD5663R-SDZ  |
| U5                   | AD5667RBRMZ-1      | Dual 16- bit <i>nano</i> DAC with I <sup>2</sup> C interface; only placed on EVAL-AD5667R-SDZ |
| U6                   | ADR431BRZ          | Ultralow noise XFET <sup>®</sup> voltage reference                                            |
| U7                   | ADG728BRUZ         | Serial controlled mux                                                                         |
| U8                   | AD7992BRMZ-0       | 12-bit ADC                                                                                    |
| V <sub>OUT</sub> A   | Not applicable     | Straight PCB mount SMB jack, 50 $\Omega$                                                      |
| VoutB                | Not applicable     | Straight PCB mount SMB jack, 50 $\Omega$                                                      |

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).



#### ESD Caution

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### Legal Terms and Conditions

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer; all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG14544-0-57/16(0)



#### www.analog.com

Rev. 0 | Page 10 of 10