

# **DS89C387 Twelve Channel CMOS Differential Line Driver**

Check for Samples: DS89C387

### **FEATURES**

- Low Power I<sub>CC</sub>: 1.5 mA Maximum
- Meets TIA/EIA-422-B (RS-422)
- Ensured AC Parameters:
  - Maximum Driver Skew −3 ns
  - Maximum Transition Time -10 ns
- Available in SSOP Packaging:
  - Requires 30% Less PCB Space than 3 DS34C87TMs

### **DESCRIPTION**

The DS89C387 is a high speed twelve channel CMOS differential driver that meets the requirements of TIA/EIA-422-B. The DS89C387 features a low  $I_{\rm CC}$  specification of 1.5 mA maximum, which makes it ideal for battery powered and power conscious applications. The device replaces three DS34C87s and offers a PC board space savings up to 30%. The twelve channel driver is available in a SSOP package. The device is ideal for wide parallel bus applications.

Each TRI-STATE enable (EN) allows the driver outputs to be active or in a HI-impedance off state. Each enable is common to only two drivers for flexibility and control. The drivers may be disabled to turn off load current and to save power when data is not being transmitted.

The driver's input (DI) is compatible with both TTL and CMOS signal levels.

## **Connection Diagrams**



Figure 1. 48-Pin SSOP Package See Package Number DL0048A



Figure 2. Functional Diagram

### Truth Table

| Enable | Input | Out | tputs |
|--------|-------|-----|-------|
| EN     | DI    | DO  | DO*   |
| L      | X     | Z   | Z     |
| Н      | Н     | Н   | L     |
| Н      | L     | L   | Н     |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)(2)(3)

| −0.5 to 7.0V                  |
|-------------------------------|
| -1.5 to V <sub>CC</sub> +1.5V |
| -0.5 to 7V                    |
| ±20 mA                        |
| ±150 mA                       |
| ±500 mA                       |
| −65°C to +150°C               |
| +150°C                        |
|                               |
| 1359 mW                       |
|                               |
| 81.7°C/W                      |
| 31.7°C/W                      |
|                               |
| 260°C                         |
|                               |
|                               |

- (1) Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive; all currents out of device pins are negative.
- (2) Absolute Maximum Ratings are those values beyond which the safety of the device cannot be specified. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (4) Ratings apply to ambient temperature at 25°C. Above this temperature derate SSOP (MEA) Package 10.9 mW/°C.
- (5) ESD Rating: HBM (1.5 kΩ, 100 pF) Inputs ≥ 1500V Outputs ≥ 1000V EIAJ (0Ω, 200 pF) All Pins ≥ 350V

### **Operating Conditions**

|                                                                  | Min  | Max             | Units |
|------------------------------------------------------------------|------|-----------------|-------|
| Supply Voltage (V <sub>CC</sub> )                                | 4.50 | 5.50            | V     |
| DC Input or Output Voltage (V <sub>IN</sub> , V <sub>OUT</sub> ) | 0    | V <sub>CC</sub> | V     |
| Operating Temperature Range (T <sub>A</sub> )                    |      |                 |       |
| DS89C387T                                                        | -40  | +85             | °C    |
| Input Rise or Fall Times (t <sub>r</sub> , t <sub>f</sub> )      |      | 500             | ns    |

## DC Electrical Characteristics (1)(2)

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified)

|                 | Parameter         | Parameter Test Conditions                                        |     | Тур | Max             | Units |  |
|-----------------|-------------------|------------------------------------------------------------------|-----|-----|-----------------|-------|--|
| V <sub>IH</sub> | High Level Input  |                                                                  | 2.0 |     | V <sub>CC</sub> | V     |  |
|                 | Voltage           |                                                                  |     |     |                 |       |  |
| V <sub>IL</sub> | Low Level Input   |                                                                  | GND |     | 0.8             | V     |  |
|                 | Voltage           |                                                                  |     |     |                 |       |  |
| V <sub>OH</sub> | High Level Output | $V_{IN} = V_{IH}$ or $V_{IL}$ ,                                  | 2.5 | 3.4 |                 | V     |  |
|                 | Voltage           | $V_{IN} = V_{IH} \text{ or } V_{IL},$ $I_{OUT} = -20 \text{ mA}$ |     |     |                 |       |  |
| V <sub>OL</sub> | Low Level Output  | $V_{IN} = V_{IH}$ or $V_{IL}$ ,                                  |     | 0.3 | 0.5             | V     |  |
|                 | Voltage           | I <sub>OUT</sub> = 48 mA                                         |     |     |                 |       |  |

 Unless otherwise specified, all voltages are referenced to ground. All currents into device pins are positive; all currents out of device pins are negative.

(2) Unless otherwise specified, min/max limits apply across the  $-40^{\circ}$ C to 85°C temperature range. All typicals are given for  $V_{CC} = 5V$  and  $T_A = 25^{\circ}$ C.



# DC Electrical Characteristics<sup>(1)(2)</sup> (continued)

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified)

|                                | Parameter           | Tes                                      | st Conditions                                                     | Min | Тур  | Max  | Units |
|--------------------------------|---------------------|------------------------------------------|-------------------------------------------------------------------|-----|------|------|-------|
| V <sub>T</sub>                 | Differential Output | $R_L = 100\Omega$                        | $R_L = 100\Omega$                                                 |     |      |      | V     |
|                                | Voltage             | See <sup>(3)</sup>                       |                                                                   |     |      |      |       |
| $ V_T - \overline{V}_T $       | Difference In       | $R_L = 100\Omega$                        |                                                                   |     |      | 0.4  | V     |
|                                | Differential Output | See <sup>(3)</sup>                       |                                                                   |     |      |      |       |
| Vos                            | Common Mode         | $R_L = 100\Omega$                        |                                                                   |     | 2.0  | 3.0  | V     |
|                                | Output Voltage      | See <sup>(3)</sup>                       | See <sup>(3)</sup>                                                |     |      |      |       |
| $ V_{OS} - \overline{V}_{OS} $ | Difference In       | $R_L = 100\Omega$                        |                                                                   |     | 0.4  | V    |       |
|                                | Common Mode Output  | See <sup>(3)</sup>                       |                                                                   |     |      |      |       |
| I <sub>IN</sub>                | Input Current       | $V_{IN} = V_{CC}$ , GND,                 | $V_{IN} = V_{CC}$ , GND, $V_{IH}$ , or $V_{IL}$                   |     |      | ±1.0 | μΑ    |
| I <sub>CC</sub>                | Quiescent Supply    | $I_{OUT} = 0 \mu A$                      |                                                                   |     | 600  | 1500 | μΑ    |
|                                | Current             | $V_{IN} = V_{CC}$ or GNE                 | $V_{IN} = V_{CC}$ or GND                                          |     |      |      |       |
|                                |                     | $V_{IN} = 2.4 \text{V or } 0.5 \text{V}$ | V <sup>(4)</sup>                                                  |     | 0.8  | 2.0  | mA    |
| l <sub>OZ</sub>                | TRI-STATE Output    | $V_{OUT} = V_{CC}$ or GN                 | V <sub>OUT</sub> = V <sub>CC</sub> or GND                         |     | ±0.5 | ±5.0 | μΑ    |
|                                | Leakage Current     | Control = $V_{IL}$                       | Control = V <sub>IL</sub>                                         |     |      |      |       |
| I <sub>SC</sub>                | Output Short        | $V_{IN} = V_{CC}$ or GNE                 | $V_{IN} = V_{CC}$ or GND<br>See <sup>(3)</sup> and <sup>(5)</sup> |     | -115 | -150 | mA    |
|                                | Circuit Current     | See <sup>(3)</sup> and <sup>(5)</sup>    |                                                                   |     |      |      |       |
| l <sub>OFF</sub>               | Power Off Output    | $V_{CC} = 0V$                            | V <sub>OUT</sub> = 6V                                             |     |      | 100  | μΑ    |
|                                | Leakage Current     | See <sup>(6)</sup>                       | See <sup>(6)</sup> $V_{OUT} = -0.25V$                             |     |      | -100 | μA    |

- (3) See TIA/EIA-422-B for exact test conditions.
- (4) Measured per input. All other inputs at V<sub>CC</sub> or GND.
- (5) This is the current sourced when a high output is shorted to ground. Only one output at a time should be shorted.
- (6) See TIA/EIA-422-B for exact test conditions.

## Switching Characteristics (1)

 $V_{CC} = 5V \pm 10\%$ ,  $t_r$ ,  $t_f \le 6$  ns (Figure 3, Figure 4, Figure 5, and Figure 6)

|                                     | Parameter                  | Test Conditions | Min | Тур | Max | Units |
|-------------------------------------|----------------------------|-----------------|-----|-----|-----|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay          | S1 Open         | 2   | 6   | 11  | ns    |
|                                     | Input to Output            |                 |     |     |     |       |
| Skew                                | See <sup>(2)</sup>         | S1 Open         | 0   | 0.5 | 3   | ns    |
| t <sub>TLH</sub> , t <sub>THL</sub> | Differential Output Rise   | S1 Open         |     | 6   | 10  | ns    |
|                                     | And Fall Times             |                 |     |     |     |       |
| t <sub>PZH</sub>                    | Output Enable Time         | S1 Closed       |     | 12  | 25  | ns    |
| t <sub>PZL</sub>                    | Output Enable Time         | S1 Closed       |     | 13  | 26  | ns    |
| t <sub>PHZ</sub>                    | Output Disable Time (3)    | S1 Closed       |     | 4   | 8   | ns    |
| t <sub>PLZ</sub>                    | Output Disable Time (3)    | S1 Closed       |     | 6   | 12  | ns    |
| C <sub>PD</sub>                     | Power Dissipation          |                 |     | 100 |     | pF    |
|                                     | Capacitance <sup>(4)</sup> |                 |     |     |     |       |
| C <sub>IN</sub>                     | Input Capacitance          |                 |     | 6   |     | pF    |

<sup>(1)</sup> Unless otherwise specified, min/max limits apply across the  $-40^{\circ}$ C to 85°C temperature range. All typicals are given for  $V_{CC}$  = 5V and  $T_{A}$  = 25°C.

<sup>(2)</sup> Skew is defined as the difference in propagation delays between complementary outputs at the crossing point.

<sup>(3)</sup> Output disable time is the delay from the control input being switched to the output transistors turning off. The actual disable times are less than indicated due to the delay added by the RC time constant of the load.

<sup>(4)</sup> C<sub>PD</sub> determines the no load dynamic power consumption, P<sub>D</sub> = C<sub>PD</sub> V<sup>2</sup>CC f + I<sub>CC</sub> V<sub>CC</sub>, and the no load dynamic current consumption, I<sub>S</sub> = C<sub>PD</sub> V<sub>CC</sub> f + I<sub>CC</sub>.



## **Logic Diagram**



### **Parameter Measurement Information**



C1 = C2 = C3 = 40 pF (including Probe and Jig Capacitance), R1 = R2 =  $50\Omega$ , R3 =  $500\Omega$ 

Figure 3. AC Test Circuit



## **Parameter Measurement Information (continued)**



Figure 4. Propagation Delays



Figure 5. Enable and Disable Times



Input pulse; f = 1 MHz, 50%,  $t_r \le 6$  ns,  $t_f \le 6$  ns

Figure 6. Differential Rise and Fall Times

**Typical Application** 

# ENABLE O ENABLE O OUTPUT 1/12 DS89C387

Figure 7. Two-Wire Balanced System, RS-422

<sup>\*</sup> R<sub>T</sub> is optional although highly recommended to reduce reflection.



### **APPLICATION INFORMATION**

### **SKEW**

Skew may be thought of in a lot of different ways, the next few paragraphs should clarify what is represented by "Skew" in the datasheet and how it is determined. Skew, as used in this databook, is the absolute value of a mathematical difference between two propagation delays. This is commonly accepted throughout the semiconductor industry. However, there is no standardized method of measuring propagation delay, from which skew is calculated, of differential line drivers. Elucidating, the voltage level, at which propagation delays are measured, on both input and output waveforms are not always consistant. Therefore, skew calculated in this datasheet, may not be calculated the same as skew defined in another. This is important to remember whenever making a skew comparison.

Skew may be calculated for the DS89C387, from many different propagation delay measurements. They may be classified into three categories, single-ended, differential, and complementry. Single-ended skew is calculated from  $t_{PHL}$  and  $t_{PLH}$  measurements (see Figure 9 and Figure 11). Differential skew is calculated from  $t_{PHL}$  and  $t_{PLH}$  measurements (see Figure 12 and Figure 13). Complementry skew is calculated from  $t_{PHL}$  and  $t_{PLH}$  measurements (see Figure 14 and Figure 15).



Figure 8. (Circuit 1) – Circuits for Measuring Single-Ended Propagation Delays (See Figure 11)



Figure 9. (Circuit 2) – Circuits for Measuring Single-Ended Propagation Delays (See Figure 11)



Figure 10. Waveforms for Circuit 1 – Propagation Delay Waveforms for Circuit 1 and Circuit 2 (See Figure 9)



Figure 11. Waveforms for Circuit 2 – Propagation Delay Waveforms for Circuit 1 and Circuit 2 (See Figure 9)



In Figure 4, VX, where X is a number, is the waveform voltage level at which the propagation delay measurement either starts or stops. Furthermore, V1 and V2 are normally identical. The same is true for V3 and V4. However, as mentioned before, these levels are not standardized and may vary, even with similar devices from other companies. Also note, NC (no connection) in Figure 3 means the pin is not used in propagation delay measurement for the corresponding circuit.

The single-ended skew provides information about the pulse width distortion of the output waveform. The lower the skew, the less the output waveform will be distorted. For best case, skew would be zero, and the output duty cycle would be 50%, assuming the input has a 50% duty cycle.



Figure 12. (Circuit 3) – Circuit for Measuring Differential Propagation Delays (See Figure 13)



Figure 13. Waveforms for Circuit 3 – Propagation Delay Waveforms for Circuit 3 (See Figure 12)

For differential propagation delays, V1 should equal V2. Furthermore, the crossing point of DO and DO\* corresponds to zero volts on the differential waveform (see bottom waveform in Figure 13). This is true whether V3 equals V4 or not. However, if V3 and V4 are specified voltages, then V3 and V4 are less likely to be equal to the crossing point voltage. Thus, the differential propagation delays will not be measured to zero volts on the differential waveform.

The differential skew also provides information about the pulse width distortion of the differential output waveform relative to the input waveform. The higher the skew, the greater the distortion of the differential output waveform. Assuming the input has a 50% duty cycle, the differential output will have a 50% duty cycle if skew equals zero and less than a 50% duty cycle if skew is greater than zero.



Figure 14. (Circuit 4) – Circuit for Measuring Complementary Skew (See Figure 15)

Submit Documentation Feedback





Figure 15. Waveforms for Circuit 4 – Waveforms for Circuit 4 (See Figure 14)

Complementary skew is calculated from single-ended propagation delay measurements on complementary output signals, DO and DO\*. Note, when V3 and V4 are absolute values, they are identical on DO and DO\*; but vary whenever they are relative values.

The complementary skew reveals information about the contour of the rising and falling edge of the differential output signal of the driver. This is important information because the receiver will interpret the differential output signal. If the differential transitions do not continuously ascend or decend through the receivers threshold region, errors may occur. Errors may also occur if the transitions are too slow.

In addition, complementary skew provides information about the common mode modulation of the driver. The common mode voltage is represented by (DO–DO\*)/2. This information may be used as a means for determining EMI affects.

Only "Skew" is specified in this datasheet for the DS89C387. It refers to the complementary skew of the driver. Complementary skew is measured at both V3 and V4 (see Figure 15).

More information can be calculated from the propagation delays. The channel to channel and device to device skew may be calculated in addition to the types of skew mentioned previously. These parameters provide timing performance information beneficial when designing. The channel to channel skew is calculated from the variation in propagation delay from receiver to receiver within one package. The device to device skew is calculated from the variation in propagation delay from one DS89C387 to another DS89C387.

For the DS89C387, the maximum channel to channel skew is 9 ns ( $t_p$  max– $t_p$  min) where  $t_p$  is the low to high or high to low propagation delay. The minimum channel to channel skew is 0 ns since it is possible for all 12 drivers to have identical propagation delays. Note, this is best and worst case calculations used whenever Skew (channel) is not independently characterized and specified in the datasheet. The device to device skew may be calculated in the same way and the results are the same. Therefore, the device to device skew is 9 ns and 0 ns maximum and minimum respectively.

**Parameter** Min Units Typ Max Skew (comp.) 0 0.5 3 ns Skew (channel) 0 9 ns Skew (device) 0

Table 1. DS89C387 Skew Table

Note Skew (comp.) in Table 1 is the same as "Skew" in the datasheet. Also Skew (channel) and Skew (device) are calculations, but are specified by the propagation delay tests. Both Skew (channel) and Skew (device) would normally be tighter whenever specified from characterization data.

The information in this section of the datasheet is to help clarity how skew is defined in this datasheet. This should help when designing the DS89C387 into most applications.



# **DS89C387 Equivalent Input/Output Circuits**



Figure 16. Driver Output Equivalent Circuit



Figure 17. Driver Input or Driver Enable Equivalent Circuit



# **Table 2. Pin Descriptions**

| Pin No.                | Pin Name        | Pin Description                      |
|------------------------|-----------------|--------------------------------------|
| 7, 8, 15, 16, 22, 23,  | DI              | TTL/CMOS Compatible Driver Input     |
| 31, 32, 39, 40, 46, 47 |                 |                                      |
| 2, 6, 9, 13, 17, 21,   | DO              | Non-Inverting Driver Output Pin      |
| 26, 30, 33, 37, 41, 45 |                 |                                      |
| 3, 5, 10, 12, 18, 20,  | DO*             | Inverting Driver Output Pin          |
| 27, 29, 34, 36, 44, 44 |                 |                                      |
| 4, 11, 19, 28, 35, 43  | EN              | Active High Dual Driver Enabling Pin |
| 38                     | V <sub>CC</sub> | Positive Power Supply Pin +5 ±10%    |
| 14, 24                 | GND             | Device Ground Pin                    |
| 1, 25, 48              | NC              | Unused Pin (NOT CONNECTED)           |

Submit Documentation Feedback





## **REVISION HISTORY**

| Changes from Revision D (April 2013) to Revision E |                                                    |  |    |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 10 |  |  |  |



## PACKAGE OPTION ADDENDUM

30-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan          | Lead/Ball Finish | MSL Peak Temp           | Op Temp (°C) | Device Marking   | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|-------------------|------------------|-------------------------|--------------|------------------|---------|
| DS89C387TMEA/NOPB | NRND   | SSOP         | DL                 | 48   | 29             | Pb-Free<br>(RoHS) | CU SN            | Level-2A-260C-4<br>WEEK | -40 to 85    | DS89C387T<br>MEA |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DL (R-PDSO-G48)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.