









**TPS54325-Q1** SLVSAT1A - JUNE 2011 - REVISED JULY 2022

# TPS54325-Q1 4.5-V to 18-V, 3-A Output Synchronous SWIFT Step-Down Switcher With Integrated FET

## 1 Features

- Qualified for automotive applications
- D-CAP2<sup>™</sup> mode enables fast transient response
- Low output ripple and allows ceramic output capacitor
- 4.5-V to 18-V wide  $V_{CC}$  input voltage range
- 2.0-V to 18-V wide VIN input voltage range ٠
- 0.76-V to 5.5-V output voltage range
- Highly efficient integrated FETs optimized for lower duty cycle applications  $-120 \text{ m}\Omega$  (high side) and 70 m $\Omega$  (low side)
- High efficiency, less than 10 µA at shutdown
- High initial bandgap reference accuracy
- Adjustable soft start •
- Prebiased soft start
- 700-kHz switching frequency (f<sub>SW</sub>)
- Cycle-by-cycle overcurrent limit
- Power-good output

VIN

VOUT

₹

\$ ]

Create a custom design using the TPS54325-Q1 with the WEBENCH® Power Designer

U1

TPS54325TPWPRQ

VIN2

VIN1

VFB

GND

15

**Simplified Schematic** 

vo

13

4 SS

EN)-

7 EN

10

11

٦

8

PWRGD)

SW1

SW2 12

PG

VBS1 6

VREG5

PGND1 g

PGND2

## 2 Applications

- Wide range of applications for low voltage system
  - Digital TV power supply
  - High definition Blue-ray Disc<sup>™</sup> players
  - Networking home terminal
  - \_ Digital set top box (STB)

## **3 Description**

The TPS54325-Q1 is an adaptive on-time D-CAP2 mode synchronous buck converter. The TPS54325-Q1 enables system designers to complete the suite of power bus regulators for various end equipments with a cost effective, low component count, low standby current solution. The main control loop for the TPS54325-Q1 uses the D-CAP2 mode control, which provides a very fast transient response with no external components. The TPS54325-Q1 also has a proprietary circuit that enables the device to adapt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultralow ESR ceramic capacitors. The device operates from a 4.5-V to 18-V VCC input, and from a 2.0-V to 18-V VIN input power supply voltage. The output voltage can be programmed between 0.76 V and 5.5 V. The device also features an adjustable slow-start time and a power good function. The TPS54325-Q1 is available in the 14-pin HTSSOP package, and designed to operate from -40°C to 105°C.



#### **Device Information**

-<u>vout</u>>



## **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Revision History2                   |
| 5 Pin Configuration and Functions     |
| 6 Specifications                      |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings4                      |
| 6.3 Recommended Operating Conditions4 |
| 6.4 Thermal Information5              |
| 6.5 Electrical Characteristics5       |
| 6.6 Typical Characteristics7          |
| 7 Detailed Description8               |
| 7.1 Overview8                         |
| 7.2 Functional Block Diagram8         |
| 7.3 Feature Description8              |
| 7.4 Device Functional Modes9          |
| 8 Application and Implementation 11   |

| 8.1 Application Information                           | .11  |
|-------------------------------------------------------|------|
| 8.2 Typical Application                               | . 11 |
| 9 Power Supply Recommendations                        | .15  |
| 10 Layout                                             | .16  |
| 10.1 Layout Guidelines                                |      |
| 10.2 Layout Example                                   |      |
| 10.3 Thermal Information                              |      |
| 11 Device and Documentation Support                   | .18  |
| 11.1 Device Support                                   | .18  |
| 11.2 Documentation Support                            | 18   |
| 11.3 Receiving Notification of Documentation Updates. | . 18 |
| 11.4 Support Resources                                | 18   |
| 11.5 Trademarks                                       |      |
| 11.6 Electrostatic Discharge Caution                  |      |
| 11.7 Glossary                                         |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | 19   |
|                                                       |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision * (June 2011) to Revision A (July 2022)                                          | Page |
|----|-------------------------------------------------------------------------------------------------------|------|
| •  | Updated the numbering format for tables, figures, and cross-references throughout the document        | 1    |
| •  | Added ESD Ratings, Pin Configuration and Functions, Detailed Description, Functional Block Diagram,   |      |
|    | Feature Description, Device Functional Modes, Application and Implementation, Application Information | Ι,   |
|    | Typical Application, Design Requirements, Detailed Design Procedure, Application Curves, Power Supp   | bly  |
|    | Recommendations, Layout, Layout Guidelines, Layout Example, Device and Documentation Support, a       | nd   |
|    | Mechanical, Packaging, and Orderable Information                                                      | 1    |
| •  | Corrected thermal information                                                                         | 5    |
|    |                                                                                                       |      |



## **5** Pin Configuration and Functions





#### Table 5-1. Pin Functions

| Pin          |           | Description                                                                                                                                                                                       |
|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name         | NO.       | Description                                                                                                                                                                                       |
| VO           | 1         | Connect this pin to the output of the converter. This pin is used for on-time adjustment.                                                                                                         |
| VFB          | 2         | Converter feedback input. Connect this pin with a feedback resistor divider.                                                                                                                      |
| VREG5        | 3         | 5.5-V power supply output. Connect a capacitor (typically 1µF) to GND.                                                                                                                            |
| SS           | 4         | Soft-start control. Connect an external capacitor to GND.                                                                                                                                         |
| GND          | 5         | Signal ground pin                                                                                                                                                                                 |
| PG           | 6         | Open-drain power-good output                                                                                                                                                                      |
| EN           | 7         | Enable control input                                                                                                                                                                              |
| PGND1, PGND2 | 8, 9      | Ground returns for low-side MOSFET. These ground returns also serve as inputs of current comparators. Connect PGND and GND strongly together near the IC.                                         |
| SW1, SW2     | 10, 11    | Switch node connections between the high-side NFET and low-side NFET. These connections also serve as inputs to current comparators.                                                              |
| VBST         | 12        | Supply input for high-side NFET gate driver (boost terminal). Connect a capacitor from this pin to respective SW1 and SW2 terminals. An internal PN diode is connected between VREG5 to VBST pin. |
| VIN          | 13        | Power input and connected to high-side NFET drain                                                                                                                                                 |
| VCC          | 14        | Supply input for the 5-V internal linear regulator for the control circuitry                                                                                                                      |
| PowerPAD     | Back side | Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Connect to GND.                                                                                                  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                |                                           | MIN  | MAX | UNIT |
|-------------------|--------------------------------|-------------------------------------------|------|-----|------|
|                   |                                | V <sub>IN</sub> , V <sub>CC</sub> , EN    | -0.3 | 20  |      |
|                   |                                | V <sub>BST</sub>                          | -0.3 | 26  |      |
| V                 | Input voltago rango            | V <sub>BST</sub> (vs SW1, SW2)            | -0.3 | 6.5 | V    |
| VI                | Input voltage range            | V <sub>FB</sub> , V <sub>O</sub> , SS, PG | -0.3 |     |      |
|                   |                                | SW1, SW2                                  | -2   | 20  | -    |
|                   |                                | SW1, SW2 (10-ns transient)                | -3   | 20  |      |
| V                 | Quitaut voltago rongo          | V <sub>REG5</sub>                         | -0.3 | 6.5 | V    |
| Vo                | Output voltage range           | P <sub>GND1</sub> , P <sub>GND2</sub>     | -0.3 | 0.3 | v    |
| V <sub>diff</sub> | Voltage from GND to POWERPAD   |                                           | -0.2 | 0.2 | V    |
| TJ                | Operating junction temperature |                                           | -40  | 150 | °C   |
| T <sub>stg</sub>  | Storage temperature            |                                           | -55  | 150 | °C   |

(1) Stresses beyond those listed under the absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the recommended operating conditions is not implied. Exposure to absolute maximum rated condition for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|         |         |               |                                                                                          | VALUE | UNIT |  |
|---------|---------|---------------|------------------------------------------------------------------------------------------|-------|------|--|
|         | V       | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                        | ±2000 | V    |  |
| V (ESD) | V (ESD) | ) discharge   | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | v    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range, VCC, V<sub>IN</sub> = 12 V (unless otherwise noted)

|                 |                                |                                       | MIN  | MAX | UNIT |
|-----------------|--------------------------------|---------------------------------------|------|-----|------|
| V <sub>CC</sub> | Supply input voltage range     |                                       | 4.5  | 18  | V    |
| V <sub>IN</sub> | Power input voltage range      |                                       | 2    | 18  | V    |
|                 |                                | V <sub>BST</sub>                      | -0.1 | 24  |      |
|                 |                                | V <sub>BST</sub> , (vs SW1, SW2)      | -0.1 | 6   |      |
|                 |                                | SS, PG                                | -0.1 | 6   |      |
| V               |                                | EN                                    | -0.1 | 18  | V    |
| V               | Input voltage range            | V <sub>O</sub> , V <sub>FB</sub>      | -0.1 | 5.5 | v    |
|                 |                                | SW1, SW2                              | -1.8 | 18  |      |
|                 |                                | SW1, SW2 (10-ns transient)            | -3   | 18  |      |
|                 |                                | P <sub>GND1</sub> , P <sub>GND2</sub> | -0.1 | 0.1 |      |
| Vo              | Output voltage range           | V <sub>REG5</sub>                     | -0.1 | 6   | V    |
| lo              | Output current range           | I <sub>VREG5</sub>                    | 0    | 10  | mA   |
| T <sub>A</sub>  | Operating free-air temperature |                                       | -40  | 105 | °C   |
| TJ              | Operating junction temperature |                                       | -40  | 125 | °C   |



#### **6.4 Thermal Information**

|                       | THERMAL METRIC <sup>(1)</sup>                | PWP     | UNIT |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              | 14 PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 46.3    | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 36.6    | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 31.4    | °C/W |
| τι Ψ                  | Junction-to-top characterization parameter   | 1.7     | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 31.1    | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.2     | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC package thermal metrics* application report.

#### **6.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                               | TEST CONDITIONS                                                                         | MIN  | TYP | MAX  | UNIT |
|-----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|------|-----|------|------|
| SUPPLY                | CURRENT                                 |                                                                                         |      |     |      |      |
| I <sub>VCC</sub>      | Operating – nonswitching supply current | $V_{CC}$ current, $T_A = 25^{\circ}C$ , EN = 5 V,<br>$V_{FB} = 0.8 V$                   |      | 850 | 1300 | μA   |
| ICCSDN                | Shutdown supply current                 | $V_{CC}$ current, $T_A = 25^{\circ}C$ , EN = 0 V                                        |      |     | 10   | μA   |
| LOGIC TH              | IRESHOLD                                |                                                                                         |      |     | I    |      |
| V <sub>ENH</sub>      | EN high-level input voltage             | EN                                                                                      | 2    |     |      | V    |
| V <sub>ENL</sub>      | EN low-level input voltage              | EN                                                                                      |      |     | 0.4  | V    |
|                       | AGE AND DISCHARGE RESISTANC             | E                                                                                       |      |     | 1    |      |
|                       |                                         | T <sub>A</sub> = 25°C, V <sub>O</sub> = 1.05 V                                          | 757  | 765 | 775  |      |
| V <sub>FBTH</sub>     | V <sub>FB</sub> threshold voltage       | $T_A = 0^{\circ}C$ to 105°C, $V_O = 1.05$ V                                             | 753  |     | 777  | mV   |
|                       |                                         | $T_A = -40^{\circ}C$ to 105°C, $V_O = 1.05$ V                                           | 750  |     | 780  |      |
| I <sub>VFB</sub>      | V <sub>FB</sub> input current           | V <sub>FB</sub> = 0.8 V, T <sub>A</sub> = 25°C                                          |      | 0   | ±0.1 | μA   |
| R <sub>Dischg</sub>   | V <sub>O</sub> discharge resistance     | EN = 0 V, V <sub>O</sub> = 0.5 V, T <sub>A</sub> = 25°C                                 |      | 50  | 100  | Ω    |
| V <sub>REG5</sub> OU  | ITPUT                                   |                                                                                         |      |     |      |      |
| V <sub>VREG5</sub>    | V <sub>REG5</sub> output voltage        | T <sub>A</sub> = 25°C, 6.0 V < V <sub>CC</sub> < 18 V, 0 <<br>I <sub>VREG5</sub> < 5 mA | 5.3  | 5.5 | 5.7  | V    |
| V <sub>LN5</sub>      | Line regulation                         | 6.0 V < V <sub>CC</sub> < 18 V, I <sub>VREG5</sub> = 5 mA                               |      |     | 20   | mV   |
| V <sub>LD5</sub>      | Load regulation                         | 0 mA < I <sub>VREG5</sub> < 5 mA                                                        |      |     | 100  | mV   |
| I <sub>REG5</sub>     | Output current                          | V <sub>CC</sub> = 6 V, V <sub>REG5</sub> = 4.0 V, T <sub>A</sub> = 25°C                 |      | 70  |      | mA   |
| MOSFET                | ·                                       |                                                                                         |      |     |      |      |
| R <sub>dsonh</sub>    | High-side switch resistance             | 25°C, V <sub>BST</sub> – SW1, SW2 = 5.5 V                                               |      | 120 |      | mΩ   |
| R <sub>dsonl</sub>    | Low-side switch resistance              | 25°C                                                                                    |      | 70  |      | mΩ   |
| CURREN                | Т LIMIT                                 |                                                                                         |      |     | I    |      |
|                       | Querrant line it                        | T <sub>A</sub> = 25°C to 105°C                                                          | 3.5  | 4.1 |      | •    |
| l <sub>ocl</sub>      | Current limit                           | $T_A = -40^{\circ}C$                                                                    | 3.25 | 3.5 |      | A    |
| THERMA                | LSHUTDOWN                               |                                                                                         |      |     | 1    |      |
|                       |                                         | Shutdown temperature                                                                    |      | 150 |      | *0   |
| t <sub>SDN</sub>      | Thermal shutdown threshold              | Hysteresis                                                                              |      | 25  |      | °C   |
| ON-TIME               | TIMER CONTROL                           |                                                                                         |      |     | I    |      |
| t <sub>ON</sub>       | On time                                 | V <sub>IN</sub> = 12 V, V <sub>O</sub> = 1.05 V                                         |      | 145 |      | ns   |
| t <sub>OFF(MIN)</sub> | Minimum off time                        | T <sub>A</sub> = 25°C, V <sub>FB</sub> = 0.7 V                                          |      | 260 |      | ns   |
| SOFT ST               | ART                                     |                                                                                         |      |     |      |      |



## 6.5 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                    | TEST CONDITIONS                        | MIN  | TYP   | MAX  | UNIT |  |
|---------------------|------------------------------|----------------------------------------|------|-------|------|------|--|
| I <sub>SSC</sub>    | SS charge current            | V <sub>SS</sub> = 0 V                  | 1.4  | 2.0   | 2.6  | μA   |  |
| I <sub>SSD</sub>    | SS discharge current         | V <sub>SS</sub> = 0.5 V                | 0.1  | 0.2   |      | mA   |  |
| POWER O             | GOOD                         | · ·                                    |      |       |      |      |  |
| V                   | PG threshold                 | V <sub>FB</sub> rising (good)          | 85%  | 90%   | 95%  |      |  |
| V <sub>THPG</sub>   | FG theshold                  | V <sub>FB</sub> falling (fault)        |      | 85%   |      |      |  |
| I <sub>PG</sub>     | PG sink current              | PG = 0.5 V                             | 2.5  | 5     |      | mA   |  |
| OUTPUT              | UNDERVOLTAGE AND OVERVOI     | LTAGE PROTECTION                       |      |       |      |      |  |
| V <sub>OVP</sub>    | Output OVP trip threshold    | OVP detect                             | 115% | 120%  | 125% |      |  |
| TOVPDEL             | Output OVP prop delay        |                                        |      | 5     |      | μs   |  |
| V                   | Quitaut LIV/D tria threshold | UVP detect                             | 65%  | 70%   | 75%  |      |  |
| V <sub>UVP</sub>    | Output UVP trip threshold    | Hysteresis                             |      | 10%   |      |      |  |
| t <sub>UVPDEL</sub> | Output UVP delay             |                                        |      | 0.25  |      | ms   |  |
| t <sub>UVPEN</sub>  | Output OVP enable delay      | Relative to soft-start time            |      | × 1.7 |      |      |  |
| UVLO                |                              |                                        |      |       |      |      |  |
| V/                  | UVLO threshold               | Wake-up V <sub>REG5</sub> voltage 3.45 |      | 3.70  | 3.95 | V    |  |
| V <sub>UVLO</sub>   |                              | Hysteresis V <sub>REG5</sub> voltage   | 0.15 | 0.25  | 0.35 | - V  |  |



## 6.6 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

The TPS54325-Q1 is a 3-A synchronous step-down (buck) converter with two integrated N-channel MOSFETs. The device operates using D-CAP2 mode control. The fast transient response of D-CAP2 control reduces the output capacitance required to meet a specific level of performance. Proprietary internal circuitry allows the use of low-ESR output capacitors including ceramic and special polymer types.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Soft Start and Pre-Biased Soft Start

The TPS54325-Q1 has an adjustable soft start. When the EN pin becomes high,  $2.0-\mu$ A current begins charging the capacitor, which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start-up. Use the following equation to find the slow-start time. VFB voltage is 0.765 V and SS pin source current is 2  $\mu$ A.

$$T_{SS}(ms) = \frac{C6(nF) \times V_{REF}}{I_{SS}(\mu A)} = \frac{C6(nF) \times 0.765}{2}$$

(1)



The TPS54325-Q1 contains a unique circuit to prevent current from being pulled from the output during start-up in the condition the output is prebiased. When the soft start commands a voltage higher than the prebias level (internal soft start becomes greater than feedback voltage ( $V_{FB}$ )), the controller slowly activates synchronous rectification by starting the first low-side FET gate driver pulses with a narrow on time. The device then increments that on time on a cycle-by-cycle basis until it coincides with the time dictated by (1 – D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the prebias output, and ensures that the out voltage ( $V_O$ ) starts and ramps up smoothly into regulation and the control loop is given time to transition from prebiased start-up to normal mode operation.

#### 7.3.2 Power Good

The TPS54325-Q1 has a power-good output. The power-good function is activated after soft start has finished. If the output voltage becomes within -10% of the target value, internal comparators detect a power-good state and the power-good signal becomes high. During start-up, power good start after 1.7 times the soft-start time to avoid a glitch of power-good signal. If the feedback voltage goes under 15% of the target value, the power-good signal becomes low after a 10-µs internal delay.

#### 7.3.3 Output Discharge Control

The TPS54325-Q1 discharges the output when EN is low or the controller is turned off by the protection functions (OVP, UVP, UVLO, and thermal shutdown). The device discharges outputs using an internal 50- $\Omega$  M,OSFET which is connected to VO and PGND. The internal low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output.

#### 7.3.4 Current Protection

The TPS54325-Q1 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the off state and the controller keeps the off state when the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, the device supports temperature compensated internal MOSFET  $R_{DS(on)}$  sensing.

The inductor current is monitored by the voltage between PGND pin and SW1 and SW2 pins. In an overcurrent condition, the current to the load exceeds the current to the output capacitor, thus the output voltage tends to fall off. Eventually, the output voltage ends up crossing the undervoltage protection threshold and shutdown.

#### 7.3.5 Overvoltage and Undervoltage Protection

The TPS54325-Q1 monitors a resistor divided feedback voltage to detect overvoltage and undervoltage. When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver turns off and the low-side MOSFET turns on.

When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins. After 250  $\mu$ s, the device latches off both internal top and bottom MOSFET. This function is enabled approximately 1.7 × soft-start time.

#### 7.3.6 UVLO Protection

The TPS54325-Q1 has undervoltage lockout protection (UVLO) that monitors the voltage of VREG5 pin. When the VREG5 voltage is lower than UVLO threshold voltage, the TPS54325-Q1 is shut off. This is non-latch protection.

#### 7.3.7 Thermal Shutdown

The TPS54325-Q1 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 150°C), the device is shut off. This is non-latch protection.

#### 7.4 Device Functional Modes

#### 7.4.1 PWM Operation

The main control loop of the TPS54325-Q1 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2 mode control. D-CAP2 mode control combines constant on-time control with an



internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. This mode is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal the one shot timer expires. This one shot timer is set by the converter input voltage  $V_{IN}$ , and the output voltage,  $V_O$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR-induced output ripple from D-CAP2 mode control.

#### 7.4.2 PWM Frequency and Adaptive On-Time Control

The TPS54325-Q1 uses an adaptive on-time control scheme and does not have a dedicated on-board oscillator. The TPS54325-Q1 runs with a pseudo-constant frequency of 700 kHz by using the input voltage and output voltage to set the on-time one-shot timer. The on time is inversely proportional to the input voltage and proportional to the output voltage, therefore, when the duty ratio is  $V_{OUT} / V_{IN}$ , the frequency is constant



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS54325-Q1 device is typically used as a step-down converter, which converts a voltage in the range of 4.5 V to 18 V to a lower voltage. WEBENCH software is available to aid in the design and analysis of circuits

#### 8.2 Typical Application



Figure 8-1. Schematic Diagram for Design Example

#### 8.2.1 Design Requirements

| Parameter             | Conditions                                                                | MIN | TYP  | MAX | Unit |  |  |  |  |
|-----------------------|---------------------------------------------------------------------------|-----|------|-----|------|--|--|--|--|
| Input voltage         |                                                                           | 5   |      |     | V    |  |  |  |  |
| Output voltage        |                                                                           |     | 1.05 |     | V    |  |  |  |  |
| Operating frequency   | V <sub>I</sub> = 12 V, I <sub>O</sub> = 1 A                               |     | 700  |     | kHz  |  |  |  |  |
| Output current        |                                                                           | 0   |      | 3   | A    |  |  |  |  |
| Output ripple voltage | V <sub>I</sub> = 12 V, I <sub>O</sub> = 3 A                               |     | 9    |     | mVpp |  |  |  |  |
| Efficiency            | V <sub>I</sub> = 12 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 1.2 A |     | 91%  |     |      |  |  |  |  |

#### Table 8-1. Design Parameters

#### 8.2.2 Detailed Design Procedure

To begin the design process, define these parameters for the application:

- Input voltage range
- Output voltage
- Output current
- Output voltage ripple
- Input voltage ripple

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS54325-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.



The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Inductor Selection

The inductance value is selected to provide approximately 30% peak-to-peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improves S/N ratio, and contributes to stable operation. Smaller ripple currents result in lower output voltage ripple. When using low-ESR output capacitors, output ripple voltage is usually low, so larger ripple currents are acceptable. The coefficient Kind represents the percentage of ripple current. The value of Kind must not be greater than 0.4. Use 0.3 when using low-ESR output capacitors. Equation 2 can be used to calculate L1. Use 700 kHz for  $f_{SW}$ . Make sure the chosen inductor is rated for the peak current of Equation 4 and the RMS current of Equation 5.

$$L_{0} = \frac{V_{OUT}}{V_{IN}(MAX)} \times \frac{V_{IN}(MAX) - V_{OUT}}{I_{OUT} \times f_{SW} \times Kind}$$
(2)

$$Ilp - p = \frac{V_{OUT}}{V_{IN}(MAX)} \times \frac{V_{IN}(MAX) - V_{OUT}}{L_0 \times f_{SW}}$$
(3)

$$I_{\text{lpeak}} = I_0 + \frac{I_{\text{lp}} - p}{2}$$
(4)

$$I_{\rm Lo(RMS)} = \sqrt{I_0^2 + \frac{1}{12} \, llp - p^2} \tag{5}$$

#### 8.2.2.3 Output Capacitor Selection

The capacitor value and ESR determines the amount of output voltage ripple. TI recommends using ceramic output capacitor. Using the following equations, an initial estimate for the capacitor value, ESR, and RMS current can be calculated. If the load transients are significant, consider using the load step, instead of ripple current to calculate the maximum ESR. Minimum  $C_0$  must be over 20  $\mu$ F.

$$C_{0} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\left(\frac{V_{0}(ripple)}{I_{ripple}} - R_{ESR}\right)}$$
(6)

$$R_{ESR} < \frac{V_{0(ripple)}}{I_{l(ripple)}}$$
(7)

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_0 \times f_{SW}}$$
(8)

#### 8.2.2.4 Input Capacitor Selection

The TPS54325-Q1 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10  $\mu$ F is recommended for the decoupling capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage. In case of separate VCC and VIN, then a ceramic capacitor over 10  $\mu$ F is recommended for the VIN and also placing ceramic capacitor over 0.1  $\mu$ F for the VCC is recommended.

#### 8.2.2.5 Bootstrap Capacitor Selection

A 0.1-µF ceramic capacitor must be connected between the VBST to SW pin for proper operation. TI recommends using a ceramic capacitor.



#### 8.2.2.6 VREG5 Capacitor Selection

A 1-µF ceramic capacitor must be connected between the VREG5 to GND pin for proper operation. TI recommends using a ceramic capacitor.

#### 8.2.2.7 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the VFB pin. TI recommends using 1% tolerance or better divider resistors. Start by using the following equations to calculate  $V_{OUT}$ .

To improve efficiency at very light loads consider using larger value resistors, too high of resistance is more susceptible to noise and voltage errors from the VFB input current is more noticeable

For output voltage from 0.76 V to 2.5 V:

$$V_{OUT} = 0.765 \times \left(1 + \frac{R1}{R2}\right)$$
 (9)

For output voltage over 2.5 V:

$$V_{OUT} = (0.763 + 0.0017 \times V_{OUT}) \times \left(1 + \frac{R_1}{R_2}\right)$$
(10)



#### 8.2.3 Application Performance Plots





## 9 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range between 4.5 V and 18 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 100  $\mu$ F is a typical choice.



## 10 Layout

## **10.1 Layout Guidelines**

- Keep the input switching current loop as small as possible.
- Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections must be brought from the output to the feedback pin of the device.
- · Keep analog and non-switching components away from switching components.
- Make a single point connection from the signal ground to power ground.
- Do not allow switching current to flow under the device.
- Keep the pattern lines for VIN and PGND broad.
- Exposed pad of device must be connected to PGND with solder.
- VREG5 capacitor must be placed near the device and connected PGND.
- Output capacitor must be connected to a broad pattern of the PGND.
- Voltage feedback loop must be as short as possible, and preferably with ground shield.
- · Lower resistor of the voltage divider, which is connected to the VFB pin must be tied to SGND.
- Providing sufficient via is preferable for VIN, SW, and PGND connection.
- PCB pattern for VIN, SW, and PGND must be as broad as possible.
- If VIN and VCC is shorted, VIN and VCC patterns need to be connected with broad pattern lines.
- Place the V<sub>IN</sub> capacitor as close as possible to the device.

## 10.2 Layout Example





#### **10.3 Thermal Information**

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be connected to an external heatsink. The thermal pad must be soldered directly to the printed board (PCB). After soldering, the PCB can



be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD<sup>™</sup> package and how to use the advantage of its heat dissipating abilities, refer to the *PowerPAD<sup>™</sup> Thermally Enhanced Package* and *PowerPAD Made Easy* application notes.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Figure 10-2. Thermal Pad Dimensions



## **11 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.1.2 Development Support**

#### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS54325-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get the information about WEBENCH tools at www.ti.com/WEBENCH.

#### **11.2 Documentation Support**

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

D-CAP2<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Blue-ray Disc<sup>™</sup> is a trademark of Blu-ray Disc. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### **11.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS54325TPWPRQ1  | ACTIVE        | HTSSOP       | PWP                | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 105   | 54325Q1                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS54325-Q1 :



www.ti.com

27-May-2022

• Catalog : TPS54325

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



Texas

NSTRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54325TPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

27-May-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54325TPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |

## **PWP 14**

# **GENERIC PACKAGE VIEW**

## PowerPAD TSSOP - 1.2 mm max height

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PWP (R-PDSO-G14)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F.



PWP (R-PDSO-G14)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. Β.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G14) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



 $\underline{\mathbb{A}}$  Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated