

# *MP28258*

**High Efficiency, Fast Transient, 3A, 4.2V-20V Input Synchronous Step-down Converter in QFN12 (2x3mm)** 

**The Future of Analog IC Technology**

## **DESCRIPTION**

The MP28258 is a fully-integrated, highefficiency, synchronous, step-down, switch mode converter. It offers a very compact solution that can achieve a 3A continuous output current over a wide input supply range with excellent load and line regulation, and can operate at high efficiency over a wide outputcurrent load range.

Constant-On-Time (COT) control mode provides fast transient response and eases loop stabilization.

Full protection features include SCP, OCP, OVP, UVP and, thermal shut down.

The MP28258 requires a minimal number of readily-available standard external components.

This device is available in a space saving 2mmx3mm 12-pin QFN package.

## **FEATURES**

- Wide 4.2V to 20V Operating Input Range
- 3A Output Current
- Low  $R_{DS}(ON)$  Internal Power Mosfets
- **Proprietary Switching Loss Reduction Technique**
- Power-Good Indicator in QFN Package
- Soft Startup/Shutdown
- **Programmable Switching Frequency**
- SCP, OCP, UVP Protection and Thermal **Shutdown**
- Optional OCP Protection: Latch-Off Mode and Hiccup Mode.
- Output Adjustable From 0.815V To 13V
- Available in a QFN12 (2x3mm) Package

## **APPLICATIONS**

- **Networking Systems**
- Distributed Power Systems

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.



## **ORDERING INFORMATION**



 $*$  For Tape & Reel, add suffix  $-Z$  (e.g. MP28258DD-Z).

For RoHS Compliant Packaging, add suffix -LF (e.g. MP28258DD-LF-Z)



## **PACKAGE REFERENCE**

## **ABSOLUTE MAXIMUM RATINGS (1)**



#### *Recommended Operating Conditions*  Supply Voltage VIN ...........................4.2V to 20V Output Voltage VOUT.....................0.815V to 13V Operating Junction Temp.  $(T_J)$ . -40°C to +125°C

#### *Thermal Resistance*  **(4)** *θJA θJC* QFN12 (2mmx3mm)............... 70...... 15... °C/W

#### **Notes:**

1) Exceeding these ratings may damage the device.

- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub>  $(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.<br>4) Measured on JESD51-7, 4-layer PCB.
- 

## **ELECTRICAL CHARACTERISTICS**

### $V_{IN}$  = 12V,  $T_A$  = 25°C, unless otherwise noted.



 $\blacksquare$ 

Note:<br>5) Guaranteed by design and characterization.

## **PIN FUNCTIONS**

밀도

 $\blacksquare$ 







MP28258 Rev 1.14 **198258 WWW.MonolithicPower.com**<br>9/25/2012 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.



## **BLOCK DIAGRAM**

2 L S

111



## **OPERATION**

#### **PWM Operation**

The MP28258 is a fully-integrated, synchronous, rectified, step-down switch converter. The device uses constant-on-time (COT) control to provide fast transient response and easy loop stabilization. At the beginning of each cycle, the high-side MOSFET (HS-FET) turns ON whenever the feedback voltage  $(V_{FB})$  is lower than the reference voltage (V<sub>REF</sub>)—a low V<sub>FB</sub> indicates insufficient output voltage. The input voltage and the frequency-set resistor determine the ON period as follows: **PWM Operation**<br>
The MP22326 is a fully-integrated, synchronous, conduction mode (CCM) where the HS-FET received seconds and the humid frequency (Fax received and the synchronous conduction and the synchronous cases on th

$$
T_{ON}(ns) = \frac{9.3 \times R_{7}(k\Omega)}{V_{IN}(V) - 0.4} + 40ns
$$
 (1)

After the ON period elapses, the HS-FET enters the OFF state. By cycling HS-FET between the ON and OFF states, the converter regulates the output voltage. The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is in its OFF state to minimize the conduction loss.

Shoot-through occurs when there is both HS-FET and LS-FET are turned on at the same time, causing a dead short between input and GND. Shoot-through dramatically reduces efficiency, and the MP28258 avoids this by internally generating a dead-time (DT) between when HS-FET is off and LS-FET is on, LS-FET is off and HS-FET is on. The device enters either heavyload operation or light-load operation depending on the amplitude of the output current.

#### **Heavy-Load Operation**



**Figure 2-Heavy Load Operation** 

During heavy-load operation—when the output current is high—the MP28258 enters continuousconduction mode (CCM) where the HS-FET and LS-FET repeat the on/off operation described for PWM operation, the inductor current never goes to zero, and the switching frequency  $(F_{SW})$  is fairly constant. Figure 2 shows the timing diagram during this operation.

#### **Light-Load Operation**

During light-load operation—when the output current is low-the MP28258 automatically reduces the switching frequency to maintain high efficiency, and the inductor current drops near zero.. When the inductor current reaches zero, the LS-FET driver goes into tri-state (high Z). The current modulator controls the LS-FET and limits the inductor current to around -1mA as shown in Figure 3. Hence, the output capacitors discharge slowly to GND through LS-FET, R1, and R2. This operation greatly improves device efficiency when the output current is low. S:<br>  $\frac{CD}{1.4}$  + 40ns<br>  $\frac{CD}{1.4}$  the LS-FET enters modulator controls the LS-FET direction condition<br>  $\frac{1}{1}$  the inductor current to ar



**Figure 3-Light Load Operation** 

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as during heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current—as the output current increases, the time period that the current modulator regulates becomes shorter, and the HS-FET turns on more frequently. The switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero, and can be determined using the following equation: S:<br>  $\frac{(D)}{2}$  + 40ns<br>  $\frac{(D+1)(D+1)}{2}$  + 40ns

$$
I_{\text{OUT}} = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{2 \times L \times F_{\text{SW}} \times V_{\text{IN}}}
$$
(2)

The device reverts to PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range.



#### **Figure 4–**

#### **Floating Driver and Bootstrap Charging**

The floating power MOSFET driver is powered by an external bootstrap capacitor. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV. The bootstrap capacitor is charges from VCC through N1 (Fig. 4). N1 turns on when the LS-FET turns on and turns off when the LS-FET turns off.

#### **Switching Frequency**

MP28258 uses constant-on-time (COT) control because there is no dedicated oscillator in the IC. The input voltage is feed-forwarded to the ontime one-shot timer through the resistor R7. The duty ratio is kept as  $V_{\text{OUT}}/V_{\text{IN}}$ , and the switching frequency is fairly constant over the input voltage range. The switching frequency can be determined with the following equation:

$$
F_{SW}(kHz) = \frac{10^6}{\frac{9.3 \times R_7(k\Omega)}{V_{IN}(V) - 0.4} \times \frac{V_{IN}(V)}{V_{OUT}(V)} + T_{DELAY}(ns)}
$$
(3)

Where T<sub>DELAY</sub> is the comparator delay, and equals approximately 40ns.

MP28258 is optimized to operate at high switching frequency with high efficiency. High switching frequency makes it possible to use small-sized LC filter components to save system PCB space.

#### **Jitter and FB Ramp Slope**

Jitter occurs in both PWM and skip modes when noise in the  $V_{FB}$  ripple propagates a delay to the HS-FET driver, as shown in Figures 5 and 6. Jitter can affect system stability, with noise immunity proportional to the steepness of  $V_{FB}$ 's downward slope. However,  $V_{FB}$  ripple does not directly affect noise immunity.



**Figure 6-Jitter in Skip Mode** 

### **Ramp with Large ESR Cap**

In the case of POSCAP or other types of capacitor with larger ESR is applied as output capacitor. The ESR ripple dominates the output ripple, and the slope on the FB is quite ESR related. Figure 7 shows an equivalent circuit in PWM mode with the HS-FET off and without an external ramp circuit. Turn to application information section for design steps with large ESR caps.



**Figure 7–Simplified Circuit in PWM Mode without External Ramp Compensation** To realize the stability when no external ramp is used, usually the ESR value should be chosen as follow:

$$
R_{\text{ESR}} \geq \frac{\frac{T_{\text{SW}}}{0.7 \times \pi} + \frac{T_{\text{ON}}}{2}}{C_{\text{OUT}}}\tag{4}
$$

 $T_{SW}$  is the switching period.

#### **Ramp with small ESR Cap**

When the output capacitors are ceramic ones, the ESR ripple is not high enough to stabilize the system, and external ramp compensation is needed. Skip to application information section for design steps with small ESR caps



#### **Figure 8-Simplified Circuit in PWM Mode with External Ramp Compensation**

Figure 8 shows a simplified external ramp compensation (R4 and C4) for PWM mode, with HS-FET off. Chose R1, R2, R9 and C4 of the external ramp to meet the following condition:

$$
\frac{1}{2\pi \times F_{SW} \times C_4} < \frac{1}{5} \times \left(\frac{R_1 \times R_2}{R_1 + R_2} + R_9\right)
$$
(5)

where:

$$
I_{\text{R4}} = I_{\text{C4}} + I_{\text{FB}} \approx I_{\text{C4}}
$$
 (6)

And the Vramp on the  $V_{FB}$  can then be estimated as:

$$
V_{RAMP} = \frac{V_{IN} - V_{OUT}}{R_4 \times C_4} \times T_{ON} \times \frac{R_1 / R_2}{R_1 / R_2 + R_9}
$$
 (7)

The downward slope of the  $V_{FB}$  ripple then follows

$$
V_{\text{SLOPE1}} = \frac{-V_{\text{RAMP}}}{T_{\text{off}}} = \frac{-V_{\text{OUT}}}{R_4 \times C_4}
$$
(8)

As can be seen from equation 8, if there is instability in PWM mode, we can reduce either R4 or C4. If C4 can not be reduced further due to limitation from equation 5, then we can only reduce R4. For a stable PWM operation, the V<sub>slope1</sub> should be design follow equation 9.

$$
-V_{\text{slope1}} \ge \frac{\frac{T_{\text{SW}}}{0.7 \times \pi} + \frac{T_{\text{ON}}}{2} - R_{\text{ESR}} C_{\text{OUT}}}{2 \times L \times C_{\text{OUT}}} V_{\text{OUT}} + \frac{I_0 \times 10^{-3}}{T_{\text{SW}} - T_{\text{on}}}
$$
(9)

Io is the load current.

In skip mode, the downward slope of the  $V_{FB}$ ripple is the same whether the external ramp is used or not. Figure9 shows the simplified circuit of the skip mode when both the HS-FET and LS-FET are off.



#### **Figure 9–Simplified Circuit in skip Mode**

The downward slope of the  $V_{FB}$  ripple in skip mode can be determined as follow:

$$
V_{\text{sLOPE2}} = \frac{-V_{\text{REF}}}{((R_1 + R_2)//R_0) \times C_{\text{OUT}}}
$$
(10)

where Ro is the equivalent load resistor.

As described in Figure 6,  $\mathsf{V}_{\mathsf{SLOPE2}}$  in the skip mode is lower than that is in the PWM mode, so it is reasonable that the jitter in the skip mode is larger. If one wants a system with less jitter during light load condition, the values of the  $V_{FB}$ resistors should not be too big, however, that will decrease the light load efficiency. Contribution in the skip mode of the skip mode when the skip mode of the skip mode when the skip mode in the down and some of the V<sub>FB</sub> channel a

When using a large-ESR capacitor on, the output, add a ceramic capacitor with a value of 10uF or less to in parallel to minimize the effect of ESL.

#### **Soft Start/Stop**

MP28258 employs a soft start/stop (SS) mechanism to ensure smooth output during power up and power shut-down. When the EN pin goes high, the internal SS voltage slowly ramps up. The output voltage smoothly ramps up

MP28258 Rev 1.14 www.MonolithicPower.com **11** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.

with the SS voltage. Once SS voltage rises above the  $V_{REF}$ , it continues to ramp up while the PWM comparator only compares the  $V_{REF}$  and the FB voltage. At this point, the soft start finishes and it enters steady state operation. The SS time is set about 1ms internally. When the EN pin goes low, an internal current source discharges the internal SS voltage. Once the SS voltage falls below the  $V_{REF}$ , the PWM comparator will only compare the  $V_{REF}$  to the SS voltage. The output voltage will decrease smoothly with the SS voltage until the voltage level zeros out. above the v<sub>igne</sub>, it comines to range up while the to softsaint again. If the overcurent of<br>the Brivales. At this point, the softsaint again, the softsaint epests his operator of the FB vidage. At this point in the softsa

#### **Power-Good (PG)**

The PG pin is the open drain of a MOSFET that connects to  $V_{CC}$  or some other voltage source through a resistor (ex. 100k). The MOSFET turns on with the application of an input voltage so that the PG pin is pulled to GND before SS is ready. After FB voltage reaches 90% of  $V_{REF}$ , the PG pin is pulled high after a 0.5ms delay.

When the FB voltage drops to 85% of  $V_{REF}$ , the PG pin will be pulled low.

#### **Over-Current Protection (OCP) and Short-Circuit Protection (SCP)**

MP28258 has cycle-by cycle over-current limit control. The inductor current is monitored during the ON state. And it has two optional OCP/SCP protection modes: latch-off mode and hiccup mode.

For MP28258DD, the HS-FET turns off when the inductor current exceeds the current limit and the OCP timer—set at 50us—starts. The OCP triggers if the inductor current reaches or exceeds the current limit every cycle in those 50μs. The MP28258DD short-circuit protection (SCP) occurs when dead shorts occur—when the inductor current exceeds the current limit and the FB voltage is lower than 50% of the  $V_{REF}$  and will trigger the OCP..

For MP28258DD-A, it enters hiccup mode, that periodically restarts the part when the inductor current peak value exceeds the current limit and  $V_{FB}$  drops below the under-voltage (UV) threshold. Typically, the UV threshold is 50% below the REF voltage. In OCP/SCP, MP28258DD-A will disable the output voltage power, discharge

internal soft-start cap, and then automatically try to soft-start again. If the over-current circuit condition still holds after soft-start ends, it repeats this operation cycle until the over-current circuit condition disappears, and output rises back to regulation level.

#### **Over/Under-voltage Protection (OVP/UVP)**

MP28258 monitors the output voltage through a resistor-divided feedback (FB) voltage to detect over and under voltage on the output. When the FB voltage is higher than 125% of the  $V_{REF}$ , it will trigger the OVP. Once it triggers the OVP, the LS-FET is always on while the HS-FET is off. It needs to power cycle to turn on again. Conversely, the UVP triggers when the FB voltage falls below  $50\%$  of the  $V_{REF}$  (0.815V) Usually UVP accompanies a drop in the current limit and this results in SCP.

#### **UVLO protection**

MP28258 has under-voltage lock-out protection (UVLO). When the input voltage is higher than the UVLO rising threshold voltage, the MP28258 powers up. It shuts off when the input voltage is lower than the UVLO falling threshold voltage. This is non-latch protection.

#### **Thermal Shutdown**

The MP28258 employs thermal shutdown by internally monitoring the junction temperature of the IC. If the junction temperature exceeds the threshold value (typically 150ºC), the converter shuts off. This is non-latch protection. There is about 25ºC hysteresis. Once the junction temperature drops around 125ºC, it initiates a soft start. NEW DESIGNS n drain of a MOSFET that convertely the UVP triggers when the FB<br>
me other voltage source voltage falls below 50% of the V<sub>REF</sub> (0.815V)<br>
1000k). The MOSFET turns Usually UVP accompanies at drop in the eurner<br>
of or in pu

## **APPLICATION INFORMATION**

#### **Setting the Output Voltage-Large ESR Caps**

For applications that electrolytic capacitor or POS capacitor with a controlled output of ESR is set as output capacitors. The output voltage is set by feedback resistors R1 and R2. As Figure 10 shows.



### **Figure10–Simplified Circuit of POS Capacitor**

First, choose a value for R2. R2 should be chosen reasonably, a small R2 will lead to considerable quiescent current loss while too large R2 makes the FB noise sensitive. It is recommended to choose a value within 5kΩ-50kΩ for R2, using a comparatively larger R2 when Vo is low, etc., 1.05V, and a smaller R2 when Vo is high. Then R1 is determined as follow with the output ripple considered: **Example the distribution of the set of the set of the set of the set of the condition state and a set of condition state and a set o** NET CHEANGE THE READ THE READ CHANGE THE READ THA

$$
R_1 = \frac{V_{\text{OUT}} - \frac{1}{2}\Delta V_{\text{OUT}} - V_{\text{REF}}}{V_{\text{REF}}}R_2
$$
 (11)

 $\Delta V_{\text{OUT}}$  is the output ripple determined by equation 20.

### **Setting the Output Voltage-Small ESR Caps**



#### **Figure11-Simplified Circuit of Ceramic Capacitor**

When low ESR ceramic capacitor is used in the output, an external voltage ramp should be added to FB through resistor R4 and capacitor C4.The output voltage is influenced by ramp voltage  $V_{\text{RAMP}}$  besides R divider as shown in Figure 11. The  $V_{RAMP}$  can be calculated as shown in equation 7. R2 should be chosen reasonably, a small R2 will lead to considerable quiescent current loss while too large R2 makes the FB noise sensitive. It is recommended to choose a value within 5kΩ-50kΩ for R2, using a comparatively larger R2 when Vo is low, etc.,1.05V, and a smaller R2 when Vo is high. And the value of R1 then is determined as follow:

$$
R_{1} = \frac{R_{2}}{\frac{V_{FB(AVO)}}{(V_{OUT} - V_{FB(AVO)})} - \frac{R_{2}}{R_{4} + R_{9}}}
$$
(12)

The  $V_{FB(AVG)}$  is the average value on the FB,  $V_{FB(AVG)}$  varies with the Vin, Vo, and load condition, etc., its value on the skip mode would be lower than that of the PWM mode, which means the load regulation is strictly related to the  $V_{FR(AVG)}$ . Also the line regulation is related to the V<sub>FB(AVG)</sub>, If one wants to gets a better load or line regulation, a lower Vramp is suggested once it meets equation 9.

For PWM operation, V<sub>FB(AVG)</sub> value can be deduced from equation 13.

$$
V_{\text{FB(AVG)}} = V_{\text{REF}} + \frac{1}{2} V_{\text{RAMP}} \times \frac{R_1 / R_2}{R_1 / R_2 + R_9}
$$
 (13)

Usually, R9 is set to 0 $\Omega$ , and it can also be set following equation 14 for a better noise immunity. It should also set to be 5 timers smaller than R1//R2 to minimize its influence on Vramp.

$$
R_g = \frac{1}{2\pi \times C_4 \times 2F_{sw}}
$$
 (14)

Using equation 12 to calculate the output voltage can be complicated. To simplify the calculation of R1 in equation 12, a DC-blocking capacitor Cdc can be added to filter the DC influence from R4 and R9. Figure 12 shows a simplified circuit with external ramp compensation and a DC-blocking capacitor. With this capacitor, R1 can easily be obtained by using equation 15 for PWM mode operation. Exercit of POS Capacitor<br>
Circuit of POS Capacitor Visions, If one wants to got as a better to ad of the<br>
tor R2. R2 should be regulation, a lower Vramp is suggested once it<br>
tor FR2. R2 should be regulation 3.<br>
EF nois

$$
R_{1} = \frac{(V_{OUT} - V_{REF} - \frac{1}{2}V_{RAMP})}{V_{REF} + \frac{1}{2}V_{RAMP}}R_{2}
$$
 (15)

Cdc is suggested to be at least 10 times larger than C4 for better DC blocking performance, and should also not larger than  $0.47 \mu$ F considering

MP28258 Rev 1.14 www.MonolithicPower.com **13** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.

start up performance. In case one wants to use larger Cdc for a better FB noise immunity, combined with reduced R1 and R2 to limit the Cdc in a reasonable value without affecting the system start up. Be noted that even when the Cdc is applied, the load and line regulation are still Vramp related.



#### **Figure12-Simplified Circuit of Ceramic Capacitor with DC blocking capacitor**

#### **Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance and should be placed as close to the  $V_{IN}$  pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations. Isoneric Cot for a better FB noise intriumity, follows:<br>
Cot is applied with reduced R1 and R2 to limit the<br>
Cot is applied the lead and line regulation are<br>
So the lead and line regulation are<br>
So the lead and line regul  $\frac{1}{\sqrt{2}}$ <br>  $\frac{1}{\sqrt{2}}$ 

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated as follows:

$$
I_{\text{CIN}} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN}}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})
$$
(16)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$
I_{\text{CIN}} = \frac{I_{\text{OUT}}}{2} \tag{17}
$$

For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be estimated as follows::

$$
\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})
$$
 (18)

Under worst-case conditions where  $V_{IN} = 2V_{OUT}$ .

$$
\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}
$$
(19)

#### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated as:

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} ) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}})
$$
(20)

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated as:

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})
$$
 (21)

The output voltage ripple caused by ESR is very small. Therefore, an external ramp is needed to stabilize the system. The external ramp can be generated through resistor R4 and capacitor C4 following equation 5, 8 and 9.

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. The ramp voltage generated from the ESR is high enough to stabilize the system. Therefore, an external ramp is not needed. A minimum ESR value around 12mΩ is required to ensure stable operation of the converter. For simplification, the output ripple can be approximated as:  $\frac{4}{100}$ <br>
exactive of Gramic capacitors are recommended. The output voltage<br>
and Circuit of Gramic capacitor<br>
in the case of ceramic capacitors, the timpedance<br>
exacting capacitor<br>
in the star-down converte is<br>
the sur

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \tag{22}
$$

Maximum output capacitor limitation should be also considered in design application. MP28258 has an around 1ms soft-start time period. If the output capacitor value is too high, the output voltage can't reach the design value during the

soft-start time, and then it will fail to regulate. The maximum output capacitor value  $C_{o,max}$  can be limited approximately by:

$$
\mathbf{C}_{\text{O\_MAX}} = (I_{\text{LIM}\_\text{AVG}} - I_{\text{OUT}}) \times T_{\text{ss}} / V_{\text{OUT}} \tag{23}
$$

Where,  $I_{LIM\,AVG}$  is the average start-up current during soft-start period.  $T_{ss}$  is the soft-start time.

#### **Inductor**

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage. A larger-value inductor will result in less ripple current that will result in lower output ripple voltage. However, a larger-value inductor will have a larger physical footprint, higher series resistance, and/or lower saturation current. A good rule for determining the inductance value is to design the peak-topeak ripple current in the inductor to be in the range of 30% to 40% of the maximum output current, and that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by: maximum output to apend the relation of the set of the s pper volidies. However, and the inductor to be interesting<br>
The interestance, and/or lower<br>
The inductor to be interesting<br>
to design the peak-to<br>
the inductor to be interesting<br>
ord rule for determining<br>
to design the pe

$$
L = \frac{V_{\text{OUT}}}{F_{\text{sw}} \times \Delta I_L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})
$$
(24)

Where  $\Delta I_L$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated by:



#### **Recommend Design Example**

Some design examples and recommended maximum output capacitor value with typical outputs are provided below when the ceramic capacitors is applied:





**Table 2–1.8V V<sub>OUT</sub> (L = 2μH)** 

|   | $V_{IN}$ $V_{OUT}$<br>$(V)$ $(V)$ | C <sub>1</sub>                                              | R7 | R4   C4 | <b>R1</b><br>$(\Omega)$ $(\Omega)$ $(\Gamma)$ $(\Omega)$ | R2<br>$\left(\Omega\right)$ | $\mathsf{F}_{\mathsf{sw}}$<br>(Hz) |
|---|-----------------------------------|-------------------------------------------------------------|----|---------|----------------------------------------------------------|-----------------------------|------------------------------------|
|   |                                   | 12   1.8   10µF*1   402k   499k   220p   30k   24.3k   480k |    |         |                                                          |                             |                                    |
| 5 |                                   | 1.8   10µF*1   402k   390k   220p   30k   24.3k   460k      |    |         |                                                          |                             |                                    |

## $Table 3-2.5V V<sub>OUT</sub> (L = 4.2µH)$



#### $Table 4 - 3.3V V_{\text{OUT}} (L = 6.5 \mu H)$



## **Table 5–6V V**<sub>OUT</sub> (L = 8.8μH)



#### **Table 6-Recommended maximum output capacitor value (F**<sub>SW</sub>=500 kHz)

#### **Recommended Conditions: V<sub>IN</sub>=12V, I<sub>OUT</sub>=3A**



The detailed application schematic is shown in Figure 13 when large ESR caps are used, and Figure14 and Figure 15 when low ESR caps are applied. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more possible applications of this device, please refer to related Evaluation Board Data Sheets. Figure 14 and Figure 15 and Figure 15 and Figure 14 and Figure 15 where the peak and recommended by the detailed application shows the maximum of the maximum of



Figure 15-Typical Application Schematic with Low ESR Ceramic Capacitor\  **and DC Blocking Capacitor**

NEW DESIGNS

REFERED MARYS 330H

## **LAYOUT RECOMMENDATION**

- 1) The high current paths (GND, IN, and SW) should be placed very close to the device with short, wide, and direct traces. The high Care that the decision in and swy<br>
The next care the decision of the state of the decision of the state of th
	- 2) Put the input capacitors as close to the IN and GND pins as possible.
	- 3) Put the decoupling capacitor as close to the  $V_{CC}$  and GND pins as possible.
	- 4) Keep the switching node SW short and away from the feedback network.
- 5) The external feedback resistors should be placed next to the FB pin. Make sure that there is no via on the FB trace.
- 6) Keep the BST voltage path (BST, C3, and SW) as short as possible.
- 7) Four-layer layout is recommended to achieve better thermal performance.



## **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.