







**DRV8876N** 



# **DRV8876N H-Bridge Motor Driver**

#### 1 Features

Texas

Instruments

- N-channel H-bridge motor driver
  - Drives one bidirectional brushed DC motor.
  - Two unidirectional brushed DC motors
  - Other resistive and inductive loads
- 4.5-V to 37-V operating supply voltage range
- High output current capability: 3.5-A Peak
- Selectable input control modes (PMODE)
  - PH/EN and PWM H-bridge control modes
  - Independent half-bridge control mode
- Supports 1.8-V, 3.3-V, and 5-V logic inputs
- Ultra low-power sleep mode
  - <1- $\mu$ A @ V<sub>VM</sub> = 24-V, T<sub>J</sub> = 25°C
- Spread spectrum clocking for low electromagnetic interference (EMI)
- Integrated protection features
  - Undervoltage lockout (UVLO)
  - Charge pump undervoltage (CPUV)
  - Overcurrent protection (OCP)
    - Automatic retry or outputs latched off (IMODE)
  - Thermal shutdown (TSD)
  - Automatic fault recovery
  - Fault indicator pin (nFAULT)

# 2 Applications

- **Brushed DC motors**
- Major and small home appliances
- Vacuum, humanoid, and toy robotics
- Printers and scanners
- **Smart meters**
- ATMs, currency counters, and EPOS
- Servo motors and actuators

## 3 Description

The DRV8876N is an integrated motor driver with N-channel H-bridge, charge pump, and protection circuitry. The charge pump improves efficiency by supporting N-channel MOSFET half bridges and 100% duty cycle driving. The family of devices come in pin-to-pin R<sub>DS(on)</sub> variants to support different loads with minimal design changes.

A low-power sleep mode achieves ultra-low quiescent current draw by shutting down most of the internal circuitry. Internal protection features include supply undervoltage lockout, charge pump undervoltage, output overcurrent, and device overtemperature. Fault conditions are indicated on nFAULT.

View our full portfolio of brushed motor drivers on ti.com.

#### Device Information (1)

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| DRV8876N    | HTSSOP (16) | 5.00 mm × 4.40 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematic



# **Table of Contents**

| 1 Features1                           | 7.4 Device Functional Modes                          | 12   |
|---------------------------------------|------------------------------------------------------|------|
| 2 Applications1                       | 8 Application and Implementation                     | 14   |
| 3 Description1                        |                                                      | . 14 |
| 4 Revision History2                   |                                                      |      |
| 5 Pin Configuration and Functions3    | 9 Power Supply Recommendations                       | 23   |
| Pin Functions3                        | 9.1 Bulk Capacitance                                 | 23   |
| 6 Specifications4                     |                                                      |      |
| 6.1 Absolute Maximum Ratings4         |                                                      |      |
| 6.2 ESD Ratings4                      |                                                      |      |
| 6.3 Recommended Operating Conditions4 |                                                      | 25   |
| 6.4 Thermal Information5              | 11.1 Documentation Support                           | . 25 |
| 6.5 Electrical Characteristics5       | 11.2 Receiving Notification of Documentation Updates | . 25 |
| 6.6 Typical Characteristics7          | 11.3 Community Resources                             | 25   |
| 7 Detailed Description8               | 11.4 Trademarks                                      | . 25 |
| 7.1 Overview8                         | 12 Mechanical, Packaging, and Orderable              |      |
| 7.2 Functional Block Diagram8         | Information                                          | . 26 |
| 7.3 Feature Description               |                                                      |      |
|                                       |                                                      |      |

# **4 Revision History**

| C | hanges from Revision * (August 2019) to Revision A (April 2021)                       |   |  |  |  |
|---|---------------------------------------------------------------------------------------|---|--|--|--|
| • | Updated thermal plots and description for PWP                                         |   |  |  |  |
|   | Updated Cycle-By-Cycle Current Chopping section description                           |   |  |  |  |
|   | Added load condition to t <sub>PD</sub> test conditions in Electrical Characteristics |   |  |  |  |
| • | Fixed typo in Functional Block Diagram                                                | 8 |  |  |  |
|   | Added power-up plots                                                                  |   |  |  |  |

# **5 Pin Configuration and Functions**



Figure 5-1. DRV8876N PWP Package 16-Pin HTSSOP With Exposed Thermal Pad Top View

## **Pin Functions**

| PIN    |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                   |  |  |
|--------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | PWP | ITPE                | DESCRIPTION                                                                                                                                   |  |  |
| СРН    | 13  | PWR                 | Charge pump switching node. Connect a X5R or X7R, 22-nF, VM-rated ceramic capacitor                                                           |  |  |
| CPL    | 14  | PWR                 | between the CPH and CPL pins.                                                                                                                 |  |  |
| EN/IN1 | 1   | I                   | H-bridge control input. See Section 7.3.2. Internal pulldown resistor.                                                                        |  |  |
| GND    | 15  | PWR                 | Device ground. Connect to system ground.                                                                                                      |  |  |
| IMODE  | 7   | I                   | Overcurrent protection mode. See Section 7.3.3.3. Quad-level input.                                                                           |  |  |
| nFAULT | 4   | OD                  | Fault indicator output. Pulled low during a fault condition. Connect an external pullup resistor for open-drain operation. See Section 7.3.3. |  |  |
| nSLEEP | 3   | I                   | Sleep mode input. Logic high to enable device. Logic low to enter low-power sleep mode. See Section 7.4. Internal pulldown resistor.          |  |  |
| OUT1   | 8   | 0                   | H-bridge output. Connect to the motor or other load.                                                                                          |  |  |
| OUT2   | 10  | 0                   | H-bridge output. Connect to the motor or other load.                                                                                          |  |  |
| PGND   | 9   | PWR                 | Device power ground. Connect to system ground.                                                                                                |  |  |
| PH/IN2 | 2   | I                   | H-bridge control input. See Section 7.3.2. Internal pulldown resistor.                                                                        |  |  |
| PMODE  | 16  | 1                   | H-bridge control input mode. See Section 7.3.2. Tri-level input.                                                                              |  |  |
| RSVD1  | 5   | I                   | Reserved pin. Connect to a voltage greater than 1 V. Recommend connecting this pin to the system logic supply rail or to nSLEEP.              |  |  |
| RSVD2  | 6   | 0                   | Reserved pin. Connect to system ground.                                                                                                       |  |  |
| VCP    | 12  | PWR                 | Charge pump output. Connect a X5R or X7R, 100-nF, 16-V ceramic capacitor between the VCP and VM pins.                                         |  |  |
| VM     | 11  | PWR                 | 4.5-V to 37-V power supply input. Connect a 0.1-μF bypass capacitor to ground, as well as sufficient Section 9.1 rated for VM.                |  |  |
| PAD    | _   | _                   | Thermal pad. Connect to system ground.                                                                                                        |  |  |

(1) PWR = power, I = input, O = output, NC = no connection, OD = open-drain



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                                        |                                      | MIN                   | MAX                   | UNIT |
|----------------------------------------|--------------------------------------|-----------------------|-----------------------|------|
| Power supply pin voltage               | VM                                   | -0.3                  | 40                    | V    |
| Voltage difference between ground pins | GND, PGND                            | -0.3                  | 0.3                   | V    |
| Charge pump pin voltage                | CPH, VCP                             | V <sub>VM</sub> - 0.3 | V <sub>VM</sub> + 7   | V    |
| Charge pump low-side pin voltage       | CPL                                  | -0.3                  | V <sub>VM</sub> + 0.3 | V    |
| Logic pin voltage                      | EN/IN1, IMODE, nSLEEP, PH/IN2, PMODE | -0.3                  | 5.75                  | V    |
| Open-drain output pin voltage          | nFAULT                               | -0.3                  | 5.75                  | V    |
| Output pin voltage                     | OUT1, OUT2                           | -0.9                  | V <sub>VM</sub> + 0.9 | V    |
| Output pin current                     | OUT1, OUT2                           | Internally<br>Limited | Internally<br>Limited | Α    |
| Decembed him yellows                   | RSVD1, RSVD2                         | -0.3                  | 5.75                  | V    |
| Reserved pin voltage                   | RSVD1, RSVD2                         | -0.3                  | V <sub>VM</sub> + 0.3 | V    |
| Ambient temperature, T <sub>A</sub>    |                                      | -40                   | 125                   | °C   |
| Junction temperature, T <sub>J</sub>   |                                      | -40                   | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>  |                                      | -65                   | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **6.2 ESD Ratings**

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ± 2000 V may actually have higher performance.

# **6.3 Recommended Operating Conditions**

over operating temperature range (unless otherwise noted)

|                      |                                |                              | MIN | NOM MAX | UNIT |
|----------------------|--------------------------------|------------------------------|-----|---------|------|
| V <sub>VM</sub>      | Power supply voltage           | VM                           | 4.5 | 37      | V    |
| V <sub>IN</sub>      | Logic input voltage            | EN/IN1, MODE, nSLEEP, PH/IN2 | 0   | 5.5     | V    |
| f <sub>PWM</sub>     | PWM frequency                  | EN/IN1, PH/IN2               | 0   | 100     | kHz  |
| V <sub>OD</sub>      | Open drain pullup voltage      | nFAULT                       | 0   | 5.5     | V    |
| I <sub>OD</sub>      | Open drain output current      | nFAULT                       | 0   | 5       | mA   |
| I <sub>OUT</sub> (1) | Peak output current            | OUT1, OUT2                   | 0   | 3.5     | Α    |
| V <sub>RSVD1</sub>   | RSVD1 reserved pin voltage     | RSVD1                        | 0   | 5.5     | V    |
| T <sub>A</sub>       | Operating ambient temperature  | ·                            | -40 | 125     | °C   |
| T <sub>J</sub>       | Operating junction temperature |                              | -40 | 150     | °C   |

(1) Power dissipation and thermal limits must be observed

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ± 500 V may actually have higher performance.



## **6.4 Thermal Information**

|                       |                                              | DRV8876N     |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                       |                                              | 16 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 44.3         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 38.3         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 20.5         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.0          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 20.4         | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 5.0          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Electrical Characteristics**

 $4.5 \text{ V} \le \text{V}_{\text{VM}} \le 37 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$  (unless otherwise noted)

|                    | PARAMETER                           | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNIT |
|--------------------|-------------------------------------|----------------------------------------------------------------|------|------|------|------|
| POWER              | SUPPLIES (VCP, VM)                  |                                                                |      |      | •    |      |
|                    | VM aloan made aurrent               | V <sub>VM</sub> = 24 V, nSLEEP = 0 V, T <sub>J</sub> = 25°C    |      | 0.75 | 1    | μΑ   |
| $I_{VMQ}$          | VM sleep mode current               | nSLEEP = 0 V                                                   |      |      | 5    | μA   |
| I <sub>VM</sub>    | VM active mode current              | V <sub>VM</sub> = 24 V, nSLEEP = 5 V,<br>EN/IN1 = PH/IN2 = 0 V |      | 3    | 7    | mA   |
| t <sub>WAKE</sub>  | Turnon time                         | V <sub>VM</sub> > V <sub>UVLO</sub> , nSLEEP = 5 V to active   |      |      | 1    | ms   |
| t <sub>SLEEP</sub> | Turnoff time                        | nSLEEP = 0 V to sleep mode                                     |      |      | 1    | ms   |
| V <sub>VCP</sub>   | Charge pump regulator voltage       | VCP with respect to VM, V <sub>VM</sub> = 24 V                 |      | 5    |      | V    |
| f <sub>VCP</sub>   | Charge pump switching frequency     |                                                                |      | 400  |      | kHz  |
| LOGIC-L            | EVEL INPUTS (EN/IN1, PH/IN2, nSLEEF | P)                                                             |      |      |      |      |
| ·                  | Input logic low veltage             | V <sub>VM</sub> < 5 V                                          | 0    |      | 0.7  | V    |
| V <sub>IL</sub>    | Input logic low voltage             | V <sub>VM</sub> ≥ 5 V                                          | 0    |      | 0.8  | V    |
| V <sub>IH</sub>    | Input logic high voltage            |                                                                | 1.5  |      | 5.5  | V    |
| .,                 | Input hysteresis                    |                                                                |      | 200  |      | mV   |
| $V_{HYS}$          |                                     | nSLEEP                                                         |      | 50   |      | mV   |
| I <sub>IL</sub>    | Input logic low current             | V <sub>I</sub> = 0 V                                           | -5   |      | 5    | μA   |
| I <sub>IH</sub>    | Input logic high current            | V <sub>I</sub> = 5 V                                           |      | 50   | 75   | μΑ   |
| R <sub>PD</sub>    | Input pulldown resistance           | To GND                                                         |      | 100  |      | kΩ   |
| TRI-LEVE           | EL INPUTS (PMODE)                   |                                                                |      |      |      |      |
| V <sub>TIL</sub>   | Tri-level input logic low voltage   |                                                                | 0    |      | 0.65 | V    |
|                    | Tri lovel input Hi 7 veltage        | 4.5 V < V <sub>VM</sub> < 5.5 V                                | 0.9  | 1.0  | 1.1  | V    |
| $V_{TIZ}$          | Tri-level input Hi-Z voltage        | 5.5 V ≤ V <sub>VM</sub> ≤ 37 V                                 | 0.9  | 1.1  | 1.2  | V    |
| V <sub>TIH</sub>   | Tri-level input logic high voltage  |                                                                | 1.5  |      | 5.5  | V    |
| I <sub>TIL</sub>   | Tri-level input logic low current   | V <sub>I</sub> = 0 V                                           | -50  | -32  |      | μΑ   |
| I <sub>TIZ</sub>   | Tri-level input Hi-Z current        | V <sub>I</sub> = 1.1 V                                         | -10  |      | 10   | μA   |
| I <sub>TIH</sub>   | Tri-level input logic high current  | V <sub>I</sub> = 5 V                                           |      | 113  | 150  | μA   |
| R <sub>TPD</sub>   | Tri-level pulldown resistance       | To GND                                                         |      | 44   |      | kΩ   |
| R <sub>TPU</sub>   | Tri-level pullup resistance         | To internal 5 V                                                |      | 156  |      | kΩ   |
| QUAD-LE            | EVEL INPUTS (IMODE)                 | · · · · · · · · · · · · · · · · · · ·                          |      |      |      |      |
| V <sub>QI2</sub>   | Quad-level input level 1            | Voltage to set quad-level 1                                    | 0    |      | 0.45 | V    |
| R <sub>QI2</sub>   | Quad-level input level 2            | Resistance to GND to set quad-level 2                          | 18.6 | 20   | 21.4 | kΩ   |



# $4.5~\text{V} \le \text{V}_{\text{VM}} \le 37~\text{V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ (unless otherwise noted)

|                        | PARAMETER                                 | TEST CONDITIONS                                                           | MIN  | TYP  | MAX  | UNIT |
|------------------------|-------------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| R <sub>QI3</sub>       | Quad-level input level 3                  | Resistance to GND to set quad-level 3                                     | 57.6 | 62   | 66.4 | kΩ   |
| V <sub>QI4</sub>       | Quad-level input level 4                  | Voltage to set quad-level 4                                               | 2.5  |      | 5.5  | V    |
| R <sub>QPD</sub>       | Quad-level pulldown resistance            | To GND                                                                    |      | 136  |      | kΩ   |
| R <sub>QPU</sub>       | Quad-level pullup resistance              | To internal 5 V                                                           |      | 68   |      | kΩ   |
| OPEN-DRA               | IN OUTPUTS (nFAULT)                       | ,                                                                         |      |      | '    |      |
| V <sub>OL</sub>        | Output logic low voltage                  | I <sub>OD</sub> = 5 mA                                                    |      |      | 0.35 | V    |
| l <sub>oz</sub>        | Output logic high current                 | V <sub>OD</sub> = 5 V                                                     | -2   |      | 2    | μΑ   |
| DRIVER OU              | TPUTS (OUT1, OUT2)                        |                                                                           |      |      | '    |      |
| R <sub>DS(on)_HS</sub> | High-side MOSFET on resistance            | V <sub>VM</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 25°C       |      | 350  | 420  | mΩ   |
| R <sub>DS(on)_LS</sub> | Low-side MOSFET on resistance             | $V_{VM} = 24 \text{ V}, I_{O} = -1 \text{ A}, T_{J} = 25^{\circ}\text{C}$ |      | 350  | 420  | mΩ   |
| V <sub>SD</sub>        | Body diode forward voltage                | I <sub>SD</sub> = 1 A                                                     |      | 0.9  |      | V    |
| t <sub>RISE</sub>      | Output rise time                          | V <sub>VM</sub> = 24 V, OUTx rising 10% to 90%                            |      | 150  |      | ns   |
| t <sub>FALL</sub>      | Output fall time                          | V <sub>VM</sub> = 24 V, OUTx falling 90% to 10%                           |      | 150  |      | ns   |
| t <sub>PD</sub>        | Input to output propagation delay         | EN/IN1, PH/IN2 to OUTx, 200 $\Omega$ from OUTx to GND                     |      | 650  |      | ns   |
| t <sub>DEAD</sub>      | Output dead time                          | Body diode conducting                                                     |      | 300  |      | ns   |
| PROTECTION             | ON CIRCUITS                               |                                                                           |      |      | '    |      |
| \/                     | Complete and a model and leaders of (LDM) | V <sub>VM</sub> rising                                                    | 4.3  | 4.45 | 4.6  | V    |
| $V_{UVLO}$             | Supply undervoltage lockout (UVLO)        | V <sub>VM</sub> falling                                                   | 4.2  | 4.35 | 4.5  | V    |
| V <sub>UVLO_HYS</sub>  | Supply UVLO hysteresis                    |                                                                           |      | 100  |      | mV   |
| t <sub>UVLO</sub>      | Supply undervoltage deglitch time         |                                                                           |      | 10   |      | μs   |
| V <sub>CPUV</sub>      | Charge pump undervoltage lockout          | VCP with respect to VM, V <sub>VCP</sub> falling                          |      | 2.25 |      | V    |
| I <sub>OCP</sub>       | Overcurrent protection trip point         |                                                                           | 3.5  | 5.5  |      | Α    |
| t <sub>OCP</sub>       | Overcurrent protection deglitch time      |                                                                           |      | 3    |      | μs   |
| t <sub>RETRY</sub>     | Overcurrent protection retry time         |                                                                           |      | 2    |      | ms   |
| T <sub>TSD</sub>       | Thermal shutdown temperature              |                                                                           | 160  | 175  | 190  | °C   |
| T <sub>HYS</sub>       | Thermal shutdown hysteresis               |                                                                           |      | 20   |      | °C   |



Figure 6-1. Timing Parameter Diagram



# **6.6 Typical Characteristics**





# 7 Detailed Description

## 7.1 Overview

The DRV887x family of devices are brushed DC motor drivers that operate from 4.5 to 37-V supporting a wide range of output load currents for various types of motors and loads. The devices integrate an H-bridge output power stage that can be operated in different control modes set by the PMODE pin setting. This allows for driving a single bidirectional brushed DC motor, two unidirectional brushed DC motors, or other output load configurations. The devices integrate a charge pump regulator to support more efficient high-side N-channel MOSFETs and 100% duty cycle operation. The devices operate from a single power supply input (VM) which can be directly connected to a battery or DC voltage supply. The nSLEEP pin provides an ultra-low power mode to minimize current draw during system inactivity.

A variety of integrated protection features protect the device in the case of a system fault. These include undervoltage lockout (UVLO), charge pump undervoltage (CPUV), overcurrent protection (OCP), and overtemperature shutdown (TSD). Fault conditions are indicated on the nFAULT pin.

#### 7.2 Functional Block Diagram



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 External Components

Table 7-1 lists the recommended external components for the device.

| Table 7-1. Recommended External Components |       |        |                                               |  |  |
|--------------------------------------------|-------|--------|-----------------------------------------------|--|--|
| COMPONENT                                  | PIN 1 | PIN 2  | RECOMMENDED                                   |  |  |
| C <sub>VM1</sub>                           | VM    | GND    | 0.1-μF, low ESR ceramic capacitor, VM-rated.  |  |  |
| C <sub>VM2</sub>                           | VM    | GND    | Section 9.1, VM-rated.                        |  |  |
| C <sub>VCP</sub>                           | VCP   | VM     | X5R or X7R, 100-nF, 16-V ceramic capacitor    |  |  |
| C <sub>FLY</sub>                           | СРН   | CPL    | X5R or X7R, 22-nF, VM-rated ceramic capacitor |  |  |
| R <sub>IMODE</sub>                         | IMODE | GND    | See Section 7.3.3.3.                          |  |  |
| R <sub>PMODE</sub>                         | PMODE | GND    | See Section 7.3.2.                            |  |  |
| R <sub>nFAULT</sub>                        | VCC   | nFAULT | Pullup resistor, I <sub>OD</sub> ≤ 5-mA       |  |  |

Table 7-1. Recommended External Components

#### 7.3.2 Control Modes

The DRV887x family of devices provides three modes to support different control schemes with the EN/IN1 and PH/IN2 pins. The control mode is selected through the PMODE pin with either logic low, logic high, or setting the pin Hi-Z as shown in Table 7-2. The PMODE pin state is latched when the device is enabled through the nSLEEP pin. The PMODE state can be changed by taking the nSLEEP pin logic low, waiting the t<sub>SLEEP</sub> time, changing the PMODE pin input, and then enabling the device by taking the nSLEEP pin back logic high.

**Table 7-2. PMODE Functions** 

|             | 144510 1 211 1110 2 2 1 41110 410 1110 |                         |  |  |  |
|-------------|----------------------------------------|-------------------------|--|--|--|
| PMODE STATE |                                        | CONTROL MODE            |  |  |  |
|             | PMODE = Logic Low                      | PH/EN                   |  |  |  |
|             | PMODE = Logic High                     | PWM                     |  |  |  |
|             | PMODE = Hi-Z                           | Independent Half-Bridge |  |  |  |



Figure 7-1. H-Bridge States

The inputs can accept static or pulse-width modulated (PWM) voltage signals for either 100% or PWM drive modes. The device input pins can be powered before VM is applied with no issues. By default, the EN/IN1 and PH/IN2 pins have an internal pulldown resistor to ensure the outputs are Hi-Z if no inputs are present.

The sections below show the truth table for each control mode. Additionally, the DRV887x family of devices automatically handles the dead-time generation when switching between the high-side and low-side MOSFET of a half-bridge.

Figure 7-1 describes the naming and configuration for the various H-bridge states.

#### 7.3.2.1 PH/EN Control Mode (PMODE = Logic Low)

When the PMODE pin is logic low on power up, the device is latched into PH/EN mode. PH/EN mode allows for the H-bridge to be controlled with a speed and direction type of interface. The truth table for PH/EN mode is shown in Table 7-3.

nSLEEP ΕN РΗ OUT1 OUT2 DESCRIPTION 0 Х Х Hi-Z Hi-Z Sleep, (H-Bridge Hi-Z) 1 0 Χ L L Brake, (Low-Side Slow Decay) 1 0 L Н Reverse (OUT2 → OUT1) 1 1 1 1 Н L Forward (OUT1 → OUT2)

Table 7-3. PH/EN Control Mode

#### 7.3.2.2 PWM Control Mode (PMODE = Logic High)

When the PMODE pin is logic high on power up, the device is latched into PWM mode. PWM mode allows for the H-bridge to enter the Hi-Z state without taking the nSLEEP pin logic low. The truth table for PWM mode is shown in Table 7-4.

|        |     | ·usi | , , vv |      | iii Ou O                     |
|--------|-----|------|--------|------|------------------------------|
| nSLEEP | IN1 | IN2  | OUT1   | OUT2 | DESCRIPTION                  |
| 0      | Х   | Х    | Hi-Z   | Hi-Z | Sleep, (H-Bridge Hi-Z)       |
| 1      | 0   | 0    | Hi-Z   | Hi-Z | Coast, (H-Bridge Hi-Z)       |
| 1      | 0   | 1    | L      | Н    | Reverse (OUT2 → OUT1)        |
| 1      | 1   | 0    | Н      | L    | Forward (OUT1 → OUT2)        |
| 1      | 1   | 1    | L      | L    | Brake, (Low-Side Slow Decay) |

**Table 7-4. PWM Control Mode** 

#### 7.3.2.3 Independent Half-Bridge Control Mode (PMODE = Hi-Z)

When the PMODE pin is Hi-Z on power up, the device is latched into independent half-bridge control mode. This mode allows for each half-bridge to be directly controlled in order to support high-side slow decay or driving two independent loads. The truth table for independent half-bridge mode is shown in Table 7-5.

Table 7-5. Independent Half-Bridge Control Mode

| nSLEEP | INx | OUTx | DESCRIPTION            |
|--------|-----|------|------------------------|
| 0      | Х   | Hi-Z | Sleep, (H-Bridge Hi-Z) |
| 1      | 0   | L    | OUTx Low-Side On       |
| 1      | 1   | Н    | OUTx High-Side On      |

Product Folder Links: DRV8876N

#### 7.3.3 Protection Circuits

The DRV887x family of devices are fully protected against supply undervoltage, charge pump undervoltage, output overcurrent, and device overtemperature events.

#### 7.3.3.1 VM Supply Undervoltage Lockout (UVLO)

If at any time the supply voltage on the VM pin falls below the undervoltage lockout threshold voltage ( $V_{UVLO}$ ), all MOSFETs in the H-bridge will be disabled and the nFAULT pin driven low. The charge pump is disabled in this condition. Normal operation will resume when the undervoltage condition is removed and VM rises above the  $V_{UVLO}$  threshold.

#### 7.3.3.2 VCP Charge Pump Undervoltage Lockout (CPUV)

If at any time the charge pump voltage on the VCP pin falls below the undervoltage lockout threshold voltage  $(V_{CPUV})$ , all MOSFETs in the H-bridge will be disabled and the nFAULT pin driven low. Normal operation will resume when the undervoltage condition is removed and VCP rises above the  $V_{CPUV}$  threshold.

#### 7.3.3.3 OUTx Overcurrent Protection (OCP)

An analog current limit circuit on each MOSFET limits the peak current out of the device even in hard short circuit events.

If the output current exceeds the overcurrent threshold,  $I_{OCP}$ , for longer than  $t_{OCP}$ , all MOSFETs in the H-bridge will be disabled and the nFAULT pin driven low. The overcurrent response can be configured through the IMODE pin as shown in Table 7-6.

**Table 7-6. IMODE Functions** 

| IMODE STATE               | Overcurrent<br>Response |
|---------------------------|-------------------------|
| R <sub>IMODE</sub> = GND  | Automatic Retry         |
| R <sub>IMODE</sub> = Hi-Z | Outputs Latched Off     |

In automatic retry mode, the MOSFETs will be disabled and nFAULT pin driven low for a duration of  $t_{RETRY}$ . After  $t_{RETRY}$ , the MOSFETs are re-enabled according to the state of the EN/IN1 and PH/IN2 pins. If the overcurrent condition is still present, the cycle repeats; otherwise normal device operation resumes.

In latched off mode, the MOSFETs will remain disabled and nFAULT pin driven low until the device is reset through either the nSLEEP pin or by removing the VM power supply.

In Section 7.3.2.3, the OCP behavior is slightly modified. If an overcurrent event is detected, only the corresponding half-bridge will be disabled and the nFAULT pin driven low. The other half-bridge will continue normal operation. This allows for the device to manage independent fault events when driving independent loads. If an overcurrent event is detected in both half-bridges, both half-bridges will be disabled and the nFAULT pin driven low. In automatic retry mode, both half-bridges share the same overcurrent retry timer. If an overcurrent event occurs first in one half-bridge and then later in the secondary half-bridge, but before  $t_{RETRY}$  has expired, the retry timer for the first half-bridge will be reset to  $t_{RETRY}$  and both half-bridges will enable again after the retry timer expires.

#### 7.3.3.4 Thermal Shutdown (TSD)

If the die temperature exceeds the overtemperature limit  $T_{TSD}$ , all MOSFET in the H-bridge will be disabled and the nFAULT pin driven low. Normal operation will resume when the overtemperature condition is removed and the die temperature drops below the  $T_{TSD}$  threshold.

# 7.3.3.5 Fault Condition Summary

**Table 7-7. Fault Condition Summary** 

| FAULT                           | CONDITION               | REPORT | H-BRIDGE | RECOVERY                |
|---------------------------------|-------------------------|--------|----------|-------------------------|
| VM Undervoltage Lockout (UVLO)  | VM < V <sub>UVLO</sub>  | nFAULT | Disabled | VM > V <sub>UVLO</sub>  |
| VCP Undervoltage Lockout (CPUV) | VCP < V <sub>CPUV</sub> | nFAULT | Disabled | VCP > V <sub>CPUV</sub> |



Table 7-7. Fault Condition Summary (continued)

| FAULT                  | CONDITION                           | REPORT | H-BRIDGE | RECOVERY                                             |
|------------------------|-------------------------------------|--------|----------|------------------------------------------------------|
| Overcurrent (OCP)      | I <sub>OUT</sub> > I <sub>OCP</sub> | nFAULT | Disabled | t <sub>RETRY</sub> or Reset<br>(Set by IMODE)        |
| Thermal Shutdown (TSD) | T <sub>J</sub> > T <sub>TSD</sub>   | nFAULT | Disabled | T <sub>J</sub> < T <sub>TSD</sub> – T <sub>HYS</sub> |

#### 7.3.4 Pin Diagrams

## 7.3.4.1 Logic-Level Inputs

Figure 7-2 shows the input structure for the logic-level input pins EN/IN1, PH/IN2, and nSLEEP.



Figure 7-2. Logic-Level Input

#### 7.3.4.2 Tri-Level Inputs

Figure 7-3 shows the input structure for the tri-level input pin PMODE.



Figure 7-3. PMODE Tri-Level Input

#### 7.3.4.3 Quad-Level Inputs

Figure 7-4 shows the input structure for the quad-level input pin IMODE. For DRV8876N, this pin should be connected to ground or left floating as described by Table 7-6.



Figure 7-4. Quad-Level Input

#### 7.4 Device Functional Modes

The DRV887x family of devices have several different modes of operation depending on the system inputs.

#### 7.4.1 Active Mode

After the supply voltage on the VM pin has crossed the undervoltage threshold  $V_{UVLO}$ , the nSLEEP pin is logic high, and  $t_{WAKE}$  has elapsed, the device enters its active mode. In this mode, the H-bridge, charge pump, and

internal logic are active and the device is ready to receive inputs. The input control mode (PMODE) and OCP modes (IMODE) will be latched when the device enters active mode.

#### 7.4.2 Low-Power Sleep Mode

The DRV887x family of devices support a low power mode to reduce current consumption from the VM pin when the driver is not active. This mode is entered by setting the nSLEEP pin logic low and waiting for t<sub>SLEEP</sub> to elapse. In sleep mode, the H-bridge, charge pump, internal 5-V regulator, and internal logic are disabled. The device relies on a weak pulldown to ensure all of the internal MOSFETs remain disabled. The device will not respond to any inputs besides nSLEEP while in low-power sleep mode.

#### 7.4.3 Fault Mode

The DRV887x family of devices enter a fault mode when a fault is encountered. This is utilized to protect the device and the output load. The device behavior in the fault mode is described in Table 7-7 and depends on the fault condition. The device will leave the fault mode and re-enter the active mode when the recovery condition is met.



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DRV887x family of devices can be used in a variety of applications that require either a half-bridge or H-bridge power stage configuration. Common application examples include brushed DC motors, solenoids, and actuators. The device can also be utilized to drive many common passive loads such as LEDs, resistive elements, relays, etc. The application examples below will highlight how to use the device in bidirectional current control applications requiring an H-bridge driver and dual unidirectional current control applications requiring two half-bridge drivers.

#### 8.2 Typical Application

## 8.2.1 Primary Application

In the primary application example, the device is configured to drive a bidirectional current through an external load (such as a brushed DC motor) using an H-bridge configuration. The H-bridge polarity and duty cycle are controlled with a PWM and IO resource from the external controller to the EN/IN1 and PH/IN2 pins. The device is configured for the PH/EN control mode by tying the PMODE pin to GND.



Figure 8-1. Typical Application Schematic

#### 8.2.1.1 Design Requirements

Table 8-1. Design Parameters

| REFERENCE        | DESIGN PARAMETER                | EXAMPLE VALUE |  |  |  |  |  |  |  |  |  |
|------------------|---------------------------------|---------------|--|--|--|--|--|--|--|--|--|
| $V_{M}$          | Motor and driver supply voltage | 24 V          |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub>  | Controller supply voltage       | 3.3 V         |  |  |  |  |  |  |  |  |  |
| I <sub>RMS</sub> | Output RMS current              | 0.5 A         |  |  |  |  |  |  |  |  |  |

Product Folder Links: DRV8876N

Table 8-1. Design Parameters (continued)

| REFERENCE        | DESIGN PARAMETER                              | EXAMPLE VALUE |
|------------------|-----------------------------------------------|---------------|
| f <sub>PWM</sub> | Switching frequency                           | 20 kHz        |
| T <sub>A</sub>   | PCB ambient temperature                       | −20 to 85 °C  |
| T <sub>J</sub>   | Device max junction temperature               | 150 °C        |
| $R_{	heta JA}$   | Device junction to ambient thermal resistance | 35 °C/W       |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Power Dissipation and Output Current Capability

The output current and power dissipation capabilities of the device are heavily dependent on the PCB design and external system conditions. This section provides some guidelines for calculating these values.

Total power dissipation for the device is composed of three main components. These are the quiescent supply current dissipation, the power MOSFET switching losses. and the power MOSFET R<sub>DS(on)</sub> (conduction) losses. While other factors may contribute additional power losses, these other items are typically insignificant compared to the three main items.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS}$$
 (1)

P<sub>VM</sub> can be calculated from the nominal supply voltage (V<sub>M</sub>) and the I<sub>VM</sub> active mode current specification.

$$P_{VM} = V_M \times I_{VM} \tag{2}$$

$$P_{VM} = 0.096 \text{ W} = 24 \text{ V} \times 4 \text{ mA}$$
 (3)

 $P_{SW}$  can be calculated from the nominal supply voltage ( $V_M$ ), average output current ( $I_{RMS}$ ), switching frequency ( $f_{PWM}$ ) and the device output rise ( $t_{RISE}$ ) and fall ( $t_{FALL}$ ) time specifications.

$$P_{SW} = P_{SW} RISE + P_{SW} FALL$$
 (4)

$$P_{SW RISE} = 0.5 \times V_{M} \times I_{RMS} \times t_{RISE} \times f_{PWM}$$
 (5)

$$P_{SW FALL} = 0.5 \times V_{M} \times I_{RMS} \times t_{FALL} \times f_{PWM}$$
 (6)

$$P_{SW RISE} = 0.018 W = 0.5 \times 24 V \times 0.5 A \times 150 \text{ ns} \times 20 \text{ kHz}$$
 (7)

$$P_{SW FALL} = 0.018 W = 0.5 \times 24 V \times 0.5 A \times 150 \text{ ns} \times 20 \text{ kHz}$$
 (8)

$$P_{SW} = 0.036 \text{ W} = 0.018 \text{ W} + 0.018 \text{ W}$$
 (9)

P<sub>RDS</sub> can be calculated from the device R<sub>DS(on)</sub> and average output current (I<sub>RMS</sub>)

$$P_{RDS} = I_{RMS}^{2} \times (R_{DS(ON) HS} + R_{DS(ON) LS})$$

$$(10)$$

It should be noted that  $R_{DS(ON)}$  has a strong correlation with the device temperature. A curve showing the normalized  $R_{DS(on)}$  with temperature can be found in the Typical Characteristics curves. Assuming a device temperature of 85 °C it can be expected that  $R_{DS(on)}$  will see an increase of ~1.25 based on the normalized temperature data.

$$P_{RDS} = 0.219 \text{ W} = (0.5 \text{ A})^2 \text{ x} (350 \text{ m}\Omega \text{ x} 1.25 + 350 \text{ m}\Omega \text{ x} 1.25)$$
 (11)

By adding together the different power dissipation components it can be verified that the expected power dissipation and device junction temperature is within design targets.

$$P_{TOT} = P_{VM} + P_{SW} + P_{RDS}$$
 (12)

$$P_{TOT} = 0.351 \text{ W} = 0.096 \text{ W} + 0.036 \text{ W} + 0.219 \text{ W}$$
 (13)



The device junction temperature can be calculated with the  $P_{TOT}$ , device ambient temperature  $(T_A)$ , and package thermal resistance  $(R_{\theta JA})$ . The value for  $R_{\theta JA}$  is heavily dependent on the PCB design and copper heat sinking around the device.

$$T_{J} = (P_{TOT} \times R_{\theta,JA}) + T_{A} \tag{14}$$

$$T_{LI} = 97^{\circ}C = (0.351 \text{ W x } 35^{\circ}C/\text{W}) + 85^{\circ}C$$
 (15)

It should be ensured that the device junction temperature is within the specified operating region. Other methods exist for verifying the device junction temperature depending on the measurements available.

Additional information on motor driver current ratings and power dissipation can be found in Section 8.2.1.2.2 and Section 11.1.1.

#### 8.2.1.2.2 Thermal Performance

The datasheet-specified junction-to-ambient thermal resistance,  $R_{\theta JA}$ , is primarily useful for comparing various drivers or approximating thermal performance. However, the actual system performance may be better or worse than this value depending on PCB stackup, routing, number of vias, and copper area around the thermal pad. The length of time the driver drives a particular current will also impact power dissipation and thermal performance. This section considers how to design for steady-state and transient thermal conditions.

The data in this section was simulated using the following criteria:

- 2-layer PCB, standard FR4, 1-oz (35 mm copper thickness) or 2-oz copper thickness.
- Top layer: DRV887x HTSSOP package footprint and copper plane heatsink. Top layer copper area is varied in simulation.
- Bottom layer: ground plane thermally connected through vias under the thermal pad for DRV887x. Bottom layer copper area varies with top copper area. Thermal vias are only present under the thermal pad (grid pattern with 1.2mm spacing).
- 4-layer PCB, standard FR4. Outer planes are 1-oz (35 mm copper thickness) or 2-oz copper thickness.
- Top layer: DRV887x HTSSOP package footprint and copper plane heatsink. Top layer copper area is varied in simulation. Inner planes were kept at 1-oz.
- Mid layer 1: GND plane thermally connected to DRV887x thermal pad through vias. The area of the ground plane is 74.2 mm x 74.2 mm.
- Mid layer 2: power plane, no thermal connection.
- Bottom layer: signal layer with small copper pad underneath DRV887x and thermally connected through via stitching from the TOP and internal GND planes. Bottom layer thermal pad is the same size as the package (5 mm x 4.4 mm). Bottom pad size remains constant as top copper plane is varied. Thermal vias are only present under the thermal pad (grid pattern with 1.2mm spacing).

Figure 8-2 shows an example of the simulated board for the HTSSOP package. Table 8-2 shows the dimensions of the board that were varied for each simulation.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated





Figure 8-2. HTSSOP PCB model top layer

Table 8-2. Dimension A for 16-pin PWP package

| Cu area (mm²) | Dimension A (mm) |
|---------------|------------------|
| 2             | 17.0             |
| 4             | 22.8             |
| 8             | 31.0             |
| 16            | 42.8             |

#### 8.2.1.2.2.1 Steady-State Thermal Performance

"Steady-state" conditions assume that the motor driver operates with a constant RMS current over a long period of time. Figure 8-3, Figure 8-4, Figure 8-5, and Figure 8-6 show how  $R_{\theta JA}$  and  $\Psi_{JB}$  (junction-to-board characterization parameter) change depending on copper area, copper thickness, and number of layers of the PCB for the HTSSOP package. More copper area, more layers, and thicker copper planes decrease  $R_{\theta JA}$  and  $\Psi_{JB}$ , which indicate better thermal performance from the PCB layout.





#### 8.2.1.2.2.2 Transient Thermal Performance

The motor driver may experience different transient driving conditions that cause large currents to flow for a short duration of time. These may include

- Motor start-up when the rotor is not yet spinning at full speed.
- Fault conditions when there is a supply or ground short to one of the motor outputs, and the device goes into and out of overcurrent protection.
- Briefly energizing a motor or solenoid for a limited time, then de-energizing.

For these transient cases, the duration of drive time is another factor that impacts thermal performance. In transient cases, the thermal impedance parameter  $Z_{\theta JA}$  denotes the junction-to-ambient thermal performance. Figure 8-7 and Figure 8-8 show the simulated thermal impedances for 1-oz and 2-oz copper layouts for the HTSSOP package. These graphs indicate better thermal performance with short current pulses. For short periods of drive time, the device die size and package dominates the thermal performance. For longer drive pulses, board layout has a more significant impact on thermal performance. Both graphs show the curves for thermal impedance split due to number of layers and copper area as the duration of the drive pulse duration increases. Long pulses can be considered steady-state performance.



Figure 8-7. HTSSOP package junction-to-ambient thermal impedance for 1-oz copper layouts



Figure 8-8. HTSSOP package Junction-to-ambient thermal impedance for 2-oz copper layouts



#### 8.2.1.3 Application Curves



#### 8.2.2 Alternative Application

In the alternative application example, the device is configured to drive a unidirectional current through two external loads (such as two brushed DC motors) using a dual half-bridge configuration. The duty cycle of each half-bridge is controlled with a PWM resource from the external controller to the EN/IN1 and PH/IN2 pins. The device is configured for the independent half-bridge control mode by leaving the PMODE pin floating.



Figure 8-12. Typical Application Schematic

## 8.2.2.1 Design Requirements

Table 8-3. Design Parameters

| REFERENCE          | DESIGN PARAMETER                              | EXAMPLE VALUE |
|--------------------|-----------------------------------------------|---------------|
| V <sub>M</sub>     | Motor and driver supply voltage               | 24 V          |
| V <sub>CC</sub>    | Controller supply voltage                     | 3.3 V         |
| I <sub>RMS1</sub>  | Output 1 RMS current                          | 0.5 A         |
| I <sub>PEAK1</sub> | Output 1 peak current                         | 1 A           |
| I <sub>RMS2</sub>  | Output 2 RMS current                          | 0.25 A        |
| I <sub>PEAK2</sub> | Output 2 peak current                         | 0.5 A         |
| f <sub>PWM</sub>   | Switching frequency                           | 20 kHz        |
| T <sub>A</sub>     | PCB ambient temperature                       | −20 to 85 °C  |
| T <sub>J</sub>     | Device max junction temperature               | 150 °C        |
| $R_{\theta JA}$    | Device junction to ambient thermal resistance | 35 °C/W       |

## 8.2.2.2 Detailed Design Procedure

Refer to the Primary Application Section 8.2.1.2 section for a detailed design procedure example. The majority of the design concepts apply to the alternative application example.



# 8.2.2.3 Application Curves





# 9 Power Supply Recommendations

# 9.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, while the disadvantages are increased cost and physical size.

The amount of local bulk capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor or load
- · The capacitance of the power supply and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- · The acceptable voltage ripple of the system
- · The motor braking method (if applicable)

The inductance between the power supply and motor drive system limits how the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended minimum value, but system level testing is required to determine the appropriately sized bulk capacitor.



Figure 9-1. System Supply Parasitics Example



# 10 Layout

# 10.1 Layout Guidelines

Since the DRV887x family of devices are integrated power MOSFETs device capable of driving high current, careful attention should be paid to the layout design and external component placement. Some design and layout guidelines are provided below.

- Low ESR ceramic capacitors should be utilized for the VM to GND bypass capacitor, the VCP to VM charge pump storage capacitor, and the charge pump flying capacitor. X5R and X7R types are recommended.
- The VM power supply and VCP, CPH, CPL charge pump capacitors should be placed as close to the device as possible to minimize the loop inductance.
- The VM power supply bulk capacitor can be of ceramic or electrolytic type, but should also be placed as
  close as possible to the device to minimize the loop inductance.
- VM, OUT1, OUT2, and PGND carry the high current from the power supply to the outputs and back to ground. Thick metal routing should be utilized for these traces as is feasible.
- PGND and GND should connect together directly on the PCB ground plane. They are not intended to be isolated from each other.
- The device thermal pad should be attached to the PCB top layer ground plane and internal ground plane (when available) through thermal vias to maximize the PCB heat sinking.
- A recommended land pattern for the thermal vias is provided in the package drawing section.
- · The copper plane area attached to the thermal pad should be maximized to ensure optimal heat sinking.

#### 10.2 Layout Example

#### 10.2.1 HTSSOP Layout Example



Figure 10-1. HTSSOP (PWP) Example Layout

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Calculating Motor Driver Power Dissipation application report
- Texas Instruments, Current Recirculation and Decay Modes application report
- Texas Instruments, *PowerPAD™ Made Easy* application report
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- Texas Instruments, Understanding Motor Driver Current Ratings application report
- Texas Instruments, Best Practices for Board Layout of Motor Drivers application report
- Texas Instruments, Motor Drives Layout Guide application report

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Community Resources

#### 11.4 Trademarks

All trademarks are the property of their respective owners.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Apr-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DRV8876NPWPR     | ACTIVE | HTSSOP       | PWP                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 8876N                   | Samples |
| DRV8876NPWPT     | ACTIVE | HTSSOP       | PWP                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 8876N                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Apr-2021

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2023

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8876NPWPR | HTSSOP          | PWP                | 16 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2023



#### \*All dimensions are nominal

| Ì | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | DRV8876NPWPR | HTSSOP       | PWP             | 16   | 3000 | 350.0       | 350.0      | 43.0        |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated