February 1998 #### **ADSL Analog Front End Chip** #### **Features** - · 14-Bit 5 MSPS DAC - · Programmable Gain Stages - · Anti-Aliasing and Reconstruction Filters #### Applications - FDM DMT ADSL - CAP ADSL - EC DMT ADSL - Communications Receiver #### Description The HC6094 performs the Analog processing for the ADSL chip set. The transmit chain has a 14 Bit DAC, a third-order Chebyshev reconstruction filter and a programmable attenuator (-12 to 0dB) capable of driving a 220Ω differential load. The receiver chain has a high impedance input stage, programmable gain stage (0 to 24dB), additional programmable gain (-9 to 18dB) and a third-order Chebyshev anti-aliasing filter for driving an off-chip A/D. Laser trimmable thin-film resistors are used to set the filter cutoff frequency and DAC linearity. The transmit and receive signal chains are specified at 65dB MTPR. #### Ordering Information | PART<br>NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C) | | | |----------------|----------------------------------|------------|-----------| | HC6094IN | -40 to 85 | 44 Ld MQFP | Q44.10x10 | #### Pinout #### Functional Block Diagram **TRANSMITTER** -12 TO 0dB PGA0 TX O $\pm$ D0-D13 1ST ORDER 1.1MHz LPF 2ND ORDER 1.1MHz LPF LATCH SCLK · SDI -SHIFT REGISTER AND LATCHES CS. RST RXO<u>+</u> RXI± 2ND ORDER 1ST ORDER 1.1MHz LPF 1.1MHz LPF **RECEIVER** 0 TO 24dB -9 TO 18dB PGAO± $\text{PGAI}\pm$ # Absolute Maximum RatingsTA = 25°CThermal InformationSupply Pins±5.5VThermal Resistance (Typical, Note 1)θ JA (°C/W)Analog Input Voltage to GroundVDD +0.5, VSS -0.5VMQFP55Digital Input Voltage to GroundVDD +0.5V, -0.5VMaximum Power Dissipation1.18WMaximum Junction Temperature (TJ)150°COperating ConditionsMaximum Storage Temperature Range-65°C to 150°CTemperature Range-40°C to 85°CMaximum Lead Temperature (Soldering 10s)300°C(Lead Tips Only) CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: **Electrical Specifications** V<sub>DD</sub> = 5V, V<sub>SS</sub> = -5V, R<sub>L</sub> Open, Over Temperature Range; Unless Otherwise Specified. Designed for ±5% Power Supply. | | | TEST | | | | | |--------------------------------------|-----------------|------------------------------------|----------|-------|----------|-----------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | OVERALL | | | | | | | | Supply Currents | I <sub>DD</sub> | V <sub>DD</sub> (Note 2) | - | 66 | - | mA | | | Iss | V <sub>SS</sub> (Note 3) | - | -79 | - | mA | | | lcc | V <sub>CC</sub> | - | 0 | - | μΑ | | Power Dissipation | PD | Quiescent, No Load | - | 725 | - | mW | | DIGITAL INTERFACE | | - | | | | | | Input Voltage Thresholds | $V_{IL}$ | | - | - | 0.8 | ٧ | | | V <sub>IH</sub> | | 2.7 | - | - | V | | Input Currents | اال | V <sub>IN</sub> = 0V | -10.0 | 0 | 10.0 | μΑ | | | lін | $V_{IN} = V_{DD}$ | -10.0 | 0 | 10.0 | μΑ | | Serial Clock Period | T1 | | 0.1 | - | 5.0 | μs | | CS Active Before Shift Edge | T2 | | T1/2 -10 | - | - 1 | ns | | Write Data Valid After Shift<br>Edge | T3 | | - | - | 10 | ns | | CS Inactive After Latch Edge | T4 | | T1 - 10 | - | T1 +10 | ns | | Write Data Hold After Latch<br>Edge | T5 | | T1/2 -5 | - | T1/2 +5 | ns | | DAC Setup Time | ts | | - | - | 100 | ns | | DAC Hold Time | t <sub>H</sub> | | - | - | 100 | ns | | 14-BIT DAC | | | • | | <u> </u> | | | Resolution/Monotonicity | | | 14 | - | - | Bits | | Integral Linearity | I <sub>LE</sub> | Measured at T <sub>X</sub> Outputs | - | ±1.5 | - | LSB | | Differential Linearity | D <sub>LE</sub> | | - | ±0.9 | - | LSB | | Max Sample Rate | | | 4.416 | - | - | Ms/s | | TRANSMITTER OUTPUT | | | | | | | | Output Drive | TXOD | Sink or Source | 30 | 55 | - | mA | | Differential Output Swing | TXOS | $R_L = 220\Omega$ | 11.7 | 12.03 | 12.3 | V <sub>PP</sub> | | Differential Balance | TXDB | Gain Match Between Outputs | - | 0.5 | - | % | | Transmit Output Offset | TXOFF | Max Gain Single Ended (Note 4) | -200 | 25 | 200 | mV | | Multi-Tone Power Ratio | TXMTPR | $R_L = 220\Omega$ | - | 65 | - | dB | | Power Supply Rejection | PSRR | Input Referred - V <sub>DD</sub> | 40 | 65 | - | dB | | | | Input Referred - V <sub>SS</sub> | 55 | 84 | † . † | dB | <sup>1.</sup> $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** $V_{DD} = 5V$ , $V_{SS} = -5V$ , $R_L$ Open, Over Temperature Range; Unless Otherwise Specified. Designed for $\pm 5\%$ Power Supply. **(Continued)** | PARAMETER | SYMBOL | TEST<br>CONDITIONS | MIN | TYP | мах | UNITS | |---------------------------|------------------|-----------------------------------------------------|----------------------|---------------|----------------------|-----------------| | TRANSMITTER GAIN STAGE | | | | | | | | Gain Error | TXPG | $R_L = 220\Omega$ , 0dB Setting | -0.22 | <u>+</u> 0.02 | 0.22 | dB | | | | $R_L$ = 220 $\Omega$ , Each Step Relative to 0dB | -0.15 | 0.02 | 0.15 | dB | | TRANSMITTER FREQUENCY | RESPONSE | | | | | | | Gain Ripple Peak to Peak | GP | Across 1.104MHz Bandwidth | - | 0.2 | 0.6 | dB | | Stopband Attenuation | GS | At 2.65MHz | 14 | 17 | - | dB | | Floor Attenuation | GM | At 9.94MHz | - | 58 | - | dB | | RECEIVER INPUT (PGA1 AND | PGA2) | | | | | | | Input Swing | RXIS | Differential | - | - | 12 | V <sub>PP</sub> | | Input Impedance | RXRIN | PGA1 | 1.0 | | - | МΩ | | | | PGA2 | 1.0 | 12 | - | kΩ | | Common Mode Rejection | RXCMRR | 1.1MHz | - | 90 | - | dB | | Common Mode Range | RXCMIR | | -0.25 | - | 0.25 | ٧ | | Continuous Input Voltage | | | V <sub>SS</sub> -0.5 | | V <sub>DD</sub> +0.5 | ٧ | | RECEIVER OUTPUT (INCLUD | ING PGA1 O | (דע | <u> </u> | | | | | Differential Output Swing | RXOS | $RX_{OUT}$ (R <sub>L</sub> = 2000 $\Omega$ ) | 12.0 | 15.8 | - 1 | V <sub>PP</sub> | | | | PGA1 <sub>OUT</sub> (R <sub>L</sub> = 2000Ω) | 12.0 | 16.0 | - 1 | V <sub>PP</sub> | | Differential Balance | RXDB | End to End (RX <sub>IN</sub> to RX <sub>OUT</sub> ) | 1 - | 0.5 | - 1 | % | | PGA1 Output Offset | RXOFF | Max Gain Single Ended (Note 4) | -200 | 40 | 200 | mV | | PGA2 Output Offset | RXOFF | Max Gain Single Ended (Note 4) | -200 | 30 | 200 | mV | | Multi-Tone Power Ratio | RXMTPR | $R_L = 2000\Omega$ | - | 65 | - 1 | dB | | Power Supply Rejection | PSRR | Input Referred - V <sub>DD</sub> | 45 | 69 | - 1 | dB | | | | Input Referred - V <sub>SS</sub> | 55 | 84 | - 1 | dB | | RECEIVER GAIN STAGE | 1 | | | | | | | Absolute Gain Error | RXPG | Any Step (RX <sub>IN</sub> to RX <sub>OUT</sub> ) | -0.3 | 0.01 | 0.3 | dB | | RECEIVER FREQUENCY RES | PONSE | | | | | | | Gain Ripple Peak to Peak | GP | Across 1.104MHz Bandwidth | - | 0.4 | 0.6 | dB | | Stopband Attenuation | GS | At 2.65MHz | 14 | 19.4 | . | dB | | Floor Attenuation | GM | At 9.94MHz | 1 - 1 | 53 | . | dB | | TRANSMITTER AND RECEIVE | ER FILTER C | UTOFF FREQUENCY | | | | | | TX Filter F <sub>C</sub> | TX <sub>FC</sub> | -0.15dB point | 1.104 | 1.18 | 1.25 | MHz | | RX Filter F <sub>C</sub> | RX <sub>FC</sub> | -0.15dB point | 1.104 | 1.125 | 1.16 | MHz | #### NOTES: - 2. $V_{DD}$ = 5V typical, supply range ±5%. - 3. $V_{SS} = -5V$ typical, supply range $\pm 5\%$ . - 4. Single ended operation for reference only. Probed to these limits, but not packaged tested. #### **Definitions** - 1. Supply currents/power dissipation measured in a quiescent (static) state with R<sub>I</sub> open. - 2. Logic input levels and timing are verified by using them as conditions for testing DAC and filter. - 3. Digital input currents are measured at 0V and $V_{CC}$ . - 4. DAC resolution and monotonicity guaranteed by ILE and DLE tests. - 5. DAC ILE is relative to best fit straight line. - 6. Output drive current is the output current at 0V for each output when they are driven to ± Full Scale. - 7. Output offset measured with $V_{IN} = 0V$ differential for the $R_{X}$ , and the DAC at mid scale for the $T_{X}$ . - 8. PSRR is the change in differential input voltage vs. change in supply voltage at DC. - 9. Tx Gain is calculated as 20\*Log((TXoutDACES TXoutDACZS)/12V) at DC. - 10. Rx input swing is verified by using this as condition for gain testing. - 11. R<sub>X</sub> Input Impedance is calculated as ΔV<sub>IN</sub>/ΔI<sub>IN</sub> where V<sub>IN</sub> is the maximum input voltages, with the PGA set to 0dB. - 12. R<sub>X</sub> CMRR is calculated as 20\*Log(V<sub>OUT</sub>/V<sub>IN</sub>)-PGA Gain. V<sub>IN</sub> is set to 250mV<sub>PEAK</sub> (CMIR) at 1.1MHz, and PGA gain is set to maximum. - 13. $R_X$ Gain is calculated as 20\*Log( $dV_{OUT}/dV_{IN}$ ), where $V_{IN}$ is set to give a nominal $\pm$ Output Swing, or the maximum input swing, whichever is smaller. It is tested DC. - 14. Filter Gain/Attenuation is relative to low frequency passband gain. T<sub>X</sub> tested by driving the DAC (with sinX/X correction), R<sub>X</sub> tested by driving PGA2. Wafer probe will use special test points to bypass the DAC for laser trimming. - 15. MTPR (Multi-Tone Power Ratio). A DMT waveform is generated which has a specific crest factor or peak to average ratio (PAR) with specific carriers missing. The waveform is then passed through the T<sub>X</sub> or R<sub>X</sub> chain. The total integrated power of the notch at the location of the missing carriers is measured with respect to the adjacent carriers. Notch depth is measured for several DMT waveforms with different PARs. The notch depths for each DMT waveform are averaged to give an MTPR number. ## Shift Register Format Each write operation to a control register involves 16 bits of data. The CS- signal must be enabled low during any serial write operation. The data on SDI shall be clocked in during the rising edge of SCLK. A3-A0 supply the address of the control register, and D7-D0 supply the data. FIGURE 1. SERIAL CONTROL # Logic Timing Definitions FIGURE 2. SERIAL INTERFACE FIGURE 3. DAC INTERFACE # Shift Registers Format | REGISTER | A0 | <b>A</b> 1 | <b>A</b> 2 | <b>A</b> 3 | DO | D1 | D2 | D3 | D4 | D5 | D6 | D7 | |----------|----|------------|------------|------------|----|--------|--------|----|----|------|--------|----| | RX Gain | 1 | 0 | Х | Х | | PGA1 | l Gain | | | PGA2 | 2 Gain | | | TX Gain | 0 | 0 | Χ | Х | Р | GA0 Ga | in | | | | | | #### TX PGA0 GAIN | D2 | D1 | D0 | GAIN IN dB | |----|----|----|------------| | 1 | 1 | X | -12 | | 1 | 0 | 1 | -10 | | 1 | 0 | 0 | -8 | | 0 | 1 | 1 | -6 | | 0 | 1 | 0 | -4 | | 0 | 0 | 1 | -2 | | 0 | 0 | 0 | 0 | #### **RX PGA1 GAIN** | D3 | D2 | D1 | DO | GAIN IN dB | |----|----|----|----|------------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 3 | | 0 | 0 | 1 | 0 | 6 | | 0 | 0 | 1 | 1 | 9 | | 0 | 1 | 0 | 0 | 12 | | 0 | 1 | 0 | 1 | 15 | | 0 | 1 | 1 | 0 | 18 | | 0 | 1 | 1 | 1 | 21 | | 1 | Х | Х | Х | 24 | NOTE: PGA1 is an inverting amplifier. #### **RX PGA2 GAIN** | D7 | D6 | D5 | D4 | GAIN IN dB | |----|----|----|----|------------| | 0 | 0 | 0 | 0 | -9 | | 0 | 0 | 0 | 1 | -6 | | 0 | 0 | 1 | 0 | -3 | | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | 0 | 0 | 3 | | 0 | 1 | 0 | 1 | 6 | | 0 | 1 | 1 | 0 | 9 | | 0 | 1 | 1 | 1 | 12 | | 1 | Х | Х | 0 | 15 | | 1 | Х | X | 1 | 18 | # Filter Mask Template # Pin Descriptions | PIN<br>Number | PIN<br>NAME | PIN DESCRIPTION | |---------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 43, 44 | D13-D12 | Digital Input bits 13 and 12. D13 is MSB. | | 1-12 | D11-D0 | Digital Input bits 11 thru 0. D0 is LSB. | | 13, 14 | RXO± | Receiver differential outputs. | | 15 | VSSA_RX | Receiver -5V supply. | | 16 | VDDA_RX | Receiver +5V supply. | | 17, 18 | PGAI± | PGA2 differential inputs. | | 19, 20 | PGAO± | PGA1 differential outputs. | | 21, 22 | RXI± | Receiver differential inputs (PGA1 inputs). | | 23 | GNDA_RX | Receiver ground. | | 24 | GNDD_RX | Serial interface ground. | | 25 | SCLK | Serial interface clock pin. | | 26 | RST | Serial interface reset pin. | | 27 | SDI | Serial interface data input. | | 28 | CS | Serial interface chip select. | | 29 | VDDD_RX | Shift register Digital +5V supply. | | 30 | ARTN | Analog return (ground). | | 31 | VSSA_TX | Transmitter -5V supply. | | 32 | VDDA_TX | Transmitter +5V supply. | | 33 | VSSA_ATT | Attenuator -5V supply. | | 34, 35 | TXO± | Transmitter differential outputs. | | 36 | VDDA_ATT | Attenuator +5V supply. | | 37 | GNDA_TX | Analog ground for transmitter. | | 38 | CTLOUT | Control Amplifier Output. Provides precision control of the current sources. Typically connected to CTLIN. | | 39 | CTLIN | Input to the Current Source Base Rail. Typically connected to CTLOUT. Requires a 0.1μF capacitor to VSSA_TX. Allows external decoupling of the current sources. | | 40 | GNDD_TX | Digital Ground. | | 41 | CLK | DAC input latch clock. | | 42 | VDDD_TX | DAC digital +5V supply. |