

# **CS5466**

# *Low-cost Power/Energy IC with Pulse Output*

#### **Features**

- Single-chip Power Measurement Solution
- Energy Data Linearity: ±0.1% of Reading, over 1000:1 Dynamic Range
- On-chip functions: Measures Power and Performs Energy-to-pulse Conversions
- Meets Accuracy Spec for IEC, ANSI, & JIS.
- High-pass Filter Option
- Four Input Ranges for Current Channel
- On-chip, 2.5 V Reference
- Pulse Outputs for Stepper Motor or Mechanical Counter
- On-chip Energy Direction Indicator
- Ground-referenced Input Signals with Single **Supply**
- High-frequency Output for Calibration
- On-chip, Power-on Reset (POR)
- Power Supply Configurations:
	- $VA_{+} = +5 V$ ; AGND = 0 V;  $VD_{+} = +3.3 V$  to 5 V

## **Description**

The CS5466 is a low-cost power meter solution incorporating dual delta-sigma  $(\Delta \Sigma)$  analog-to-digital converters ADCs), an energy-to-frequency converter, and energy pulse outputs on a single chip. The CS5466 is designed to accurately measure and calculate energy for single phase, 2- or 3-wire power metering applications with minimal external components.

The low-frequency pulse outputs, E1 and E2, provide pulses at a frequency which is proprtional to the active power and can be used to drive a stepper motor or a mechanical counter. Energy direction output, NEG, indicates when pulse outputs E1 and E2 represent negative active power. The high-frequency pulse output FOUT is designed to assist in system calibration.

The CS5466 has configuration pins which allow for direct configuration of pulse output frequency, current channel input range, and high-pass filter enable option.

The CS5466 also has a power-on reset function which holds the part in reset until the supply reaches an operable level.

#### **ORDERING INFORMATION**

See [page 16](#page-15-0).



# **CIRRUS LOGIC®**

# **TABLE OF CONTENTS**



# **LIST OF FIGURES**



# **LIST OF TABLES**





#### <span id="page-2-0"></span>**1. OVERVIEW**

The CS5466 is a CMOS monolithic power measurement device with an energy computation engine. The CS5466 combines a programmable gain amplifier, two  $\Delta\Sigma$  ADCs, and energy-to-frequency conversion circuitry on a single chip.

The CS5466 is designed for energy measurement applications and is optimized to interface to a shunt or current transformer for current measurement, and to a resistive divider or transformer for voltage measurement. The current channel has a programmable gain amplifier (PGA) which provides four full-scale input options. With a single +5 V supply on VA+/AGND, both of the CS5466's input channels accommodate common-mode plus signal levels between  $(AGND - 0.25 V)$  and  $VA+$ .

The CS5466 has three pulse output pins:  $\overline{E1}$ ,  $\overline{E2}$ , and FOUT.  $\overline{E1}$  and  $\overline{E2}$  can be used to directly drive a mechanical counter or stepper motor, or interface to a microcontroller. The FOUT pin conveys active (real) power at a pulse frequency many times higher than that of the  $\overline{E1}$  or  $\overline{E2}$  pulse frequency, allowing for high-speed calibration.



# <span id="page-3-0"></span>**2. PIN DESCRIPTION**







#### <span id="page-4-0"></span>**3. CHARACTERISTICS & SPECIFICATIONS**

# <span id="page-4-1"></span>**RECOMMENDED OPERATING CONDITIONS**



# <span id="page-4-2"></span>**ANALOG CHARACTERISTICS**

- Min / Max characteristics and specifications are guaranteed over all operating ponditions.
- Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25 °C$ .
- $VA_+ = 5$  V  $\pm 5\%$  VD<sub>+</sub> = 3.3 V  $\pm 5\%$  or 5 V  $\pm 5\%$ ; AGND = DGND = 0 V. All voltages with respect to 0 V.
- $MCLK = 4.096 MHz$



<span id="page-4-3"></span>Notes: 1. Applies when the HPF option is enabled

2. Applies before system calibration. Specified as a percentage of full scale (FS).



# **ANALOG CHARACTERISTICS** (Continued)



<span id="page-5-2"></span><span id="page-5-1"></span>Notes: 3. All outputs unloaded. All inputs CMOS level.

4. Definition for PSRR: VREFIN tied to VREFOUT, VA+ = VD+ = 5 V, a 150 mV zero-to-peak sine wave (frequency = 60 Hz) is imposed onto the +5 V supply voltage at VA+ and VD+ pins. The "+" and "-" input pins of both input channels are shorted to VA-. Then the CS5466 is put into an internal test mode and digital output data is collected for the channel under test. The zero-peak value of the digital sinusoidal output signal is determined, and this value is converted into the zero-peak value of the sinusoidal voltage that would need to be applied at the channel's inputs, in order to cause the same digital sinusoidal output. This voltage is then defined as Veq. PSRR is then (in dB):

$$
PSRR = 20 \cdot \log \left\{ \frac{0.150V}{V_{eq}} \right\}
$$

# <span id="page-5-0"></span>**VOLTAGE REFERENCE**



<span id="page-5-3"></span>Notes: 5. The voltage at VREFOUT is measured across the temperature range. From these measurements the following formula is used to calculate the VREFOUT Temperature Coefficient:.

$$
TC_{VREF} = \left(\frac{(VREFOUT_{MAX} - VREFOUT_{MIN})}{VREFOUT_{AVG}}\right) \left(\frac{1}{T_A_{MAX} - T_A_{MIN}}\right) \left(1.0 \times 10^{-6}\right)
$$

<span id="page-5-4"></span>6. Specified at maximum recommended output current of 1  $\mu$ A, source or sink.



# <span id="page-6-0"></span>**DIGITAL CHARACTERISTICS** ([Note 7](#page-6-2))

- Min / Max characteristics and specifications are guaranteed over all operating conditions.
- Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25 °C$ .
- $VA_+ = 5$  V  $\pm 5$ % VD+ = 3.3 V  $\pm 5$ % or 5 V  $\pm 5$ %; AGND = DGND = 0 V. All voltages with respect to 0 V.
- $MCLK = 4.096 MHz$



<span id="page-6-3"></span><span id="page-6-2"></span><span id="page-6-1"></span>Notes: 7. All measurements performed under static conditions.

8. If external MCLK is used, then the duty cycle must be between 45% and 55% to maintain this specification.

9. The frequency of CPUCLK is equal to MCLK.

10.  $V_{OL}$  and  $V_{OH}$  are not specified under this condition.



# <span id="page-7-1"></span>**SWITCHING CHARACTERISTICS**

- Min / Max characteristics and specifications are guaranteed over all operating conditions.
- Typical characteristics and specifications are measured at nominal supply voltages and  $TA = 25$  °C.
- $VA_+ = 5$  V  $\pm 5$ % VD<sub>+</sub> = 3.3 V  $\pm 5$ % or 5 V  $\pm 5$ %; AGND = DGND = 0 V. All voltages with respect to 0 V.
- Logic Levels: Logic  $0 = 0$  V, Logic  $1 = VD +$ .



<span id="page-7-3"></span><span id="page-7-2"></span>Notes: 11. Specified using 10% and 90% points on wave-form of interest. Output loaded with 50 pF.

12. Oscillator start-up time varies with crystal parameters. This specification does not apply when using an external clock source.

- 13. Pulse output timing is specified at MCLK = 4.096 MHz. Current and voltage signals are at unity power factor. [See](#page-10-6)  *["Energy Pulse Outputs"](#page-10-6)* on page 11. for more information on pulse output pins.
- <span id="page-7-5"></span>14. Timing is proportional to the frequency of MCLK.
- <span id="page-7-4"></span>15. When FREQ2 = 0, FREQ1=1 and FREQ0=1, FOUT will have a typical pulse width of 20  $\mu$ s at MCLK = 4.096 MHz.





<span id="page-7-0"></span>**Figure 1. Timing Diagram for E1, E2 and FOUT (Not to Scale)**

# <span id="page-8-0"></span>**ABSOLUTE MAXIMUM RATINGS**

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.



<span id="page-8-3"></span><span id="page-8-2"></span><span id="page-8-1"></span>Notes: 16. VA+ and AGND must satisfy  $\{(VA+) - (AGND)\} \le +6.0$  V.

- 17. VD+ and AGND must satisfy  $\{(VD+) (AGND)\} \leq +6.0$  V.
- 18. Applies to all pins including continuous over-voltage conditions at the analog input pins.
- <span id="page-8-4"></span>19. Transient current of up to 100 mA will not cause SCR latch-up.
- <span id="page-8-5"></span>20. Maximum DC input current for a power supply pin is ±50 mA.
- <span id="page-8-6"></span>21. Total power dissipation, including all input currents and output currents.





<span id="page-9-3"></span>**Figure 2. Data Flow**

## <span id="page-9-0"></span>**4. THEORY OF OPERATION**

The CS5466 is a dual-channel analog-to-digital converter (ADC) followed by a computation engine that performs an energy-to-pulse conversion. The flow diagram for the two data paths is depicted in [Figure 2.](#page-9-3) The analog inputs are structured with two dedicated channels, voltage and current, then optimized to simplify interfacing to sensing elements.

The voltage-sensing element introduces a voltage waveform on the voltage channel input  $VIN<sub>±</sub>$  and is subject to a fixed 10x gain amplifier. A second-order deltasigma modulator samples the amplified signal for digitization.

Simultaneously, the current sensing element introduces a voltage waveform on the current channel input  $IIN<sub>±</sub>$ and is subject to four programmable gains. The amplified signal is sampled by a fourth-order delta-sigma modulator for digitization. Both converters sample at a rate of MCLK / 8. The over-sampling provides a wide dynamic range and simplified anti-alias filter design.

#### <span id="page-9-1"></span>**4.1 Digital Filters**

The decimating digital filters on both channels are  $Sinc<sup>3</sup>$ filters followed by fourth-order IIR filters. The single-bit data is passed to the low-pass decimation filter and output at a fixed word rate. The output word is passed to the IIR filter to compensate for the magnitude roll-off of the low-pass filtering operation.

An optional digital high-pass filter (*HPF* in [Figure 2](#page-9-3)) removes any DC component from the selected signal path. By removing the DC component from the voltage or current channel, any DC content will also be removed from the calculated average active (real) power as well.

#### <span id="page-9-2"></span>**4.2 Active Power Computation**

The instantaneous voltage and current data samples are multiplied to obtain the instantaneous power. The product is then averaged over 400 conversions to compute the active power value used to drive pulse outputs  $\overline{E1}$ ,  $\overline{E2}$ , and FOUT. Output pulse rate of  $\overline{E1}$  and  $\overline{E2}$  can be set to one of four frequencies to directly drive a stepper motor or a electromechanical counter or interface to a microcontroller or infrared LED. The alternating output pulses of E1 and E2 allows for use with low-cost electromechanical counters.

Output FOUT provides a uniform pulse stream that is proportional to the active power and is designed for system calibration. The FREQ[2:0] inputs set the output pulse rate of E1, E2, and FOUT. See *["Energy Pulse](#page-10-6) Outputs"* [on page 11.](#page-10-6) for more details.



# <span id="page-10-0"></span>**5. FUNCTIONAL DESCRIPTION**

#### <span id="page-10-2"></span>**5.1 Analog Inputs**

The CS5466 is equipped with two fully differential input channels. The inputs  $VIN<sub>±</sub>$  and  $IN<sub>±</sub>$  are designated as the voltage and current channel inputs, respectively. The full-scale differential input voltage for the current and voltage channel is  $\pm 250$  mV<sub>p</sub>.

#### <span id="page-10-3"></span>*5.1.1 Voltage Channel*

The output of the line-voltage resistive divider or transformer is connected to the VIN+ and VIN- input pins of the CS5466. The voltage channel is equipped with a 10x, fixed-gain amplifier. The full-scale signal level that can be applied to the voltage channel is  $\pm 250$  mV. If the input signal is a sine wave, the maximum RMS voltage is:

$$
\frac{250 \text{mV}_{P}}{\sqrt{2}} \cong 176.78 \text{mV}_{RMS}
$$

which is approximately 70.7% of maximum peak voltage.

#### <span id="page-10-4"></span>*5.1.2 Current Channel*

The output of the current-sense resistor or transformer is connected to the IIN+ and IIN- input pins of the CS5466. To accommodate different current-sensing devices, the current channel incorporates programmable gains which can be set to one of four input ranges. Input pins IGAIN1 and IGAIN0 (See [Table 1\)](#page-10-1) define the four gain selections and corresponding maximum input signal level.

| <b>IGAIN1</b> | <b>IGAIN0</b> | <b>Maximum Input</b><br>Range |      |
|---------------|---------------|-------------------------------|------|
|               |               | ±250mV                        | 10x  |
| ი             |               | ±50mV                         | 50x  |
|               | ი             | ±25mV                         | 100x |
|               |               | ±16.67mV                      | 150x |

**Table 1. Current Channel PGA Setting**

<span id="page-10-1"></span>For example, if IGAIN1=IGAIN0=0, the current channel's gain is set to 10x. If the input signals are pure sinusoids with zero phase shift, the maximum peak differential signal on the current or voltage channel is  $\pm$ 250 mV<sub>P</sub>. The input signal levels are approximately 70.7% of maximum peak voltage producing a full-scale energy pulse registration equal to 50% of absolute maximum energy pulse registration. This will be discussed further in Section 5.3 *[Energy Pulse Outputs](#page-10-6)* on page 11.

#### <span id="page-10-5"></span>**5.2 High-pass Filter**

By removing the offset from either channel, no error component will be generated at DC when computing the active power. Input pin HPF defines the three options:

- $-$  High-pass Filter (HPF) is disabled when pin  $\overline{\text{HPF}}$  is connected high.
- $-$  HPF is enabled in the voltage channel when pin  $\overline{HPF}$  is connected low.
- $-$  HPF is enabled in the current channel when pin  $\overline{HPF}$  is connected to pin FOUT.

#### <span id="page-10-6"></span>**5.3 Energy Pulse Outputs**

The CS5466 provides three output pins for energy registration. The E1 and E2 pins provide a simple interface from which energy can be registered. These pins are designed to directly connect to a stepper motor or electromechanical counter. The pulse rate on the  $\overline{E1}$  and  $\overline{E2}$ pins are in the range of 0 to 4 Hz and all frequency settings are optimized to be used with standard meter constants. The FOUT pin is designated for system calibration and the pulse rate can be selected to reach a frequency of 8000 Hz.

#### <span id="page-10-7"></span>*5.3.1 Pulse Output Format.*

The CS5466 produces alternating pulses on E1 and E2. This pulse format is designed to drive a stepper motor. Each pin produces active-low pulses with a minimum pulse width of 250 ms when  $MCLK = 4.096$  MHz. Refer to *["Switching Characteristics"](#page-7-1)* on page 8 for timing parameters.

The FOUT pin issues active-high pulses. The pulse width is equal to 90 ms (typical), unless the period falls below 180 ms. At this time the pulses will be equal to half the period. In mode 3 ( $FREQ[2:0] = 3$ ), the pulse width of all FOUT pulses is typically 20  $\mu$ s regardless of the pulse rate (MCLK =  $4.096$  MHz).

# <span id="page-10-8"></span>*5.3.2 Selecting Frequency of E1 and E2*

The pulse rate on  $\overline{E1}$  and  $\overline{E2}$  can be set to one of four frequency ranges. Input pins FREQ1 and FREQ0 (See [Table 2\)](#page-11-0) determine the maximum frequency on E1 and E2 for pure sinusoidal inputs with zero phase shift. As shown in [Figure 1](#page-7-0) on [page 8,](#page-7-0) the frequency of E2 is equal to the frequency of  $\overline{E1}$  with active-low alternating pulses.

As discussed in Section 5.1.2 *[Current Channel](#page-10-4)* on page [11](#page-10-4), the maximum frequency on the E1 and E2 output pins is equal to the selected frequency in Table 2 if the maximum peak differential signal applied to both channels is a sine wave with zero phase shift.





#### **Table 2. Maximum Frequency for E1, E2, and FOUT**

#### <span id="page-11-2"></span><span id="page-11-0"></span>*5.3.3 Selecting Frequency of FOUT*

The pulse output FOUT is designed to assist with meter calibration. Using the FREQ[2:0] pins, FOUT can be set to frequencies higher than that of  $E1$  and  $E2$ . The FOUT frequency is directly proportional to the  $\overline{E1}$  and  $\overline{E2}$  frequencies. [Table 2](#page-11-0) defines the maximum frequencies for FOUT and the dependency of FOUT on  $\overline{E1}$  and  $\overline{E2}$ .

#### <span id="page-11-3"></span>*5.3.4 Absolute Max Frequency on E1 and E2*

The CS5466 supports input signals on the voltage and current channels that may not be a sine wave. A typical situation of achieving the absolute maximum frequency on  $\overline{E1}$  and  $\overline{E2}$  would be if a 250 mV dc signal is applied to the VIN and IIN input pins. The digital high-pass filter should be disengaged by selecting  $\overline{HPF} = 1$ .

The absolute maximum pulse rate observed on  $\overline{E1}$  and E2, determined by the FREQ[2:0] selection is defined below in [Table 3](#page-11-1).

| <b>Frequency Select</b> |  |                   | <b>Absolute Max Frequency</b> |           |
|-------------------------|--|-------------------|-------------------------------|-----------|
|                         |  | FREQ2 FREQ1 FREQ0 | E1 or E2                      | $E1 + E2$ |
| x                       |  |                   | $0.25$ Hz                     | $0.5$ Hz  |
| x                       |  |                   | $0.5$ Hz                      | $1.0$ Hz  |
| x                       |  |                   | $1.0$ Hz                      | $2.0$ Hz  |
| x                       |  |                   | $2.0$ Hz                      | 4.0 Hz    |

<span id="page-11-1"></span>**Table 3. Absolute Max Frequency on E1 and E2**



#### <span id="page-12-1"></span>*5.3.5 E1 and E2 Frequency Calculation*

The pulse output frequency of  $\overline{E1}$  and  $\overline{E2}$  is directly proportional to the active power calculated from the input signals. To calculate the output frequency on E1 and E2, use the following transfer function:

$$
FREQ_{E1, E2} = \frac{VIN \times 10 \times IIN \times IGAN \times PF \times FREQ_{max}}{VREFIN^{2}}
$$

*FREQE1,E2 = Actual frequency of E1 and E2 pulses [Hz] VIN = rms voltage across VIN+ and VIN- [V] IIN = rms voltage across IIN+ and IIN- [V] IGAIN = Current channel gain selection (10, 50, 100, 150) PF = Power Factor FREQmax = Absolute Max Frequency for E1 and E2 [Hz] VREFIN = Voltage at VREFIN pin [V]*

#### Example:

For a given application, assume a 50 Hz line frequency and a purely resistive load (unity power factor), the following configuration is used:

- FREQ[2:0] = 3 : FREQ<sub>max</sub> = 2 Hz
- $-$  IGAIN[1:0] = 2 : IGAIN = 100
- $-$  VREFIN = VREFOUT = 2.5 V

In this configuration, the maximum sine wave that can be applied is 250 mVp on the voltage channel and 25 mVp on the current channel. Using the above equation, the output frequency of energy pulse E1 or E2 is calculated:

$$
\frac{0.25V_p \times 10 \times 0.025V_p \times 100 \times 1 \times 2 \text{ Hz}}{\sqrt{2} \times \sqrt{2} \times 2.5V^2} = 1 \text{ Hz}
$$

With maximum pure sinusoidal input signals, the frequency of E1 or E2 is half the absolute maximum frequency set with FREQ[2:0].

To calculate the frequency of FOUT for the example above, assume  $FREQ2 = 0$ .

FOUT = 
$$
2048 \times (\overline{E1} + \overline{E2}) = 2048 \times 2Hz = 4096Hz
$$

#### <span id="page-12-2"></span>**5.4 Energy Direction Indicator**

The NEG pin indicates the sign of the calculated active power. If negative active power is detected, the NEG

output pin will become active-high and will remain active-high until positive active power is detected. The NEG pin is valid at least 250ns prior to any assertion of E1 or E2, and FOUT, to indicate the sign of a given energy output. The NEG pin is updated at a rate of 10 Hz at MCLK  $=$  4.096 MHz.

#### <span id="page-12-3"></span>**5.5 Power-on Reset**

Upon powering up, the digital circuitry is held in reset until the analog voltage reaches 4.0 V. At that time, an eight-XIN-clock-period delay is enabled to allow the oscillator to stabilize. The CS5466 will then initialize. The device reads the control pins IGAIN[1:0], FREQ[2:0] and HPF, and begins performing energy measurements.

#### <span id="page-12-4"></span>**5.6 Oscillator Characteristics**

XIN and XOUT are the input and output of an inverting amplifier which can be configured as an on-chip oscilla-tor, as shown in [Figure 3](#page-12-0). The oscillator circuit is designed to work with a quartz crystal. To reduce circuit



**Figure 3. Oscillator Connection**

<span id="page-12-0"></span>cost, two load capacitors C1 and C2 are integrated in the device, one between XIN and DGND and the other between XOUT and DGND. Lead lengths to/from the crystal should be minimized to reduce stray capacitance. To drive the device from an external clock source, XOUT should be left unconnected while XIN is driven by the external circuitry. There is an amplifier between XIN and the digital section which provides CMOS-level signals. This amplifier works with sinusoidal inputs so there are no problems with slow edge times.



#### <span id="page-13-1"></span>**5.7 Basic Application Circuit**

[Figure 4](#page-13-0) shows the CS5466 configured to measure power in a single-phase, 2-wire system while operating in a single-supply configuration. In this diagram, a shunt resistor is used to sense the line current and a voltage divider is used to sense the line voltage. In this type of

shunt resistor configuration, the common-mode level of the CS5466 must be referenced to the line side of the power line. This means that the common-mode potential of the CS5466 will track the high voltage levels, as well as low voltage levels, with respect to earth ground potential.



<span id="page-13-0"></span>**Figure 4. Typical Connection Diagram**



# <span id="page-14-0"></span>**6. PACKAGE DIMENSIONS**

# **24L SSOP PACKAGE DRAWING**







#### *JEDEC #: MO-150*

Controlling Dimension is Millimeters.

- Notes: 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side.
	- 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition.
	- 3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.



#### <span id="page-15-0"></span>**7. ORDERING INFORMATION**



#### **8. ENVIRONMENTAL, MANUFACTURING, & HANDLING INFORMATION**



\* MSL (Moisture Sensitivity Level) as specified by IPC/JEDEC J-STD-020.

#### **9. REVISION HISTORY**



#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative.

[To find the one nearest to you go to](http://www.cirrus.com) www.cirrus.com

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject<br>to change without notice and is provided "AS IS" with supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-ERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE<br>IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT ICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIR-RUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND<br>FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. I

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.