ZL50052



**8 K Channel Digital Switch with High Jitter Tolerance, Single Rate (32 Mbps), and 16 Inputs and 16 Outputs**

Data Sheet

### **Features**

- 8,192 channel x 8,192 channel non-blocking unidirectional switching. The Backplane and Local inputs and outputs can be combined to form a non-blocking switching matrix with 16 input streams and 16 output streams
- 4,096 channel x 4,096 channel non-blocking Backplane input to Local output stream switch
- 4,096 channel x 4,096 channel non-blocking Local input to Backplane output stream switch
- 4,096 channel x 4,096 channel non-blocking Backplane input to Backplane output switch
- 4,096 channel x 4,096 channel non-blocking Local input to Local output stream switch
- Backplane port accepts 8 input and 8 output ST-BUS streams with data rate of 32.768 Mbps
- Local port accepts 8 input and 8 output ST-BUS streams with data rate of 32.768 Mbps
- Exceptional input clock jitter tolerance (14 ns)
- Per-stream bit delay for Local and Backplane input streams
- Per-stream advancement for Local and Backplane output streams

December 2003

#### **Ordering Information**

ZL50052GAC 196 ball PBGA

**-40**°**C to +85**°**C**

- Constant 2-frame throughput delay for frame integrity
- Per-channel high impedance output control for Local and Backplane streams
- Per-channel driven-high output control for Local and Backplane streams
- Per-channel message mode for Local and Backplane output streams
- Connection memory block programming for fast device initialization
- Automatic selection between ST-BUS and GCI-Bus operation
- Non-multiplexed Motorola microprocessor interface



**Figure 1 - ZL50052 Functional Block Diagram**

1

- Conforms to the mandatory requirements of the IEEE-1149.1 (JTAG) standard
- Memory Built-In-Self-Test (BIST), controlled via microprocessor register
- 1.8 V core supply voltage
- 3.3 V I/O supply voltage
- 5 V tolerant inputs, outputs and I/Os

# **Applications**

- Central Office Switches (Class 5)
- Media Gateways
- Class-Independent Switches
- Access Concentrators
- Scalable TDM-Based Architectures
- Digital Loop Carriers

# **Device Overview**

The ZL50052 has two data ports, the Backplane and the Local port. Both the Backplane and Local ports operate at 32.768 Mbps.

The ZL50052 contains two data memory blocks (Backplane and Local) to provide the following switching path configurations:

- Input-to-Output Unidirectional, supporting 8 K x 8 K switching
- Backplane-to-Local Bi-directional, supporting 4 K x 4 K data switching
- Local-to-Backplane Bi-directional, supporting 4 K x 4 K data switching
- Backplane-to-Backplane Bi-directional, supporting 4 K x 4 K data switching
- Local-to-Local Bi-directional, supporting  $4 K x 4 K$  data switching

The device contains two connection memory blocks, one for the Backplane output and one for the Local output. Data to be output on the serial streams may come from either of the data memories (Connection Mode) or directly from the connection memory contents (Message Mode).

In Connection Mode, the contents of the connection memory define, for each output stream and channel, the source stream and channel, (stored in data memory), to be switched.

In Message Mode, microprocessor data can be written to the connection memory for broadcast on the output streams on a per-channel basis. This feature is useful for transferring control and status information to external circuits or other ST-BUS devices.

The device uses a master frame pulse (FP8i) and master clock (C8i) to define the input frame boundary and timing for both the Backplane port and the Local port. The device will automatically detect whether an ST-BUS or a GCI-Bus style frame pulse is being used. There is a two-frame delay from the time RESET is de-asserted to the establishment of full switch functionality. During this period, the input frame pulse format is determined before switching begins.

The device provides FP8o, FP16o, C8o and C16o outputs to support external devices connected to the outputs of the Backplane and Local ports.

A non-multiplexed Motorola microprocessor port allows programming of the various device operation modes and switching configurations. The microprocessor port provides access for Register read/write, Connection Memory read/write and Data Memory read-only operations. The port has a 15-bit address bus, 16-bit data bus and four control signals. The microprocessor may monitor channel data in the Backplane and Local data memories.

The mandatory requirements of the IEEE-1149.1 (JTAG) standard are fully supported via a dedicated test port.

The ZL50052 is available in one package:

• a 15 mm x 15 mm body, 1 mm ball-pitch, 196-PBGA

# **Table of Contents**



# **Table of Contents**



# **List of Figures**



# **List of Tables**



**Pinout Diagram:** (as viewed through top of package)

A1 corner identified by metallized marking, mold indent, ink dot, or right-angled corner.

|   | 1                 | $\overline{c}$    | 3                 | $\overline{4}$  | 5               | 6              | $\overline{7}$              | 8               | 9                 | 10                     | 11                | 12                | 13                | 14                |
|---|-------------------|-------------------|-------------------|-----------------|-----------------|----------------|-----------------------------|-----------------|-------------------|------------------------|-------------------|-------------------|-------------------|-------------------|
| A | BSTo1             | BSTo <sub>2</sub> | A4                | A <sub>5</sub>  | A8              | A <sub>9</sub> | A12                         | A13             | $R/\overline{W}$  | $\overline{\text{CS}}$ | <b>TMS</b>        | TDo               | IC<br>OPEN        | <b>TRST</b>       |
| B | A <sub>0</sub>    | BSTo5             | BSTo0             | A1              | A <sub>2</sub>  | A7             | A11                         | A14             | ODE               | TDi                    | <b>TCK</b>        | IC<br><b>OPEN</b> | LSTo0             | LSTo1             |
| C | IC GND            | BSTo7             | IC<br>OPEN        | BSTo3           | BSTo4           | A <sub>6</sub> | A10                         | $\overline{DS}$ | <b>RESET</b>      | IC<br>OPEN             | IC GND            | IC<br>OPEN        | IC GND            | LSTo3             |
| D | IC GND            | BSTo6             | IC<br>OPEN        | GND             | A <sub>3</sub>  | VDD IO         | VDD IO                      | VDD IO          | <b>DTA</b>        | VDD IO                 | GND               | LSTo4             | LSTo6             | LSTo <sub>2</sub> |
| E | IC<br>OPEN        | IC<br>OPEN        | IC<br>OPEN        | VDD_IO          | GND             | VDD<br>CORE    | VDD<br>CORE                 | VDD<br>CORE     | VDD<br>CORE       | GND                    | VDD_IO            | IC<br>OPEN        | LSTo7             | LSTo5             |
| F | IC<br>OPEN        | IC<br><b>OPEN</b> | IC<br><b>OPEN</b> | VDD IO          | VDD_<br>CORE    | GND            | GND                         | GND             | GND               | VDD<br>CORE            | VDD IO            | IC<br><b>OPEN</b> | IC<br><b>OPEN</b> | IC<br><b>OPEN</b> |
| G | BST <sub>i0</sub> | <b>BORS</b>       | VDD<br>CORE       | VDD IO          | VDD<br>CORE     | GND            | GND                         | GND             | GND               | VDD<br>CORE            | VDD IO            | IC.<br>OPEN       | IC<br>OPEN        | IC<br>OPEN        |
| н | BST <sub>i1</sub> | BSTi <sub>2</sub> | BST <sub>i3</sub> | VDD_IO          | VDD<br>CORE     | GND            | GND                         | GND             | GND               | VDD<br>CORE            | VDD IO            | VDD<br>CORE       | LORS              | $IC_$<br>OPEN     |
| J | BST <sub>i4</sub> | BST <sub>i5</sub> | BSTi7             | VDD IO          | VDD<br>CORE     | GND            | GND                         | GND             | GND               | <b>VDD</b><br>CORE     | VDD IO            | LST <sub>i5</sub> | LSTi1             | LSTi2             |
| Κ | BST <sub>i6</sub> | IC<br>OPEN        | IC<br>OPEN        | VDD_IO          | GND             | VDD<br>CORE    | VDD<br>CORE                 | VDD<br>CORE     | VDD<br>CORE       | GND                    | VDD IO            | IC<br>OPEN        | LSTi3             | LSTi0             |
| L | IC<br>OPEN        | IC<br>OPEN        | IC<br>OPEN        | GND             |                 |                | VDD IO VDD IO VDD IO VDD IO |                 | VDD IO            | VDD_IO                 | GND               | IC.<br>OPEN       | IC<br>OPEN        | LSTi6             |
| M | IC<br>OPEN        | IC<br>OPEN        | D <sub>15</sub>   | D <sub>14</sub> | D <sub>12</sub> | D <sub>5</sub> |                             | IC GND IC GND   | C16o              | FP8i                   | IC<br>OPEN        | IC<br>OPEN        | LSTi7             | LSTi4             |
| Ν | IC<br>OPEN        | D13               | D10               | D11             | D7              | D <sub>3</sub> | D <sub>0</sub>              | IC GND          | VDD<br>PLL        | C8o                    | FP <sub>80</sub>  | IC<br>OPEN        | IC<br>OPEN        | IC<br>OPEN        |
| P | GND               | D <sub>9</sub>    | D <sub>8</sub>    | D <sub>6</sub>  | D <sub>4</sub>  | D <sub>2</sub> | D <sub>1</sub>              | IC GND          | IC<br><b>OPEN</b> | $\overline{C8i}$       | IC<br><b>OPEN</b> | <b>FP160</b>      | GND               | GND               |

**Figure 2 - ZL50052 PBGA Connections (196 PBGA, 15 mm x 15 mm) Pin Diagram** (as viewed through top of package)

**Pin Description**











# **1.0 Unidirectional and Bi-directional Switching Applications**

The ZL50052 has a maximum capacity of 8,192 input channels and 8,192 output channels. This is calculated from the number of streams and channels: 16 input streams (8 Backplane, 8 Local) at 32.768 Mbps and 16 output streams (8 Backplane, 8 Local) at 32.768 Mbps, with each stream providing 512 channels.

A typical mode of operation is to separate the input and output streams to form a unidirectional switch, as shown in Figure 3 below.





In this system, the Backplane and Local input streams are combined, and the Backplane and Local output streams are combined, so that the switch appears as a 16 input stream by 16 output stream switch. This gives the maximum 8,192 x 8,192 channel capacity.

Often a system design needs to differentiate between a Backplane and a Local side, or it needs to put the switch in a bi-directional configuration. In this case, the ZL50052 can be used as shown in Figure 4 to give 4,096 x 4,096 channel bi-directional capacity.



**Figure 4 - 4,096 x 4,096 Channels (32 Mbps), Bi-directional Switching**

In this system setup, the chip has a capacity of 4,096 input channels and 4,096 output channels on the Backplane side, as well as 4,096 input channels and 4,096 output channels on the Local side. Note that some or all of the output channels on one side can come from the other side, e.g., Backplane input to Local output switching.

# **1.1 Flexible Configuration**

The ZL50052 can be configured as an 8 K by 8 K non-blocking unidirectional digital switch, a 4 K by 4 K non-blocking bi-directional digital switch, or as a blocking switch with various switching capacities.

### **1.1.1 Non-Blocking Unidirectional Configuration (Typical System Configuration)**

Because the input and output drivers are synchronous, the user can combine input Backplane streams and input Local streams as well as output Backplane streams and output Local streams to increase the total number of input and output streams of the switch in a unidirectional configuration, as shown in Figure 3.

• 8,192 channel x 8,192 channel non-blocking switching from input to output streams

### **1.1.2 Non-Blocking Bi-directional Configuration**

Another typical application is to configure the ZL50052 as a non-blocking 4 K by 4 K bi-directional switch, as shown in Figure 4:

- 4,096 channel x 4,096 channel non-blocking switching from Backplane input to Local output streams
- 4,096 channel x 4,096 channel non-blocking switching from Local input to Backplane output streams
- 4,096 channel x 4,096 channel non-blocking switching from Backplane input to Backplane output streams
- 4,096 channel x 4,096 channel non-blocking switching from Local input to Local output streams

### **1.1.3 Blocking Bi-directional Configuration**

The ZL50052 can be configured as a blocking bi-directional switch if it is an application requirement. For example, it can be configured as a 6 K by 2 K bi-directional blocking switch, as shown in Figure 5:

- 6,144 channel x 2,048 channel blocking switching from Backplane input to Local output streams
- 2,048 channel x 6,144 channel blocking switching from Local input to Backplane output streams
- 6,144 channel x 6,144 channel non-blocking switching from Backplane input to Backplane output streams
- 2,048 channel x 2,048 channel non-blocking switching from Local input to Local output streams



**Figure 5 - 6,144 x 2,048 Channels Blocking Bi-directional Configuration**

# **2.0 Functional Description**

### **2.1 Switching Configuration**

The device supports five switching configurations:

- 1. Unidirectional switch
- 2. Backplane-to-Local
- 3. Local-to-Backplane
- 4. Backplane-to-Backplane
- 5. Local-to-Local

The following sections describe the switching paths in detail. Configurations (2) - (5) enable a non-blocking bi-directional switch with 4,096 Backplane input/output channels at Backplane stream data rates of 32.768 Mbps, and 4,096 Local input/output channels at Local stream data rates of 32.768 Mbps. The switching paths of configurations (2) to (5) may be operated simultaneously.

### **2.1.1 Unidirectional Switch**

The device can be configured as a  $8,192 \times 8,192$  unidirectional switch by grouping together all input streams and all output streams. All streams operate at a data rate of 32.768 Mbps.

### **2.1.2 Backplane-to-Local Path**

The device can provide data switching between the Backplane input port and the Local output port. The Local Connection Memory determines the switching configurations.

### **2.1.3 Local-to-Backplane Path**

The device can provide data switching between the Local input port and the Backplane output port. The Backplane Connection Memory determines the switching configurations.

### **2.1.4 Backplane-to-Backplane Path**

The device can provide data switching between the Backplane input and output ports. The Backplane Connection Memory determines the switching configurations.

### **2.1.5 Local-to-Local Path**

The device can provide data switching between the Local input and output ports. The Local Connection Memory determines the switching configurations.

### **2.1.6 Port Operation**

The Local port has 8 input (LSTi0-7) and 8 output (LSTo0-7) data streams. Similarly, the Backplane port has 8 input (BSTi0-7) and 8 output (BSTo0-7) data streams. All the streams operate at 32.768 Mbps. The timing of the input and output clocks and frame pulses is shown in Figure 7, "Input and Output (Generated) Frame Pulse Alignment" on page 17. The input traffic are aligned based on the  $\overline{FP8i}$  and  $\overline{C8i}$  input timing signals, while the output traffic are aligned based on the FP8o and C8o output timing signals.

### **2.1.6.1 Local Output Port**

Operation of stream data in Connection Mode or Message Mode is determined by the state of the LMM bit of the Local Connection Memory. The channel high impedance state is controlled by the LE bit of the Local Connection Memory. The data source (e.g., from the Local or Backplane Data Memory) is determined by the LSRC bit of the Local Connection Memory. Refer to Section 8.1, Local Connection Memory, and Section 11.3, Local Connection Memory Bit Definition for more details.

### **2.1.6.2 Backplane Output Port**

Operation of stream data in Connection Mode or Message Mode is determined by the state of the BMM bit of the Backplane Connection Memory and the channel high impedance state is controlled by the BE bit of the Backplane Connection Memory. The data source (e.g., from the Local or Backplane Data Memory) is determined by the BSRC bit of the Backplane Connection Memory. Refer to Section 8.2, Backplane Connection Memory and Section 11.4, Backplane Connection Memory Bit Definition for more details.

### **2.2 Frame Pulse Input and Master Input Clock Timing**

The input frame pulse (FP8i) is an 8 kHz input signal active for 122 ns or 244 ns at the frame boundary. The FPW bit in the Control Register must be set according to the applied pulse width. See Pin Description and Table 11, "Control Register Bits" on page 32 for details.

The active state and timing of FP8i can conform either to the ST-BUS or to the GCI-Bus as shown in Figure 6, "ST-BUS and GCI-Bus Input Timing Diagram". The ZL50052 device will automatically detect whether an ST-BUS or a GCI-Bus style frame pulse is being used for the master frame pulse (FP8i). The output frame pulses (FP8o and FP16o) are always of the same style (ST-BUS or GCI-Bus) as the input frame pulse. The active edge of the input clock (C8i) shall be selected by the state of the Control Register bit C8IPOL.

Note that the active edge of ST-BUS is falling edge, which is the default mode of the device, while GCI-Bus uses rising edge as the active edge. Although GCI frame pulse will be automatically detected, to fully conform to GCI-Bus operation, the device should be set to use C8i rising edge as the active edge (by setting bit C8IPOL HIGH) when GCI-Bus is used.

For the purposes of describing the device operation, the remaining part of this document assumes the ST-BUS frame pulse format with a single width frame pulse of 122ns and a falling active clock-edge, unless explicitly stated otherwise.

In addition, the device provides FP8o, FP16o, C8o and C16o outputs to support external devices which connect to the output ports. The generated frame pulses (FP8o, FP16o) will be provided in the same format as the master frame pulse (FP8i). The polarity of C8o and C16o, at the frame boundary, can be controlled by the Control Register bit, COPOL. An analog phase lock loop (APLL) is used to multiply the input clock frequency on C8i to generate an internal clock signal operating at 131.072 MHz.



**Figure 6 - ST-BUS and GCI-Bus Input Timing Diagram**

### **2.3 Input Frame Pulse and Generated Frame Pulse Alignment**

The ZL50052 accepts a frame pulse (FP8i) and generates two frame pulse outputs, FP8o and FP16o, which are aligned to the master frame pulse. There is a constant throughput delay for data being switched from the input to the output of the device such that data which is input during Frame N is output during Frame  $N+2$ .

For further details of frame pulse conditions and options, see Section 13.1, Control Register (CR), Figure 15, "Frame Boundary Conditions, ST-BUS Operation", and Figure 16, "Frame Boundary Conditions, GCI-Bus Operation".



#### **Figure 7 - Input and Output (Generated) Frame Pulse Alignment**

Figure 7 illustrates the input and output frame pulse alignment. The  $t_{FBOS}$  is the offset between the input frame pulse, FP8i, and the generated output frame pulse, FP8o. Refer to the "AC Electrical Characteristics", on page 47. Note that although this figure shows the traditional setups of the frame pulses and clocks for both ST-BUS and GCI-Bus configurations, the devices can be configured to accept/generate double-width frame pulses (if the FPW bit in the Control Register is set) as well as to use the opposite clock edge for frame-boundary determination (using the C8IPOL and COPOL bits in the Control Register). See the timing diagrams in "AC Electrical Characteristics", on page 47 for all of the available configurations.

### **2.4 Jitter Tolerance Improvement Circuit - Frame Boundary Discriminator**

To improve the jitter tolerance of the ZL50052, a Frame Boundary Discriminator (FBD) circuit was added to the device. This circuit is enabled by setting the Control Register bit FBDEN to HIGH. By default the FBD is disabled.

The FBD can operate in two modes, as controlled by the FBD\_MODE[2:0] bits of the Control Register. When bits FBD MODE[2:0] are set to 000<sub>B</sub>, the FBD is set to handle lower frequency jitter only (<8 kHz). When bits FBD\_MODE[2:0] are set to 111<sub>B</sub>, the FBD can handle both low frequency and high frequency jitter. All other values are reserved. These bits are ignored when bit FBDEN is LOW. It is strongly recommended that if bit FBDEN is set HIGH, bits FBD\_MODE[2:0] should be set to 111<sub>B</sub> to improve the high frequency jitter handling capability.

To achieve the best jitter tolerance performance, it is also recommended that the input data sampling point be optimized. In most applications, the optimum sampling point is 1/2 instead of the default 3/4 (it can be changed by programming all the LIDR and BIDR registers). This will give more allowance for sampling point variations caused by jitter. There are, however, some cases where data experiences more delay than the timing signals. A common example occurs when multiple data lines are tied together to form bi-directional buses. The large bus loading may cause data to be delayed. If this is the case, the optimum sampling point may be 3/4 or 4/4 instead of 1/2. The optimum sampling point is dependent on the application. The user should optimize the sampling point to achieve the best jitter tolerance performance.

# **2.5 Input Clock Jitter Tolerance**

Jitter tolerance can not be accurately represented by just one number. Jitter of the same amplitude but different frequency spectrum can have different effect on the operation of a device. For example, a device that can tolerate 20 ns of jitter of 10 kHz frequency may only be able to tolerate 10ns of jitter of 1 MHz frequency. Therefore, jitter tolerance should be represented as a spectrum over frequency. The highest possible jitter frequency is half of the carrier frequency. In the case of the ZL50052, the input clock is 8.192 MHz, and the jitter associated with this clock can have the highest frequency component at 4.096 MHz.

Tolerance of jitter of different frequencies are shown in the "AC Electrical Characteristics" section, table "Input Clock Jitter Tolerance" on page 54. The Jitter Tolerance Improvement Circuit was enabled (Control Register, bit FBDEN set HIGH, and bits FBD\_MODE[2:0] set to  $111_B$ ), and the sampling point was optimized.

# **3.0 Input and Output Offset Programming**

Various registers are used to control the input sampling point (delay) and the output advancement for the Local and Backplane streams. The following sections explain the details of these offset programming features.

### **3.1 Input Offsets**

Control of the Input Bit Delay allows each input stream to have a different frame boundary with respect to the master frame pulse, FP8i. Each input stream can be individually delayed by up to 7 3/4 bits with a resolution of 1/4 bit of the bit period.

### **3.1.1 Input Bit Delay Programming (Backplane and Local Input Streams)**

Input Bit Delay Registers LIDR0 - 7 and BIDR0 - 7 work in conjunction with the SMPL\_MODE bit in the Control Register to allow users to control input bit fractional delay as well as input bit sample point selection for greater flexibility when designing switch matrices for high speed operation.

When SMPL\_MODE = LOW (input bit fractional delay mode) , bits LID[4:0] and BID[4:0] in the LIDR0 - 7 and BIDR0 - 7 registers respectively define the input bit fractional delay of the corresponding Local and Backplane stream. The total delay can be up to 7 3/4 bits with a resolution of 1/4 bit at the selected data rate. When SMPL\_MODE = HIGH (sampling point select mode), bits LID[1:0] and BID[1:0] define the input bit sampling point of the stream. The sampling point can be programmed at the 3/4, 4/4, 1/4 or 2/4 bit location to allow better tolerance for input jitter. Bits LID[4:2] and BID[4:2] define the integer input bit delay, with a maximum value of 7 bits at a resolution of 1 bit.

Refer to Figure 8 for Input Bit Delay Timing at 32 Mbps data rates.

Refer to Figure 9 for Input Sampling Point Selection Timing at 32 Mbps data rates.



**Figure 8 - Backplane and Local Input Bit Delay Timing Diagram for Data Rate of 32 Mbps**



**Figure 9 - Backplane and Local Input Bit Delay or Sampling Point Selection Timing Diagram for Data Rate of 32 Mbps**

### **3.2 Output Advancement Programming (Backplane and Local Output Streams)**

This feature is used to advance the output channel alignment of individual Local or Backplane output streams with respect to the frame boundary FP8o. Each output stream has its own advancement value that can be programmed by the Output Advancement Registers. The output advancement selection is useful in compensating for various parasitic loading on the serial data output pins.

The Local and Backplane Output Advancement Registers, LOAR0 - LOAR7 and BOAR0 - BOAR7, are used to control the Local and Backplane output advancement respectively. The advancement is determined with reference to the internal system clock rate (131.072 MHz). The advancement can be 0, -1 cycle, -2 cycles or -3 cycles, which converts to approximately 0 ns, -7.6 ns, -15 ns or -23 ns as shown in Figure 10.



**Figure 10 - Local and Backplane Output Advancement Timing Diagram for Data Rate of 32 Mbps**

# **4.0 Port High-Impedance Control**

The input pins, **LORS** and **BORS**, select whether the Local (**LSTo0-7**) and Backplane (**BSTo0-7**) output streams, respectively, are set to high impedance at the output of the device itself, or are always driven (active HIGH or active LOW).

Setting **LORS/BORS** to a LOW state will configure the output streams, **LSTo0-7/BSTo0-7,** to transmit bi-state channel data.

Setting **LORS/BORS** to a HIGH state will configure the output streams, **LSTo0-7/BSTo0-7,** of the device to invoke a high impedance output on a per-channel basis. The Local/Backplane Output Enable Bit (**LE/BE**) of the Local/Backplane Connection Memory has direct per-channel control on the high impedance state of the Local/Backplane output streams, **L/BSTo0-7**. Programming a LOW state in the connection memory LE/BE bit will set the stream output of the device to high impedance for the duration of the channel period. See "Local Connection Memory Bit Definition", on page 29 and "Backplane Connection Memory Bit Definition", on page 30 for programming details.

The state of the **LORS/BORS** pin is detected and the device configured accordingly during a **RESET** operation, e.g., following power-up. The **LORS/BORS** pin is an asynchronous input and is expected to be hard-wired for a particular system application, although it may be driven under logic control if preferred.

The Local/Backplane output enable control in order of highest priority is: RESET, ODE, OSB, LE/BE.





| <b>RESET</b><br>(input pin) | <b>ODE</b><br>(input pin) | <b>OSB</b><br>(Control<br><b>Register bit)</b> | LE/BE<br>(Local /<br><b>Backplane</b><br><b>Connection</b><br>Memory bit) | <b>LORS/BORS</b><br>(input pin) | <b>LSTo0-7/</b><br><b>BSTo0-7</b> |  |  |
|-----------------------------|---------------------------|------------------------------------------------|---------------------------------------------------------------------------|---------------------------------|-----------------------------------|--|--|
|                             |                           | 0                                              | Χ                                                                         |                                 | $HI-Z$                            |  |  |
|                             |                           |                                                | ŋ                                                                         |                                 | <b>HIGH</b>                       |  |  |
|                             |                           |                                                |                                                                           |                                 | $HI-Z$                            |  |  |
|                             |                           |                                                |                                                                           |                                 | <b>ACTIVE</b><br>(HIGH or LOW)    |  |  |

**Table 1 - Local and Backplane Output Enable Control Priority (continued)**

# **5.0 Data Delay Through the Switching Paths**

Serial data which goes into the device is converted into parallel format and written to consecutive locations in the data memory. Each data memory location corresponds to the input stream and channel number. Channels written to any of the buffers during Frame N will be read out during Frame N+2. The input bit delay and output bit advancement have no impact on the overall data throughput delay.

In the following paragraphs, the data throughput delay (**T**) is represented as a function of ST-BUS frames, input channel number, (**m**), and output channel number (**n**). For 32.768 Mbps data rate, there are 512 channels on each stream. The input channel number (**m**) and output channel number (**n**) can therefore have a range of 0 to 511. The data throughput delay under various input channel and output channel conditions can be summarized as:

 $T = 2$  frames  $+ (n - m)$ 

The data throughput delay (**T**) is: **T = 2 frames + (n - m)**. Assuming that **m** (input channel) and **n** (output channel) are equal, we have the figure below, in which the delay between the input data being written and the output data being read is exactly 2 frames.



**Figure 11 - Data Throughput Delay with Input Ch0 Switched to Output Ch0**

Assuming that **n** (output channel) is greater than **m** (input channel), we have the figure below, in which the delay time between the input channel being written and the output channel being read exceeds 2 frames.





Assuming that **n** (output channel) is less than **m** (input channel), we have the figure below, in which the delay time between the input channel being written and the output channel being read is less than 2 frames.





### **6.0 Microprocessor Port**

The 8 K switch family supports non-multiplexed Motorola type microprocessor buses. The microprocessor port consists of a 16-bit parallel data bus (**D0-15**), a 15-bit address bus (**A0-14**) and four control signals (**CS, DS, R/W** and **DTA**). The data bus provides access to the internal registers, the Backplane Connection and Data Memories, and the Local Connection and Data Memories. Each memory has 4,096 locations. See Table 5, Address Map for Data and Connection Memory Locations  $(A14 = 1)$ , for the address mapping.

Each Connection Memory can be read or written via the 16-bit microprocessor port. The Data Memories can only be read (but not written) from the microprocessor port.

To prevent the bus 'hanging', in the event of the switch not receiving a master clock, the microprocessor port shall complete the DTA handshake when accessed, but any data read from the bus will be invalid.

# **7.0 Device Power-Up, Initialization and Reset**

### **7.1 Power-Up Sequence**

The recommended power-up sequence is for the  $V_{DD\_IO}$  supply (nominally +3.3 V) to be established before the power-up of the V<sub>DD\_PLL</sub> and V<sub>DD\_CORE</sub> supplies (nominally +1.8 V). The V<sub>DD\_PLL</sub> and V<sub>DD\_CORE</sub> supplies may be powered-up simultaneously, but neither should 'lead' the  $V_{DD-IO}$  supply by more than 0.3 V.

All supplies may be powered-down simultaneously.

### **7.2 Initialization**

Upon power-up, the device should be initialized by applying the following sequence:

- 1 Ensure the **TRST** pin is permanently LOW to disable the JTAG TAP controller.
- 2 Set **ODE** pin to LOW. This sets the **LSTo0-7** outputs to HIGH or high impedance, dependent on the **LORS** input value, and sets the **BSTo0-7** outputs to HIGH or high impedance, dependent on **BORS**  input value. Refer to Pin Description for details of the **LORS** and **BORS** pins.
- 3 Reset the device by asserting the **RESET** pin to zero for at least two cycles of the input clock, **C8i**. A delay of an additional 250 µs must also be applied before the first microprocessor access is performed following the de-assertion of the **RESET** pin; this delay is required for determination of the input frame pulse format.
- 4 Use the Block Programming Mode to initialize the Local and the Backplane Connection Memories. Refer to Section 8.3, Connection Memory Block Programming.
- 5 Set **ODE** pin to HIGH after the connection memories are programmed to ensure that bus contention will not occur at the serial stream outputs.

### **7.3 Reset**

The **RESET** pin is used to reset the device. When set LOW, an asynchronous reset is applied to the device. It is then synchronized to the internal clock. During the reset period, depending on the state of input pins **LORS** and **BORS**, the output streams **LSTo0-7** and **BSTo0-7** are set to HIGH or high impedance, and all internal registers and counters are reset to the default state.

The **RESET** pin must remain LOW for two input clock cycles (**C8i**) to guarantee a synchronized reset release. A delay of an additional 250 us must also be waited before the first microprocessor access is performed following the de-assertion of the **RESET** pin; this delay is required for determination of the frame pulse format.

In addition, the reset signal must be de-asserted less than 12 us after the frame boundary or more than 13us after the frame boundary, as illustrated in Figure 14. This can be achieved, for example, by synchronizing the de-assertion of the reset signal with the input frame pulse **FP8i**.



**Figure 14 - Hardware RESET De-assertion**

# **8.0 Connection Memory**

The device includes two connection memories, the Local Connection Memory and the Backplane Connection Memory.

### **8.1 Local Connection Memory**

The Local Connection Memory (LCM) is a 16-bit wide memory with 4,096 memory locations to support the Local output port. The most significant bit of each word, bit[15], selects the source stream from either the Backplane (LSRC = LOW) or the Local (LSRC = HIGH) port and determines the Backplane-to-Local or Local-to-Local data routing. Bits[14:13] select the control modes of the Local output streams, the per-channel Message Mode and the per-channel high impedance output control modes. In Connection Mode (bit[14] = LOW), bits[12:0] select the source stream and channel number as detailed in Table 2. In Message Mode (bit[14] = HIGH), bits[12:8] are unused and bits[7:0] contain the message byte to be transmitted. Bit[13] must be HIGH for Message Mode to ensure that the output channel is not tri-stated.

### **8.2 Backplane Connection Memory**

The Backplane Connection Memory (BCM) is a 16-bit wide memory with 4,096 memory locations to support the Backplane output port. The most significant bit of each word, bit[15], selects the source stream from either the Backplane (BSRC = HIGH) or the Local (BSRC = LOW) port and determines the Local-to-Backplane or Backplane-to-Backplane data routing. Bit[14:13] select the control modes of the Backplane output streams, namely the per-channel Message Mode and the per-channel high impedance output control mode. In Connection Mode (bit[14] = LOW), bits[12:0] select the source stream and channel number as detailed in Table 2. In Message Mode (bit[14] = HIGH), bits[12:8] are unused and bits[7:0] contain the message byte to be transmitted. Bit[13] must be HIGH for Message Mode to ensure that the output channel is not tri-stated.

The Control Register bits MS[2:0] must be set to 000 to select the Local Connection Memory for the write and read operations via the microprocessor port. The Control Register bits MS[2:0] must be set to 001 to select the Backplane Connection Memory for the write and read operations via the microprocessor port. See Section 6.0, Microprocessor Port, and Section 13.1, Control Register (CR) for details on microprocessor port access.



#### **Table 2 - Local and Backplane Connection Memory Configuration**

### **8.3 Connection Memory Block Programming**

This feature allows fast, simultaneous, initialization of the Local and Backplane Connection Memories after power-up. When the Memory Block Programming mode is enabled, the contents of the Block Programming Register (BPR) will be loaded into the connection memories. See Table 11 and Table 12 for details of the Control Register and Block Programming Register values, respectively.

#### **8.3.1 Memory Block Programming Procedure**

- Set the **MBP** bit in the Control Register from LOW to HIGH.
- Set the **BPE** bit to HIGH in the Block Programming Register (BPR). The Local Block Programming data bits, **LBPD[2:0]**, of the Block Programming Register, will be loaded into bits[15:13] of the Local Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 3.



#### **Table 3 - Local Connection Memory in Block Programming Mode**

The Backplane Block Programming data bits, **BBPD[2:0]**, of the Block Programming Register, will be loaded into bits[15:13] respectively, of the Backplane Connection Memory. The remaining bit positions are loaded with zeros as shown in Table 4.

|       |       |       | 12 | 10 |  |  | 9 8 7 6 5 4 3 2 1 0   |  |  |  |
|-------|-------|-------|----|----|--|--|-----------------------|--|--|--|
| BBPD2 | BBPD1 | BBPD0 |    |    |  |  | 0 0 0 0 0 0 0 0 0 0 0 |  |  |  |

**Table 4 - Backplane Connection Memory in Block Programming Mode**

The Block Programming Register bit, **BPE** will be automatically reset LOW within 125 µs, to indicate completion of memory programming.

The Block Programming Mode can be terminated at any time prior to completion by clearing the **BPE** bit of the Block Programming Register or the **MBP** bit of the Control Register.

Note that the default values (LOW) of **LBPD[2:0]** and **BBPD[2:0]** of the Block Programming Register, following a device reset, can be used.

During reset, all output channels go HIGH or high impedance, depending on the value of the LORS and BORS pins, irrespective of the values in bits[14:13] of the connection memory.

### **9.0 Memory Built-In-Self-Test (BIST) Mode**

As operation of the memory BIST will corrupt existing data, this test must only be instigated when the device is placed "out-of-service" or isolated from live traffic.

The memory BIST mode is enabled through the microprocessor port (**Section 13.7, Memory BIST Register**). Internal BIST memory controllers generate the memory test pattern (S-march) and control the memory test. The memory test result is monitored through the Memory BIST Register.

# **10.0 JTAG Port**

The ZL50052 JTAG interface conforms to the IEEE 1149.1 standard. The operation of the boundary-scan circuit shall be controlled by an external Test Access Port (TAP) Controller.

### **10.1 Test Access Port (TAP)**

The Test Access Port (TAP) consists of four input pins and one output pin described as follows:

#### • **Test Clock Input (TCK)**

**TCK** provides the clock for the TAP Controller and is independent of any on-chip clock. **TCK** permits the shifting of test data into or out of the Boundary-Scan register cells under the control of the TAP Controller in Boundary-Scan Mode.

#### • **Test Mode Select Input (TMS)**

The TAP controller uses the logic signals applied to the **TMS** input to control test operations. The TMS signals are sampled at the rising edge of the TCK pulse. This pin in internally pulled to V<sub>DD\_IO</sub> when not driven from an external source.

#### • **Test Data Input (TDi)**

Depending on the previously applied data to the **TMS** input, the serial input data applied to the **TDi** port is connected either to the Instruction Register or to a Test Data Register. Both registers are described in Section 10.2, TAP Registers. The applied input data is sampled at the rising edge of **TCK** pulses. This pin is internally pulled to  $V_{DD-IO}$  when not driven from an external source.

#### • **Test Data Output (TDo)**

Depending on the previously applied sequence to the **TMS** input, the contents of either the instruction register or data register are serially shifted out towards the **TDo**. The data out of the **TDo** is clocked on the falling edge of the **TCK** pulses. When no data is shifted through the boundary scan cells, the **TDo** output is set to a high impedance state.

#### • **Test Reset (TRST)**

**TRST** provides an asynchronous Reset to the JTAG scan structure. This pin is internally pulled high when not driven from an external source. This pin MUST be pulled low for normal operation.

### **10.2 TAP Registers**

The ZL50052 implements the public instructions defined in the IEEE-1149.1 standard with the provision of an Instruction Register and three Test Data Registers.

#### **10.2.1 Test Instruction Register**

The JTAG interface contains a 4-bit instruction register. Instructions are serially loaded into the Instruction Register from the **TDi** pin when the TAP Controller is in the shift-IR state. Instructions are subsequently decoded to achieve two basic functions: to select the Test Data Register to operate while the instruction is current, and to define the serial Test Data Register path to shift data between **TDi** and **TDo** during data register scanning. Please refer to Figure 24 for JTAG test port timing.

#### **10.2.2 Test Data Registers**

#### **10.2.2.1 The Boundary-Scan Register**

The Boundary-Scan register consists of a series of Boundary-Scan cells arranged to form a scan path around the boundary of the ZL50052 core logic.

### **10.2.2.2 The Bypass Register**

The Bypass register is a single stage shift register to provide a 1-bit path from **TDi** to **TDo**.

### **10.2.2.3 The Device Identification Register**

The JTAG device ID for the ZL50052 is  $0C38414B_H$ .

Version, Bits <31:28>: 0000

Part No., Bits <27:12>: 1100 0011 1000 0100

Manufacturer ID, Bits <11:1>: 0001 0100 101

Header, Bit <0> (LSB): 1

### **10.3 Boundary Scan Description Language (BSDL) File**

A Boundary Scan Description Language (BSDL) file is available from Zarlink Semiconductor to aid in the use of the IEEE 1149.1 test interface.

### **11.0 Memory Address Mappings**

When the most significant bit, A14, of the address bus is set to '1', the microprocessor performs an access to one of the device's internal memories. The Control Register bits MS[2:0] indicate which memory (Local Connection, Local Data, Backplane Connection, or Backplane Data) is being accessed. Address bits A0-A13 indicate which location within the particular memory is being accessed.



#### **Table 5 - Address Map for Data and Connection Memory Locations (A14 = 1)**

The device contains two data memory blocks, one for received Backplane data and one for received Local data. For all data rates, the received data is converted to parallel format by internal serial-to-parallel converters and stored sequentially in the relevant data memory.

### **11.1 Local Data Memory Bit Definition**

The 8-bit Local Data Memory (LDM) has 4,096 positions. The locations are associated with the Local input streams and channels. As explained in the section above, address bits A13-A0 of the microprocessor define the addresses of the streams and the channels. The LDM is read-only and configured as follows:



#### **Table 6 - Local Data Memory (LDM) Bits**

Note that the Local Data Memory is actually an 8-bit wide memory. The most significant 8 bits expressed in the table above are presented to provide 16-bit microprocessor read accesses.

### **11.2 Backplane Data Memory Bit Definition**

The 8-bit Backplane Data Memory (BDM) has 4,096 positions. The locations are associated with the Backplane input streams and channels. As explained previously, address bits A13-A0 of the microprocessor define the addresses of the streams and the channels. The BDM is read-only and configured as follows:



#### **Table 7 - Backplane Data Memory (BDM) Bits**

Note that the Backplane Data Memory is actually an 8-bit wide memory. The most significant 8 bits expressed in the table above are presented to provide 16-bit microprocessor read accesses.

### **11.3 Local Connection Memory Bit Definition**

The Local Connection Memory (LCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Local output stream and channel. The bit definition for each 16-bit word is presented in Table 8 for Source-to-Local connections.

The most-significant bit in the memory location, LSRC, selects the switch configuration for Backplane-to-Local or Local-to-Local. When the per-channel Message Mode is selected (LMM memory bit = HIGH), the lower byte of the LCM word (LCAB[7:0]) will be transmitted as data on the output stream (LSTo0-7) in place of data defined by the Source Control, Stream and Channel Address bits.



#### **Table 8 - LCM Bits for Source-to-Local Switching**

### **11.4 Backplane Connection Memory Bit Definition**

The Backplane Connection Memory (BCM) has 4,096 addresses of 16-bit words. Each address, accessed through bits A13-A0 of the microprocessor port, is allocated to an individual Backplane output stream and channel. The bit definition for each 16-bit word is presented in Table 9 for Source-to-Backplane connections.

The most-significant bit in the memory location, BSRC, selects the switch configuration for Local-to-Backplane or Backplane-to-Backplane. When the per-channel Message Mode is selected (BMM memory bit = HIGH), the lower byte of the BCM word (BCAB[7:0]) will be transmitted as data on the output stream (BSTo0-7) in place of data defined by the Source Control, Stream and Channel Address bits.





#### **Table 9 - BCM Bits for Source-to-Backplane Switching**

# **12.0 Internal Register Mappings**

When the most significant bit, A14, of the address bus is set to '0', the microprocessor is performing an access to one of the device's internal registers. Address bits A13-A0 indicate which particular register is being accessed.



**Table 10 - Address Map for Registers (A14 = 0)**

# **13.0 Detailed Register Descriptions**

This section describes the registers that are used in the device.

### **13.1 Control Register (CR)**

Address  $0000_H$ .

The Control Register defines which memory is to be accessed. It initiates the memory block programming mode and selects the Backplane and Local data rate modes. The Control Register (**CR**) is configured as follows:



#### **Table 11 - Control Register Bits**



**Table 11 - Control Register Bits (continued)**



**Figure 15 - Frame Boundary Conditions, ST-BUS Operation**



**Figure 16 - Frame Boundary Conditions, GCI-Bus Operation**

### **13.2 Block Programming Register (BPR)**

Address  $0001_H$ .

The Block Programming Register stores the bit patterns to be loaded into the connection memories when the Memory Block Programming feature is enabled. The BPE, LBPD[2:0] and BBPD[2:0] bits in the BPR register must be defined in the same write operation.

The BPE bit is set HIGH to commence the block programming operation. Programming is completed in one frame period and may be initiated at any time within a frame. The BPE bit returns to LOW to indicate that the block programming function has completed.

When BPE is HIGH, no other bits of the BPR register may be changed for at least a single frame period, except to abort the programming operation. The programming operation may be aborted by setting either BPE to LOW, or the Control Register bit, MBP, to LOW.

The **BPR** register is configured as follows.



**Table 12 - Block Programming Register Bits**

### **13.3 Local Input Bit Delay Registers (LIDR0 to LIDR7)**

Addresses  $0023_H$  to  $002A_H$ .

There are 8 Local Input Delay Registers (LIDR0 to LIDR7).

When the SMPL\_MODE bit in the Control Register is LOW, the input data sampling point defaults to the 3/4 bit location and LIDR0 to LIDR7 define the input bit and fractional bit delay of each Local stream. The possible bit delay adjustment is up to 7 3/4 bits, in steps of 1/4 bit.

When the SMPL\_MODE bit is HIGH, LIDR0 to LIDR7 define the input bit sampling point as well as the integer bit delay of each Local stream. The input bit sampling point can be adjusted in 1/4 bit increments. The bit delay can be adjusted in 1-bit increments from 0 to 7 bits.

The **LIDR0 to LIDR7** registers are configured as follows:



#### **Table 13 - Local Input Bit Delay Register (LIDRn) Bits**

### **13.3.1 Local Input Delay Bits 4-0 (LID[4:0])**

When SMPL\_MODE = LOW, these five bits define the amount of input bit delay adjustment that the receiver uses to sample each input. Input bit delay adjustment can range up to 7 3/4 bit periods forward, with resolution of 1/4 bit period. The default sampling point is at the 3/4 bit location.

This can be described as: **no. of bits delay = LID[4:0] / 4** For example, if LID[4:0] is set to 10011 (19), the input bit delay = 19  $* 1/4 = 4^3/4$ .

When SMPL\_MODE = HIGH, the binary value of LID[1:0] refers to the input bit sampling point (1/4 to 4/4). LID[4:2] refers to the integer bit delay value (0 to 7 bits). This means that bits can be delayed by an integer value of up to 7 and that the sampling point can vary from 1/4 to 4/4 in 1/4 bit increments.

Table 14 illustrates the bit delay and sampling point selection.

ZL50052 Data Sheet



**Table 14 - Local Input Bit Delay and Sampling Point Programming Table**

### **13.4 Backplane Input Bit Delay Registers (BIDR0 to BIDR7)**

Addresses  $0063_H$  to  $006A_H$ 

There are 8 Backplane Input Delay Registers (BIDR0 to BIDR7).

When the SMPL\_MODE bit in the Control Register is LOW, the input data sampling point defaults to the 3/4 bit location and BIDR0 to BIDR7 define the input bit and fractional bit delay of each Backplane stream. The possible bit delay adjustment is up to 7 3/4 bits, in steps of 1/4 bit.

When the SMPL\_MODE bit is HIGH, BIDR0 to BIDR7 define the input bit sampling point as well as the integer bit delay of each Backplane stream. The input bit sampling point can be adjusted in 1/4 bit increments. The bit delay can be adjusted in 1-bit increments from 0 to 7 bits.

The **BIDR0 to BIDR7** registers are configured as follows:





### **13.4.1 Backplane Input Delay Bits 4-0 (BID[4:0])**

When SMPL\_MODE = LOW, these five bits define the amount of input bit delay adjustment that the receiver uses to sample each input. Input bit delay adjustment can range up to 7 3/4 bit periods forward, with resolution of 1/4 bit period. The default sampling point is at the 3/4 bit location.

This can be described as: **no. of bits delay = BID[4:0] / 4**

For example, if BID[4:0] is set to 10011 (19), the input bit delay = 19  $* 1/4 = 4^3/4$ .

When SMPL\_MODE = HIGH, the binary value of BID[1:0] refers to the input bit sampling point (1/4 to 4/4). BID[4:2] refers to the integer bit delay value (0 to 7 bits). This means that bits can be delayed by an integer value of up to 7 and that the sampling point can vary from 1/4 to 4/4 in 1/4 bit increments.

Table 16 illustrates the bit delay and sampling point selection.



**Table 16 - Backplane Input Bit Delay and Sampling Point Programming Table**

### **13.5 Local Output Advancement Registers (LOAR0 to LOAR7)**

Addresses  $0083_H$  to  $008A_H$ .

8 Local Output Advancement Registers (LOAR0 to LOAR7) allow users to program the output advancement for output data streams LSTo0 to LSTo7. The possible adjustment is -1 (7.6 ns), -2 (15 ns) or -3 (23 ns) cycles of the internal system clock (131.072 MHz).

The **LOAR0** to **LOAR7** registers are configured as follows:



**Table 17 - Local Output Advancement Register (LOAR) Bits**

#### **13.5.1 Local Output Advancement Bits 1-0 (LOA1-LOA0)**

The binary value of these two bits indicates the amount of offset that a particular stream output can be advanced with respect to the output frame boundary. When the advancement is 0, the serial output stream has the normal alignment with the generated frame pulse FP8o.



**Table 18 - Local Output Advancement (LOAR) Programming Table**

### **13.6 Backplane Output Advancement Registers (BOAR0 - BOAR7)**

#### Addresses  $00A3_H$  to  $00AA_H$

8 Backplane Output Advancement Registers (BOAR0 to BOAR7) allow users to program the output advancement for output data streams BSTo0 to BSTo7. The possible adjustment is -1 (7.6 ns), -2 (15 ns) or -3 (23 ns) cycles of the internal system clock (131.072 MHz).

The **BOAR0** to **BOAR7** registers are configured as follows:





#### **13.6.1 Backplane Output Advancement Bits 1-0 (BOA1-BOA0)**

The binary value of these two bits indicates the amount of offset that a particular stream output can be advanced with respect to the output frame boundary. When the advancement is 0, the serial output stream has the normal alignment with the generated frame pulse FP8o.



**Table 20 - Backplane Output Advancement (BOAR) Programming Table**

# **13.7 Memory BIST Register**

Address  $014D_H$ .

The Memory BIST Register enables the self-test of chip memory. Two consecutive write operations are required to start MBIST: the first with only bit 12 (LV\_TM) set HIGH (i.e. 1000h); the second with bit 12 maintained HIGH but with the required start bit(s) also set HIGH.

The **MBISTR** register is configured as follows:







### **Table 21 - Memory BIST Register (MBISTR) Bits (continued)**

### **13.8 Device Identification Register**

Address 3FFF<sub>H</sub>.

The Device Identification Register stores the binary value of the silicon revision number and the Device ID. This register is read-only. The **DIR** register is configured as follows:



**Table 22 - Device Identification Register (DIR) Bits**

# **14.0 DC Electrical Characteristics**

#### **Absolute Maximum Ratings\***



**\*** Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

## **Recommended Operating Conditions**



Voltages are with respect to ground  $(V_{SS})$  unless otherwise stated.

### **DC Electrical Parameters**



Voltages are with respect to ground  $(V_{ss})$  unless otherwise stated.

Note 1: Maximum leakage on pins (output or I/O pins in high impedance state) is over an applied voltage (V).

# **15.0 AC Electrical Characteristics**



### **AC Electrical Characteristics** Timing Parameter Measurement: Voltage Levels

# **Input and Output Clock Timing**



# **Input and Output Clock Timing (continued)**





**Figure 17 - Input and Output Clock Timing Diagram for ST-BUS**



**Figure 18 - Input and Output Clock Timing Diagram for GCI-Bus**

**Local and Backplane Data Timing**





**Figure 19 - ST-BUS Local/Backplane Data Timing Diagram (32 Mbps)**



**Figure 20 - GCI-Bus Local/Backplane Data Timing Diagram (32 Mbps)**

# **Local and Backplane Output High-Impedance Timing**



Note 1: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel time taken to discharge  $\mathtt{C_L}.$ 



**Figure 21 - Serial Output and External Control**



**Figure 22 - Output Driver Enable (ODE)**

# **Input Clock Jitter Tolerance**





### **Non-Multiplexed Microprocessor Port Timing**

Note 1: High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel time taken to discharge<br>C<sub>L</sub>.

Note 2: There must be a minimum of 30 ns between CPU accesses, to allow the device to recognize the accesses as separate (i.e., a minimum of 30 ns must separate the de-assertion of DTA (to high) and the assertion of CS and/or DS to initiate the next access).



**Figure 23 - Motorola Non-Multiplexed Bus Timing**

### **AC Electrical Characteristics**†  **- JTAG Test Port Timing**



† Characteristics are over recommended operating conditions unless otherwise stated.



**Figure 24 - JTAG Test Port Timing Diagram**





# **For more information about all Zarlink products visit our Web Site at**

#### **www.zarlink.com**

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable.<br>However, Zarlink assumes no liability for errors that ma

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part<br>of any order or contract nor to be regarded as a represe

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE