

# 2.5V TO 3.3V HIGH PERFORMANCE CLOCK BUFFER

# IDT5V2310

#### **FEATURES:**

- High performance 1:10 clock driver for general purpose applications
- Operates up to 200MHz at VDD = 3.3V
- Pin-to-pin skew < 100ps
- VDD range: 2.3V to 3.6V
- · Output enable glitch suppression
- · Distributes one clock input to two banks of five outputs
- $25\Omega$  on-chip series dampening resistors
- Available in TSSOP package

# NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

### FUNCTIONAL BLOCK DIAGRAM

#### **DESCRIPTION:**

The IDT5V2310 is a high performance, low skew clock buffer that operates up to 200MHz. Two banks of five outputs each provide low skew copies of CLK. Through the use of control pins 1G and 2G, the outputs of banks 1Y(0:4) and 2Y(0:4) can be placed in a low state regardless of CLK input. The device operates in 2.5V and 3.3V environments. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

The IDT5V2310 is characterized for operation from -40°C to +85°C.



 $\label{eq:constraint} The \, \text{IDT} \, \text{logo} \, \text{is a registered trademark of Integrated Device Technology, Inc.}$ 

#### INDUSTRIAL TEMPERATURE RANGE

#### **DECEMBER 2012**

# **PINCONFIGURATION**



### ABSOLUTE MAXIMUM RATINGS(1)

| Symbol | Description                                      | Max              | Unit |
|--------|--------------------------------------------------|------------------|------|
| VDD    | Power Supply Voltage                             | -0.5 to +4.6     | V    |
| VI     | Input Voltage <sup>(2)</sup>                     | -0.5 to VDD +0.5 | V    |
| Vo     | Output Voltage <sup>(2)</sup>                    | -0.5 to VDD +0.5 | V    |
| Ік     | Input Clamp Current<br>Vi < 0 or Vi > VDD        | ±50              | mA   |
| Іок    | Output Clamp Current<br>Vo < 0 or Vo > VoD       | ±50              | mA   |
| lo     | Continuous Total Output Current<br>Vo < 0 to VDD | ±50              | mA   |
| Тѕтс   | Storage Temperature                              | 65 to +150       | °C   |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Not to exceed 4.6V.

# **CAPACITANCE**(TA = +25°C, f = 1MHz, VIN = 0V)

| Parameter | Description                   | Min. | Тур. | Max. | Unit |
|-----------|-------------------------------|------|------|------|------|
| CIN       | Input Capacitance             | _    | 2.5  | —    | рF   |
|           | $V_I = 0V \text{ or } V_{DD}$ |      |      |      |      |

# **FUNCTION TABLE(1)**

|    | Inputs |     | Outp    | outs    |
|----|--------|-----|---------|---------|
| 1G | 2G     | CLK | 1Y(0:4) | 2Y(0:4) |
| L  | L      | Х   | L       | L       |
| Н  | L      | Н   | Н       | L       |
| L  | Н      | Н   | L       | Н       |
| Н  | Н      | Н   | Н       | Н       |

NOTE:

1. H = HIGH Voltage Level L = LOW Voltage Level

X = Don't Care

### **PIN DESCRIPTION**

| TERM             | INAL |                                                                                                                                                                                                                                                                     |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | I/O  | Description                                                                                                                                                                                                                                                         |
| 1G               | Ι    | Output Enable Control for 1Y(0:4) Outputs. This output enable is active HIGH. If this pin is Logic HIGH, the 1Y(0:4) clock outputs will follow the input clock (CLK). If this pin is logic LOW, the 1Y(0:4) outputs will drive low independent of the state of CLK. |
| 2G               | Ι    | Output Enable Control for 2Y(0:4) Outputs. This output enable is active HIGH. If this pin is Logic HIGH, the 2Y(0:4) clock outputs will follow the input clock (CLK). If this pin is logic LOW, the 2Y(0:4) outputs will drive low independent of the state of CLK. |
| 1 <b>Y</b> (0:4) | 0    | Buffered Output Clocks                                                                                                                                                                                                                                              |
| 2Y(0:4)          | 0    | Buffered Output Clocks                                                                                                                                                                                                                                              |
| CLK              | Ι    | Input Reference Frequency                                                                                                                                                                                                                                           |
| GND              |      | Ground                                                                                                                                                                                                                                                              |
| Vdd              | PWR  | DC Power Supply, 2.3V to 3.6V                                                                                                                                                                                                                                       |

# **RECOMMENDED OPERATING RANGE**

| Symbol | Description                  |                    | Min. | Тур. | Max. | Unit |
|--------|------------------------------|--------------------|------|------|------|------|
| Vdd    | Internal Power Supply Voltag | e                  | 2.3  | 2.5  |      | V    |
|        |                              |                    |      | 3.3  | 3.6  |      |
| VIL    | Input Voltage LOW            | VDD = 3V to $3.6V$ |      |      | 0.8  | V    |
|        |                              | VDD = 2.3V to 2.7V |      |      | 0.7  |      |
| Vін    | Input Voltage HIGH           | VDD = 3V to 3.6V   | 2    |      |      | V    |
|        |                              | VDD = 2.3V to 2.7V | 1.7  |      |      |      |
| Vi     | Input Voltage                |                    | 0    |      | Vdd  | V    |
| Іон    | Output Current HIGH          | VDD = 3V to 3.6V   |      |      | -12  | mA   |
|        |                              | VDD = 2.3V to 2.7V |      |      | -6   |      |
| IOL    | Output Current LOW           | VDD = 3V to 3.6V   |      |      | 12   | mA   |
|        |                              | VDD = 2.3V to 2.7V |      |      | 6    |      |
| TA     | Ambient Operating Temperatu  | re                 | -40  |      | +85  | °C   |

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

| Symbol | Parameter                            | Test Conditions                       | Min. | Тур. | Max   | Unit |
|--------|--------------------------------------|---------------------------------------|------|------|-------|------|
| Vik    | InputVoltage                         | Vdd = 3V, In = -18mA                  |      |      | - 1.2 | V    |
| lin    | Input Current                        | $V_I = 0V \text{ or } V_{DD}$         |      |      | ±5    | μA   |
| loo    | Static Device Current <sup>(1)</sup> | CLK = 0V or VDD, Io = 0mA, VDD = 3.3V |      |      | 25    | μA   |

NOTE:

1. For IDD over frequency, see TEST CIRCUIT AND WAVEFORMS.

# DC ELECTRICAL CHARACTERISTICS - $V_{DD} = 3.3V \pm 0.3V$

| Symbol | Parameter                 | Test Cor           | nditions     | Min.      | Typ. <sup>(1)</sup> | Max  | Unit |
|--------|---------------------------|--------------------|--------------|-----------|---------------------|------|------|
|        |                           | VDD = Min. to Max. | Іон = -100μА | VDD - 0.2 |                     |      |      |
| Vон    | HIGH level Output Voltage | Vdd = 3V           | Іон = -12mA  | 2.1       |                     |      | V    |
|        |                           |                    | Iон = -6mA   | 2.4       |                     |      |      |
|        |                           | VDD = Min. to Max. | lol = 100μA  |           |                     | 0.2  |      |
| Vol    | LOW level Output Voltage  | VDD = 3V           | IoL = 12mA   |           |                     | 0.8  | V    |
|        |                           |                    | IoL = 6mA    |           |                     | 0.55 |      |
|        |                           | Vdd = 3V           | Vo = 1V      | -28       |                     |      |      |
| Іон    | HIGH level Output Current | VDD = 3.3V         | Vo = 1.65V   |           | -36                 |      | mA   |
|        |                           | VDD = 3.6V         | Vo = 3.135V  |           |                     | -14  |      |
|        |                           | Vdd = 3V           | Vo = 1.95V   | 28        |                     |      |      |
| lol    | LOW level Output Current  | VDD = 3.3V         | Vo = 1.65V   |           | 36                  |      | mA   |
|        |                           | VDD = 3.6V         | Vo = 0.4V    |           |                     | 14   |      |

NOTE:

1. All typical values are at respective nominal  $V_{\mbox{\scriptsize DD}}.$ 

# DC ELECTRICAL CHARACTERISTICS - $V_{DD} = 2.5V \pm 0.2V$

| Symbol | Parameter                 | Test Cor           | nditions     | Min.      | Typ. <sup>(1)</sup> | Max  | Unit |
|--------|---------------------------|--------------------|--------------|-----------|---------------------|------|------|
| Vон    | HIGH level Output Voltage | VDD = Min. to Max. | Іон = -100μА | VDD - 0.2 |                     |      | V    |
|        |                           | VDD = 2.3V         | Iон = -6mA   | 1.8       |                     |      |      |
| Vol    | LOW level Output Voltage  | VDD = Min. to Max. | loι = 100μA  |           |                     | 0.2  | V    |
|        |                           | VDD = 2.3V         | Iol = 6mA    |           |                     | 0.55 |      |
|        |                           | VDD = 2.3V         | Vo = 1V      | -17       |                     |      |      |
| Іон    | HIGH level Output Current | VDD = 2.5V         | Vo = 1.25V   |           | -25                 |      | mA   |
|        |                           | VDD = 2.7V         | Vo = 2.375V  |           |                     | -10  |      |
|        |                           | VDD = 2.3V         | Vo = 1.2V    | 17        |                     |      |      |
| lol    | LOW level Output Current  | VDD = 2.5V         | Vo = 1.25V   |           | 25                  |      | mA   |
|        |                           | VDD = 2.7V         | Vo = 0.3V    |           |                     | 10   |      |

NOTE:

1. All typical values are at respective nominal  $V \ensuremath{\text{DD}}.$ 

#### TIMING REQUIREMENTS OVER RECOMMENDED RANGE

| Symbol | Parameter       | Test Conditions    | Min. | Тур. | Max | Unit |
|--------|-----------------|--------------------|------|------|-----|------|
| fclk   | Clock Frequency | VDD = 3V to 3.6V   | 0    |      | 200 | MHz  |
|        |                 | VDD = 2.3V to 2.7V | 0    |      | 170 |      |

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE-

# $V_{DD} = 3.3V \pm 0.3V^{(1)}$

| Symbol                | Parameter                 | Test Conditions                | Min. | Typ. <sup>(1)</sup> | Max | Unit |
|-----------------------|---------------------------|--------------------------------|------|---------------------|-----|------|
| <b>t</b> PLH          | CLK to Yx                 | f = 0MHz to 200MHz             | 1.3  |                     | 2.8 | ns   |
| <b>t</b> PHL          |                           |                                |      |                     |     |      |
| tsk(0) <sup>(2)</sup> | Output Skew, Yx to Yx     |                                |      |                     | 100 | ps   |
| tsk(P)                | Pulse Skew                |                                |      |                     | 250 | ps   |
| tsk(PP)               | Part-to-Part Skew         |                                |      |                     | 500 | ps   |
| tR                    | RiseTime                  | Vo = 0.4V to 2V <sup>(3)</sup> | 0.7  |                     | 2   | V/ns |
| tr                    | FallTime                  | Vo = 2V to 0.4V <sup>(3)</sup> | 0.7  |                     | 2   | V/ns |
| tsu                   | G before CLK $\downarrow$ | V(THRESHOLD) = VDD/2           | 0.1  |                     |     | ns   |
| tH                    | G after CLK $\downarrow$  |                                | 0.4  |                     |     |      |

NOTES:

1. All typical values are at respective nominal VDD.

2. This specification is only valid for equal loading of all outputs.

3. Measured at 100MHz.

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE-

# $V_{DD} = 2.5V \pm 0.2V^{(1)}$

| Symbol                | Parameter                | Test Conditions                  | Min. | Typ. <sup>(1)</sup> | Max | Unit |
|-----------------------|--------------------------|----------------------------------|------|---------------------|-----|------|
| <b>t</b> PLH          | CLK to Yx                | f = 0MHz to 170MHz               | 1.5  |                     | 3.5 | ns   |
| <b>t</b> PHL          |                          |                                  |      |                     |     |      |
| tsk(0) <sup>(2)</sup> | Output Skew, Yx to Yx    |                                  |      |                     | 100 | ps   |
| tsk(P)                | Pulse Skew               |                                  |      |                     | 400 | ps   |
| tsk(PP)               | Part-to-Part Skew        |                                  |      |                     | 600 | ps   |
| tR                    | RiseTime                 | Vo = 0.4V to 1.7V <sup>(3)</sup> | 0.5  |                     | 1.4 | V/ns |
| tr                    | FallTime                 | Vo = 1.7V to 0.4V <sup>(3)</sup> | 0.5  |                     | 1.4 | V/ns |
| tsu                   | G before CLK↓            | V(THRESHOLD) = VDD/2             | 0.1  |                     |     | ns   |
| tH                    | G after CLK $\downarrow$ |                                  | 0.4  |                     |     |      |

NOTES:

1. All typical values are at respective nominal  $V_{\text{DD}}.$ 

2. This specification is only valid for equal loading of all outputs.

3. Measured at 100MHz.

# OUTPUT ENABLE GLITCH SUPPRESSION CIRCUIT

The purpose of the glitch suppression circuitry is to ensure the output enable sequence is synchronized with the clock input such that the output buffer will be enabled on the next full period of the input clock (negative edge triggered by the input clock). The G input must be stable one ten - time prior to the falling edge of the CLK for predictable operation.



G (ten, tois) Relative to  $CLK \downarrow$ 

#### **TEST CIRCUITS AND WAVEFORMS**



1. CL includes probe and jig capacitance.

2. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$ 200MHz; Zo = 50 $\Omega$ ; t<sub>F</sub> < 1.2ns; t<sub>F</sub> < 1.2ns.

Test Load Circuit



Voltage Waveforms Propagation Delay Times



Output Skew



Pulse Skew

# PACKAGE DRAWING AND DIMENSIONS (24-PIN TSSOP)





| JEDE        | C VARIATI            | ION                | N        |
|-------------|----------------------|--------------------|----------|
|             | AD                   |                    |          |
| MIN         | NOM                  | MAX                | E        |
| -           | -                    | 1.20               |          |
| .05         | -                    | .15                |          |
| .80         | 1.00                 | 1.05               |          |
| 7.70        | 7.80                 | 7.90               | 4,5      |
|             | A0 000               |                    | 7        |
| (           | 6.40 BSC             | ,                  | 3        |
| 4.30        | 4.40 BSC             | 4.50               | ۍ<br>4,6 |
| 4.30        |                      |                    | -        |
| 4.30        | 4.40                 |                    | -        |
| 4.30        | 4.40<br>.65 BSC      | 4.50               | -        |
| 4.30<br>.19 | 4.40<br>.65 BSC<br>- | 4.50<br>.30        | -        |
| 4.30<br>.19 | 4.40<br>.65 BSC<br>- | 4.50<br>.30<br>.25 | -        |

#### NOTES:

- 1 ALL DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994
- ▲ DATUMS —A— AND —B— TO BE DETERMINED AT DATUM PLANE —H—
- ▲ DIMENSION E TO BE DETERMINED AT SEATING PLANE \_\_\_\_\_
- ▲ DIMENSIONS D AND E1 ARE TO BE DETERMINED AT DATUM PLANE -H-
- DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED .15 mm PER SIDE
- DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED .25 mm PER SIDE
- DETAIL OF PIN 1 IDENTIFIER IS OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED
- LEAD WIDTH DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION IS .08 mm IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .10 AND .25 mm FROM THE LEAD TIP
- 10 ALL DIMENSIONS ARE IN MILLIMETERS
- 11 THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MO-153, VARIATION AA, AB-1, AB, AC, AD & AE

### **MARKING DIAGRAM**









#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>