# <span id="page-0-0"></span>High Voltage White LED Driver with Ambient Light Sensing

The NCP5021 product is a single output boost LED driver capable of driving up to 8 LEDs in series for portable backlight applications.

The built−in DC/DC converter is based on a high efficient PWM boost structure with 32 V output voltage span. It provides a peak 90% efficiency together with a 1% I−LED current tolerance.

#### **Features**

- 2.7 to 5.5 V Input Voltage Range
- 90% Peak efficiency with 4.7  $\mu$ H / 150 m $\Omega$  Inductor
- Gradual Dimming Built−in (Automatic Fade In/Fade Out Effect)
- Integrated Ambient Light Sensing Automatically Adjusts the LCD Backlight Contrast
- Built−in Zero Current Load Leakage under Idle Mode
- Support the Full I2C Protocol with Address Extension
- Tight 1% I−LED Tolerance
- Ultra Thin 0.5 mm QFN16 Package
- This is a Pb−Free Device

### **Typical Applications**

- Cellular Phone, Smartphone
- Portable Media Player (PMP)
- Global Positioning System (GPS)



**Figure 1. Typical Large Display LED Driver**



# ON Semiconductor®

**http://onsemi.com**



**UQFN16 MU SUFFIX CASE 523AF**

#### **MARKING DIAGRAM**



(Note: Microdot may be in either location)



#### **ORDERING INFORMATION**



**†For information on tape and reel specifications,** including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

### **Table 1. PIN DESCRIPTIONS**



1. Using low ESR ceramic capacitor (X5R or better) and low ESR inductor with minimum Eddie losses is mandatory to optimize the DC/DC efficiency.

#### **Table 2. MAXIMUM RATINGS**



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

2. This device series contains ESD protection and exceeds the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22−A114 Machine Model (MM) ±200 V per JEDEC standard: JESD22−A115

3. The maximum package power dissipation limit must not be exceeded.

4. per IPC/JEDEC standard: J−STD−020A.





5. Using low ESR inductor with low Eddy current losses is mandatory to get the high efficiency operation.





6. The external circuit must not force the I<sub>REF or</sub> I<sub>PK</sub> pin voltage either higher or lower than the 1144 mV specified. The reference voltage applies<br>to both IREF and IPK pins.

7. The overall output current tolerance depends upon the accuracy of the external resistor. Using 1% or better resistor is recommended.

8. This parameter guarantees the function for production test purposes.

9. Guaranteed by design and characterized.

10.The ambient sense linearity is guaranteed when the voltage at the output of the internal amplifier is limited to 1.5 V. This voltage is equal to the input voltage times the programmed gain. Beyond this value, the operational amplifier is in the saturation region and the linearity is no longer guaranteed.

**Table 5. DIGITAL PARAMETERS SECTION** (Typical values are referenced to Ta = +25°C, Min & Max values are referenced −40°C to +85°C ambient temperature, unless otherwise noted), operating conditions 2.85 V < Vbat < 5.5 V, unless otherwise noted. (Note 11)



11. Digital inputs undershoot < -0.30 V to ground, Digital inputs overshoot < 0.30 V to V<sub>BAT</sub>

#### **ESD Protection Circuit**

Depending upon the function of the pin, different circuitry is applied. The basic structure are illustrated in Figure 2.





Although the structures are capable to handle the ESD stresses (as defined by the JEDEC specifications), no current or voltage, either DC or AC, beyond the maximum ratings specifications shall be applied to any pin.

#### **DC/DC Operation**

The boost converter is based on a PWM structure to generate the output voltage necessary to drive the series arranged LED. The system includes an open load detection to avoid over voltage situation when the LED are disconnected from the Vout pin. A built−in circuit prevent high inrush current when the system is powered.

The ILED is regulated by means of a built−in current mirror controlled by the digital content of the ILEDREG register. With a typical 1.3 Mhz operation frequency, the converter can run at full power with a tiny  $4.7 \mu$ H inductor. However, cares must be observed, at ESR level, to optimize the total DC/DC conversion efficiency. In particular, the ferrite material shall have limited eddy current losses at high frequency. Depending upon the type of material, the eddy losses in the inductor can range from a low 40 mW to a high 250 mW under the same bias and load conditions.

#### **Table 6. RECOMMENDED INDUCTOR MANUFACTURERS**





**Figure 3. Basic Boost Structure**



**Figure 4. Typical Switching Operation**

Although the total ohmic resistance plays an important role in the losses developed in the converter, the switching losses are key when the operating frequency is beyond a few kilohertz range. To minimize such losses, the internal power NMOS is designed to minimize the dI/dt, thus minimizing the I\*V crossing time. As a consequence, the slope of the positive going voltage −VLX− present at the Lx pin is very fast as well and an overshoot is created since the Schottky rectifier has an intrinsic turn-on time: the voltage keeps going until the diode turns−on, clamping the VLX voltage at the output value. Such a mechanism is depicted

in Figure 5. The proposed Schottky, depicted in the schematic Figure NO TAG, is a good alternative to minimize such an overshoot.

On the other hand, the same overshoot is propagated to the Vout voltage when the system operates under open load condition. As a consequence, it is strongly recommended to implement a simple filter, built with a small footprint resistor, to makes sure that no any uncontrolled operation of the high sensitive pin Vos will happen under the worst case conditions: see Figure [1,](#page-0-0) resistor R5.



**Figure 5. Typical Turn On Time of the Schottky Rectifier**

## **I2C Protocol**

The standard I2C protocol is used to transfer the data from the MCU to the NCP5021. Leaving aside the Acknowledge bit, the NCP5021 chip does not return data back to the MCU.

The physical address of the NCP5021 can be selected as 0111 001X or 0111 010X (the X being the Read / Write identifier as defined by the I2C specification) depending upon the digital status present at the I2CADR pin:

 $-$  I2CADR = Low  $\rightarrow$  address = %0111 0010 = \$72

 $-$  I2CADR = High  $\rightarrow$  address = %0111 0100 = \$74

In order to avoid any risk during the operation, the digital levels are intended to be hardwired either to GND or to Vbat prior to power up the system.

The first byte of the I2C frame shall be selected address (\$72 or \$74) when a Write is send to the chip.

To set up a new output current value, a full frame shall be send by the MCU. The frame contains three consecutive bytes and shall fulfill the I2C specifications (see Figure 6):



An infinite number of register selection / data pair can be send on the I2C port once the physical address has been decoded (see Figure 7). The transmission ends when the STOP signal is send by the SCL/SDA digital code.



**Figure 7. Multi Frames I2C Sequence**

#### **Registers Setup Selection**

The register selection follows the I2C address of a new frame and must be followed by the DATA register. The content of the register selection byte is not stored into the chip and a new one shall be send for every DATA update. The low nibble contains the selected register number as depicted in Table 7. The high nibble is reserved for future use.

The last code \$0F is reserved for ON Semiconductor to control the manufacturing test and access to this register is not permitted outside the ON Semiconductor final test facilities.





┯

## **Table 8. REGISTERS IDENTIFICATION**



#### **ILED Peak Current**

The ILED peak current depends upon the reference current (IREF pin) and the digital contain of the ILEDREG register. The I2C port is used to setup the ILED peak current stored into the ILEDREG register. The load current is derived from the 1144 mV reference voltage provided by the internal Band Gap associated to the external resistor connected across IREF pin and Ground (see Figure 8). The maximum ILED current is given by the internal current mirror ratio (multiplier  $- k -$ ) equal to 250. In other word,

to get a 25 mA maximum, with a full \$1F command, the reference current shall be  $25 \text{ mA}/250 = 100 \mu\text{A}$ . This current is used to calculate the resistor connected between the IREF pin and GND: R<sub>REF</sub> = 1.144 / 100e−6 = 11.44 kΩ. In any case, no voltage shall be forced at IREF pin, either downward or upward.

The tolerance of the external resistor must be 1% or better, with a 100 ppm thermal coefficient, to get the expected overall tolerance.



**Figure 8. Basic Reference Current Source**

NOTE: The  $I_{REF}$  pin must never be biased by an external voltage higher than 1.44 V.

The ILED current is given by Table 9 as a percentage of the maximum programmed ILED value (100% will give 25 mA when Iref =  $100 \mu$ A).

| \$Step | lout % | <b>Step</b> | lout % | \$Step | lout % | \$Step | lout % |
|--------|--------|-------------|--------|--------|--------|--------|--------|
| 00     | 0.00   | 08          | 0.50   | 10     | 3.16   | 18     | 19.95  |
| 01     | 0.10   | 09          | 0.63   | 11     | 3.98   | 19     | 25.12  |
| 02     | 0.13   | 0A          | 0.79   | 12     | 5.01   | 1A     | 31.62  |
| 03     | 0.16   | 0B          | 1.00   | 13     | 6.31   | 1B     | 39.81  |
| 04     | 0.20   | 0C          | 1.26   | 14     | 7.94   | 1C     | 50.12  |
| 05     | 0.25   | 0D          | 1.58   | 15     | 10.00  | 1D     | 63.10  |
| 06     | 0.32   | 0E          | 2.00   | 16     | 12.59  | 1E     | 79.43  |
| 07     | 0.40   | 0F          | 2.51   | 17     | 15.85  | 1F     | 100.00 |

**Table 9. OUTPUT CURRENT PROGRAMMED VALUE (Iout % = F(Step))**



**Figure 9. Typical ILED Programming Curve**

#### **ILEDREG[0..7] I−LED PEAK CURRENT**



**Bits [B7:B5] :** Reserved for future use **Bits [B4:B0] :** ILED peak current setup

#### **Inductor Peak Current**

The peak current flowing into the inductor during normal application is set up by the external resistor  $R_{PCA}$ connected between the  $I_{PK}$  pin and ground.

The maximum  $I_{PK}$  current is given by the internal current mirror ratio (multiplier − kk −) typically equal to 9700. In other word, to get a 750 mA maximum peak current in the inductor, the reference current shall be  $750 \text{ mA}/9700 =$  $79 \mu A$ . This current is used to calculate the resistor connected between the I<sub>PK</sub> pin and GND:  $R_{RFF} = 1.144 /$  $79e-6 = 14.4 kΩ.$ 

The concept depicted in the ILED peak current paragraph applies as well and cares must be observed to avoid any voltage source connection to the IPK pin.

#### **Gradual Dimming**

The purpose of that function is to gradually Increase or Decrease the brightness of the backlight / keyboard LED upon command from the external MCU. The function is activated and controlled by means of the I2C protocol.

The period (either upward or downward) is equal to the time defined for each step, multiplied by the number of steps. The number of step is derived from the value associated with the target current.

To operate such a function, the MCU will provide three information:

1. The target current level (either upward or downward)

#### 2. The time per step

3. The Upward or Downward mode of operation

When a new gradual dimming sequence is requested, the output current increases, according to the logarithmic curve, from the existing start value to the end value. The end current value is defined by the contain of the Upward or Downward register, the width of each step is defined by the third register, the number of step being in the 1 to 32 range (\$00 to \$1F). In the event of software error, the system checks that neither the maximum output current (25 mA), nor the zero level are forced out of their respective bounds. Similarly, software errors shall not force NCP5021 into an uncontrolled mode of operation.

The dimming is built with 32 steps and the time delay encoded into the third byte of the I2C transaction.

When the gradual dimming is not requested (register selection  $= $01$ ), the output current is straightforwardly set up to the level defined by the contain of the related register upon acknowledge of the output current byte.

The gradual dimming sequence must be set up before a new output current data byte is send to NCP5021. At this point, the brightness sequence takes place when the new data byte is acknowledged by the internal I2C decoder. Since the six registers are loaded on independent byte flow associated to the I2C address, any parameter of the NCP5021 chip can be updated ahead of the next function.





#### **Bits [B7:B5] :** Reserved for future use

**Bits [B4:B0] :** ILED peak current setup or Gradual Dimming Timing

The number of step for a given sequence, depends upon the start and end output current range: since the IPEAK value is encoded in the ILEDREG [4:0] binary scale, a maximum of 31 steps is achievable during a gradual dimming operation.

To select the direction of the gradual dimming (either Upward or Downward), one shall send the appropriate register before to activate the sequence as depicted in the example here below:



#### **Table 11. TDIM[7.0] GRADUAL DIMMING TIME PER STEP**



**Bits [B7:B5] :** Reserved for future use **Bits [B4:B0] :** Gradual Dimming Timing







**Figure 11. Typical Gradual Dimming DOWNWARD**

#### **Backlight Dimming**

The built−in I2C interface provides a simple way to accurately control the output peak current flowing in the LED. The internal register ILEDREG[7:0] is set up by the content of the SDA byte send by the external MCU. For

typical application, the 100 µA reference current forced by the external resistor yields a 25 mA maximum in the output LED. The waveforms given on illustrate a normal programming sequence.

**Table 12. ILEDREG[0..7]**

|              | <b>B7</b> | B <sub>6</sub> | <b>B5</b> | <b>B4</b>          | B <sub>3</sub>    | <b>B2</b>         | <b>B1</b>         | B <sub>0</sub> |
|--------------|-----------|----------------|-----------|--------------------|-------------------|-------------------|-------------------|----------------|
| step         |           |                |           | ILED <sub>16</sub> | ILED <sub>8</sub> | ILED <sub>4</sub> | ILED <sub>2</sub> | ILED1          |
| <b>RESET</b> |           |                |           |                    |                   |                   |                   |                |

**[B7:B6]** = Reserved for future use

[B4..B0] = Output LED mA/step current. The content of these bits is latched to the current reference on the 8<sup>th</sup> SCL clock pulse.

#### **Ambient Light Control**

The ambient light can be monitored, by an extra photo diode, to automatically adjust the I−LED peak current as a function of the ambient light. A dedicated I2C command is used to activated or de−activated this function. On the other hand, the end user shall set up the maximum I−LED current by means of an I2C command. The photo sense is automatically de−activated when an I2C command is send through the port, and resume to the pre−programmed status when the I2C command is completed.

The concept is based on analog monitoring of the I−LED current and the photo sense feedback, associated to a Up/Down counter to properly setup the contrast at display level. The photo sense action is bounded by two limits:

1. upper I−LED as defined by the en user : the photo sense cannot increase the I−LED above such a limit

2. lower I−LED as defined by the en user : the photo sense cannot reduce the back light current to zero.

When the photo sense activates the counter (in either direction), a selectable low frequency clock drive the counter, yielding a smooth and slow brightness variation.

The 100 Hz noise, coming from the standard fluorescent tubes, is filter out by means of an external network built between the photo sensor and the AMBS pin. Generally speaking, such a filter is built with a RC network designed to cope with the electrical performances of the selected photo sense. As a consequence, the AMBS pin is biased by a low level voltage signal and processed accordingly the ambient light control structure: see Figure [15](#page-15-0).



Since several type of photo sensor can be used in the final application, provisions have been taken into account to dynamically adjust the gain of the photo current. Such capability is carried out by the internal register loaded through the I2C port.

**Table 13. PHGAIN[0..7]**



**Bit [B7]** : Photo sense VSD bias control

B7 = 0 → VSD disconnected, photo sense function de–activated

 $B7 = 1 \rightarrow VSD$  connected, photo sense function activated

**Bits [B6:B5]** : RFU

**Bits [B4:B0]** : Photo sensor gain adjust

When the photo sense returns a lower ambient light level in comparison to the maximum level set up by the user, the I−LED decreases with a timing defined by an I2C command. Such a timing is derived from the Low Frequency clock and selected by the PHTIM register (see Figure [13\)](#page-14-0).

#### **Table 14. PHCLK[0..7]**



**Bits [B7] : RFU Bits [B6] : RFU Bits [B5:B0] :**



NOTE: The bits cannot be combined to generate a different timing.

<span id="page-14-0"></span>The PHTT bit is reserved for ON Semiconductor test purposes and shall not be asserted High by the end user outside the ON Semiconductor final test facilities. When the PHTT is asserted High, the I−LED jumps instantaneously from the previous level to the end value.



**Figure 13. Basic Photo Sense Timing**

The rise and fall time of the I−LED current are programmable (according to the PHTIM register contain) and identical. The timing is defined by the PHTIM[B4:B0] bits multiplied by the number of steps necessary to reduce / increase the I−LED form one value to the next limit.

On the other hand, the I−LED cannot be reduce to zero during the Photo sense operation: the contain of the PHMIN[B2:B0] register limits the low end current when the photo sensor is in a dark environment.

#### **Table 15. PHMIM[0..7]**



#### **Bits [B7:B4] :** RFU

**Bits [B3:B0] :** set up the I−LED minimum value, according to the logarithmic table.





<span id="page-15-0"></span>

**Figure 15. Basic Ambient Photo Sense Regulation (PSPICE Simulation)**

#### **PACKAGE DIMENSIONS**



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION b APPLIES TO PLATED
- TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.



# **SOLDERING FOOTPRINT\***



\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**ON Semiconductor** and <sup>(IN)</sup> are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any lability are intered in SCILLC and specifically or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death<br>may occur. Should Buyer purchase or personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part.<br>SCILLC is an Equal Opportunity/Affirmative

**NOTE 3**

 $0.05$  C

 $\oplus$ 

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**BOTTOM VIEW**

**N. American Technical Support**: 800−282−9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:**

Phone: 421 33 790 2910 **Japan Customer Focus Center** Phone: 81−3−5773−3850

#### **ON Semiconductor Website**: **www.onsemi.com**

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative