# 2.5V / 3.3V Differential 4:1 Mux Input to 1:2 LVPECL Clock/Data Fanout / Translator

# Multi-Level Inputs w/ Internal Termination

The NB7L572 is a high performance differential 4:1 Clock/Data input multiplexer and a 1:2 LVPECL Clock/Data fanout buffer. The INx/ $\overline{\rm INx}$  inputs includes internal 50  $\Omega$  termination resistors and will accept differential LVPECL, CML, or LVDS logic levels. The NB7L572 incorporates a pair of Select pins that will choose one of four differential inputs and will produce two identical LVPECL output copies of Clock or Data operating up to 7 GHz or 10 Gb/s, respectively. As such, NB7L572 is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications.

The NB7L572 INx/ $\overline{\text{INx}}$  inputs, outputs and core logic are powered by a 2.5 V  $\pm$  5% V or 3.3 V  $\pm$  10% power supply. The two differential LVPECL outputs will swing 750 mV when externally terminated with a 50  $\Omega$  resistor to V<sub>CC</sub> – 2 V, and are optimized for low skew and minimal jitter.

The NB7L572 is offered in a low profile 5x5 mm 32-pin QFN Pb-free package. Application notes, models, and support documentation are available at www.onsemi.com.

The NB7L572 is a member of the GigaComm<sup>™</sup> family of high performance clock products.

#### **Features**

- Input Data Rate > 10.7 Gb/s Typical
- Data Dependent Jitter < 15 ps
- Maximum Input Clock Frequency > 7 GHz Typical
- Random Clock Jitter < 0.8 ps RMS
- Low Skew 1:2 LVPECL Outputs, < 15 ps max
- 4:1 Multi-Level Mux Inputs, Accepts LVPECL, CML LVDS
- 150 ps Typical Propagation Delay
- 45 ps Typical Rise and Fall Times
- Differential LVPECL Outputs, 750 mV Peak-to-Peak, Typical
- Operating Range: V<sub>CC</sub> = 2.375 V to 3.6 V
- Internal 50 Ω Input Termination Resistors
- V<sub>REFAC</sub> Reference Output
- -40°C to +85°C Ambient Operating Temperature
- These are Pb-Free Devices



#### ON Semiconductor®

http://onsemi.com



QFN32 MN SUFFIX CASE 488AM



A = Assembly Site
 WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

\*For additional marking information, refer to Application Note AND8002/D.



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.



Figure 1. Pinout Configuration (Top View)

**Table 1. INPUT SELECT FUNCTION TABLE** 

| SEL1* | SEL0* | Clock / Data Input Selected |
|-------|-------|-----------------------------|
| 0     | 0     | IN0 Input Selected          |
| 0     | 1     | IN1 Input Selected          |
| 1     | 0     | IN2 Input Selected          |
| 1     | 1     | IN3 Input Selected          |

<sup>\*</sup>Defaults HIGH when left open.

**Table 2. PIN DESCRIPTION** 

| Pin                              | Name                                                                     | I/O                        | Description                                                                                                                                                                                                                                                                         |
|----------------------------------|--------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4<br>5, 8<br>25, 28<br>29, 32 | INO, <u>INO</u><br>IN1, <u>IN1</u><br>IN2, <u>IN2</u><br>IN3, <u>IN3</u> | LVPECL, CML,<br>LVDS Input | Non-inverted, Inverted, Differential Clock or Data Inputs.                                                                                                                                                                                                                          |
| 2, 6<br>26, 30                   | VT0, VT1<br>VT2, VT3                                                     |                            | Internal 100 $\Omega$ Center–tapped Termination Pin for INx / $\overline{\text{INx}}$                                                                                                                                                                                               |
| 15<br>18                         | SEL0<br>SEL1                                                             | LVTTL/LVCMOS<br>Input      | Input Select pins, default HIGH when left open through a $28k-\Omega$ pull-up resistor. Input logic threshold is $V_{CC}/2$ . See Select Function, Table 1.                                                                                                                         |
| 14, 19                           | NC                                                                       | -                          | No Connect                                                                                                                                                                                                                                                                          |
| 10, 13, 16<br>17, 20, 23         | VCC                                                                      | -                          | Positive Supply Voltage. All $V_{CC}$ pins must be connected to the positive power supply for correct DC and AC operation.                                                                                                                                                          |
| 11, 12<br>21, 22                 | Q0, Q0<br>Q1, Q1                                                         | LVPECL Output              | Inverted, Non-inverted Differential Outputs.                                                                                                                                                                                                                                        |
| 9, 24                            | GND                                                                      |                            | Negative Supply Voltage, connected to Ground                                                                                                                                                                                                                                        |
| 3<br>7<br>27<br>31               | VREFAC0<br>VREFAC1<br>VREFAC2<br>VREFAC3                                 | -                          | Output Voltage Reference for Capacitor-Coupled Inputs                                                                                                                                                                                                                               |
| _                                | EP                                                                       | -                          | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be electrically connected to GND. |

In the differential configuration when the input termination pins (VT0, VT1, VT2, VT3) are connected to a common termination voltage or left open, and if no signal is applied on INx / INx input, then the device will be susceptible to self–oscillation.
 All VCC, and GND pins must be externally connected to a power supply for proper operation.

**Table 3. ATTRIBUTES** 

| Characteristi                            | Value                             |                      |
|------------------------------------------|-----------------------------------|----------------------|
| ESD Protection                           | Human Body Model<br>Machine Model | > 4 kV<br>> 150 V    |
| Input Pullup Resistor (R <sub>PU</sub> ) |                                   | 28 kΩ                |
| Moisture Sensitivity (Note 3)            | QFN32                             | Level 1              |
| Flammability Rating Oxygen Index: 2      | 8 to 34                           | UL 94 V-0 @ 0.125 in |
| Transistor Count                         |                                   | 205                  |
| Meets or exceeds JEDEC Spec EIA/         | JESD78 IC Latchup Test            |                      |

<sup>3.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol            | Parameter                                         | Condition 1         | Condition 2      | Rating                       | Unit         |
|-------------------|---------------------------------------------------|---------------------|------------------|------------------------------|--------------|
| V <sub>CC</sub>   | Positive Power Supply                             | GND = 0 V           |                  | -0.5 to +4.0                 | V            |
| V <sub>IN</sub>   | Positive Input Voltage                            | GND = 0 V           |                  | -0.5 to V <sub>CC</sub> +0.5 | V            |
| V <sub>INPP</sub> | Differential Input Voltage $ IN - \overline{IN} $ |                     |                  | 1.89                         | V            |
| l <sub>out</sub>  | LVPECL Output Current                             | Continuous<br>Surge |                  | 50<br>100                    | mA<br>mA     |
| I <sub>IN</sub>   | Input Current Through RT (50 Ω Resistor)          |                     |                  | ±40                          | mA           |
| T <sub>A</sub>    | Operating Temperature Range                       |                     |                  | -40 to +85                   | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                         |                     |                  | −65 to +150                  | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) (Note 4) | 0 Ifpm<br>500 Ifpm  | QFN-32<br>QFN-32 | 31<br>27                     | °C/W<br>°C/W |
| θ <sub>JC</sub>   | Thermal Resistance (Junction-to-Case) (Note 4)    |                     | QFN-32           | 12                           | °C/W         |
| T <sub>sol</sub>  | Wave Solder                                       | ≤ 20 sec            |                  | 265                          | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

<sup>4.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 5. DC CHARACTERISTICS POSITIVE LVPECL OUTPUT  $V_{CC}$  = 2.375 V to 3.6 V, GND = 0 V, TA = -40°C to +85°C (Note 6)

| Symbol              | Characteristic                                                                                  | Min                                    | Тур                                   | Max                                    | Unit |
|---------------------|-------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------|----------------------------------------|------|
| POWER               | SUPPLY                                                                                          |                                        | •                                     |                                        |      |
| V <sub>CC</sub>     | Power Supply Voltage $ \begin{array}{c} V_{CC} = 2.5 V \\ V_{CC} = 3.3 \ V \end{array} $        | 2.375<br>3.0                           | 2.5<br>3.3                            | 2.625<br>3.6                           | V    |
| I <sub>CC</sub>     | Power Supply Current for V <sub>CC</sub> (Inputs and Outputs Open)                              |                                        | 90                                    | 110                                    | mA   |
| LVPECL              | OUTPUTS                                                                                         |                                        | •                                     | •                                      | •    |
| V <sub>OH</sub>     | Output HIGH Voltage (Note 6)                                                                    | V <sub>CC</sub> – 1145<br>1355<br>2155 | V <sub>CC</sub> – 900<br>1600<br>2400 | V <sub>CC</sub> – 825<br>1675<br>2475  | mV   |
| V <sub>OL</sub>     | Output LOW Voltage (Note 6)                                                                     | V <sub>CC</sub> – 2000<br>500<br>1300  | V <sub>CC</sub> - 1700<br>800<br>1600 | V <sub>CC</sub> - 1500<br>1000<br>1800 | mV   |
| DIFFERE             | NTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Figures 4 & 6) (Not                                     | te 7)                                  | •                                     | •                                      | •    |
| V <sub>IH</sub>     | Single-Ended Input HIGH Voltage                                                                 | V <sub>th</sub> + 100                  |                                       | V <sub>CC</sub>                        | mV   |
| $V_{IL}$            | Single-Ended Input LOW Voltage                                                                  | GND                                    |                                       | V <sub>th</sub> – 100                  | mV   |
| $V_{th}$            | Input Threshold Reference Voltage Range (Note 8)                                                | 1100                                   |                                       | V <sub>CC</sub> – 100                  | mV   |
| V <sub>ISE</sub>    | Single-Ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> )                                 | 200                                    |                                       | 2400                                   | mV   |
| VREFAC              |                                                                                                 |                                        | •                                     | •                                      |      |
| V <sub>REF-AC</sub> | Output Reference Voltage (100 μA Load)                                                          | V <sub>CC</sub> – 1500                 | V <sub>CC</sub> – 1200                | V <sub>CC</sub> – 1000                 | mV   |
| DIFFERE             | NTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 5 & 7) (Note 9)                                     |                                        |                                       |                                        |      |
| $V_{\text{IHD}}$    | Differential Input HIGH Voltage (IN, IN)                                                        | 1200                                   |                                       | V <sub>CC</sub>                        | mV   |
| $V_{\text{ILD}}$    | Differential Input LOW Voltage (IN, IN)                                                         | 0                                      |                                       | V <sub>IHD</sub> – 100                 | mV   |
| V <sub>ID</sub>     | Differential Input Voltage (IN, $\overline{\text{IN}}$ ) (V <sub>IHD</sub> – V <sub>ILD</sub> ) | 100                                    |                                       | 1200                                   | mV   |
| $V_{CMR}$           | Input Common Mode Range (Differential Configuration, Note 10) (Figure 8)                        | 800                                    |                                       | V <sub>CC</sub> – 50                   | mV   |
| I <sub>IH</sub>     | Input HIGH Current IN/IN (VT IN/VT IN Open)                                                     | -150                                   |                                       | 150                                    | μΑ   |
| I <sub>IL</sub>     | Input LOW Current IN/ĪN (VT IN/VT ĪN Open)                                                      | -150                                   |                                       | 150                                    | μΑ   |
| CONTRO              | L INPUT (SELx Pin)                                                                              |                                        | •                                     | •                                      |      |
| V <sub>IH</sub>     | Input HIGH Voltage for Control Pin                                                              | 2.0                                    |                                       | V <sub>CC</sub>                        | V    |
| $V_{IL}$            | Input LOW Voltage for Control Pin                                                               | GND                                    |                                       | 0.8                                    | V    |
| I <sub>IH</sub>     | Input HIGH Current                                                                              |                                        |                                       | 40                                     | μΑ   |
| I <sub>IL</sub>     | Input LOW Current                                                                               | -215                                   |                                       | 0                                      | μΑ   |
| TERMIN/             | ATION RESISTORS                                                                                 | _                                      |                                       | _                                      |      |
| R <sub>TIN</sub>    | Internal Input Termination Resistor (Measured from INx to VTx)                                  | 45                                     | 50                                    | 55                                     | Ω    |
|                     |                                                                                                 | _                                      |                                       |                                        |      |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Input and Output parameters vary 1:1 with  $V_{CC}$ .
  6. LVPECL outputs loaded with 50  $\Omega$  to  $V_{CC}$  2V for proper operation.
  7. Vth,  $V_{IH}$ ,  $V_{IL}$ , and  $V_{ISE}$  parameters must be complied with simultaneously.
  8. Vth is applied to the complementary input when operating in single–ended mode.
- V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.
   V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

Table 6. AC CHARACTERISTICS  $V_{CC} = 2.375 \text{ V}$  to 3.6 V, GND = 0 V, TA =  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  (Note 11)

| Symbol                                 | Characteristic                                                                                                                                                                                      |                                                                        |            | Тур        | Max         | Unit               |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------|------------|-------------|--------------------|
| f <sub>MAX</sub>                       | Maximum Input Clock Frequency V <sub>OUT</sub> ≥ 400 mV                                                                                                                                             |                                                                        | 7          | 8          |             | GHz                |
| f <sub>DATAMAX</sub>                   | Maximum Operating Data Rate NRZ, (PRBS23                                                                                                                                                            | )                                                                      | 10         | 11         |             | Gbps               |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude (@ $V_{INPPmin}$ ) (Figure 2 & 9) $f_{in} \le 5 \text{ GHz}$ (Note 12) $f_{in} \le 7 \text{ GHz}$                                                                          |                                                                        | 550<br>400 | 750<br>500 |             | mV                 |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs<br>Measured at Differential Cross-Point                                                                                                                   | @ 1 GHz INx/INx to Qx/Qx (Figure 9)<br>@ 50 MHz SELx to Qx (Figure 10) | 125<br>300 | 150        | 175<br>1000 | ps                 |
| t <sub>PD Tempco</sub>                 | Differential Propagation Delay Temperature Coefficient                                                                                                                                              |                                                                        |            | 115        |             | fs/°C              |
| t <sub>skew</sub>                      | Output – Output skew (within device) (Note 13) Device – Device skew (tpd max – tpd min)                                                                                                             |                                                                        |            | 0          | 10<br>50    | ps                 |
| t <sub>DC</sub>                        | Output Clock Duty Cycle (Reference Duty Cycle = 50%)                                                                                                                                                |                                                                        | 45         | 50         | 55          | %                  |
| t <sub>JITTER</sub>                    | $\begin{array}{ll} \mbox{Additive Random Clock Jitter, RJ(RMS) (Note 14)} & \mbox{$f_{in} \leq 7.0$ GHz} \\ \mbox{Data Dependent Jitter, DDJ (Note 15)} & \mbox{$f_{in} \leq 10$ Gbps} \end{array}$ |                                                                        |            | 0.5<br>6   | 0.8<br>15   | ps rms<br>ps pk-pk |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration) (Note 16)                                                                                                                                          |                                                                        | 100        |            | 1200        | mV                 |
| t <sub>r,</sub> , t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz; (20% - 80%)                                                                                                                                                         | , V <sub>IN</sub> = 800 mV Q, Q                                        | 25         | 45         | 65          | ps                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 11. Measured using a 100 mVpk-pk source, 50% duty cycle clock source. All output loading with external 50  $\Omega$  to  $V_{CC}$  2 V. Input edge rates 40 ps (20% 80%).
- 12. Output voltage swing is a single-ended measurement operating in differential mode.
- 13. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation when the delays are measured from cross-point of the inputs to the cross-point of the outputs.
- 14. Additive RMS jitter with 50% duty cycle clock signal.
- 15. Additive Peak-to-Peak data dependent jitter with input NRZ data at K28.5.
- 16. Input voltage swing is a single-ended measurement operating in differential mode.



Figure 2. CLOCK Output Voltage Amplitude (V<sub>OUTPP</sub>) / RMS Jitter vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (typical)



Figure 3. Input Structure



Figure 4. Differential Input Driven Single-Ended



Figure 5. Differential Inputs Driven Differentially



Figure 6. V<sub>th</sub> Diagram



Figure 7. Differential Inputs Driven Differentially



Figure 8. V<sub>CMR</sub> Diagram



Figure 9. AC Reference Measurement



Figure 10. SELx to Qx Timing Diagram



Figure 11. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)



**Differential Interface** (VT Connected to V<sub>REFAC</sub>)

\* $V_{REFAC}$  bypassed to ground with a 0.01  $\mu F$  capacitor



Figure 16. Capacitor-Coupled Single-Ended Interface (VT Connected to External V<sub>REFAC</sub>)

#### **ORDERING INFORMATION**

| Device       | Package            | Shipping <sup>†</sup> |
|--------------|--------------------|-----------------------|
| NB7L572MNG   | QFN32<br>(Pb-Free) | 79 Units / Rail       |
| NB7L572MNR4G | QFN32<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### **RECOMMENDED** SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

#### NOTES:

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  |             | 0.05 |  |  |
| А3  | 0.20        | REF  |  |  |
| b   | 0.18        | 0.30 |  |  |
| D   | 5.00        | BSC  |  |  |
| D2  | 2.95 3.25   |      |  |  |
| E   | 5.00        | BSC  |  |  |
| E2  | 2.95 3.25   |      |  |  |
| е   | 0.50 BSC    |      |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.30        | 0.50 |  |  |
| 11  | 0.15        |      |  |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

= Year VV WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

\_tion) \*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON20032D    | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | QFN32 5x5 0.5P |                                                                                                                                                                                    | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales