<span id="page-0-0"></span>

# Precision Low Drift SOT-23 Voltage Reference with Shutdown

# ADR318

**Initial accuracy: ±5 mV maximum, ±0.27% maximum Low temperature coefficient: 25 ppm/°C maximum Load regulation: 100 ppm/mA Line regulation: 25 ppm/V Low supply headroom: 0.6 V Wide operating range: (V**<sub>out</sub> + 0.6 V) to 15 V **Cancel Act 20 COV Example 2.5-Lead SOT-23** *Council* **COV Low power: 120 μA maximum Shutdown to less than 3 μA maximum Output current: 5 mA Wide temperature range: 0°C to 70°C Tiny 5-lead SOT-23 package** 

#### **APPLICATIONS**

**Battery-powered instrumentation Portable medical instruments Data acquisition systems Industrial process control systems Fault protection critical systems** 

#### **GENERAL DESCRIPTION**

The ADR318 is a precision 1.8 V band gap voltage reference featuring high accuracy, high stability, and low power consumption in a tiny footprint. Patented temperature drift curvature correction techniques minimize nonlinearity of the voltage change with temperature. The wide operating range and low power consumption with additional shutdown capability make the part ideal for battery-powered applications. The VOUT (SENSE) pin enables greater accuracy by supporting full Kelvin operation in PCBs employing thin or long traces.

The ADR318 is a low dropout voltage (LDV) device that provides a stable output voltage from supplies as low as 600 mV

### **FEATURES** PIN CONFIGURATION



above the output voltage. This device is specified over the industrial operating range of 0°C to 70°C, and is available in a tiny 5-lead SOT-23 package.

The combination of  $V_{\text{OUT (SENSE)}}$  and shutdown functions also enables a number of unique applications, combining precision reference/regulation with fault decision and overcurrent protection.

See the [Applications](#page-9-0) section for details.

**Rev. A** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

### **TABLE OF CONTENTS**



### **REVISION HISTORY**

### 10/06—Rev. 0 to Rev. A



1/03-Revision 0: Initial Version



### <span id="page-2-1"></span><span id="page-2-0"></span>**SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

 $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{IN} = 5$  V, unless otherwise noted<sup>1</sup>.

### **Table 1.**



 $1$  T<sub>MIN</sub> = 0°C, T<sub>MAX</sub> = 70°C.

2 The long-term stability specification is noncumulative. The drift in subsequent 1000-hour periods is significantly lower than in the first 1000-hour period.

### <span id="page-3-0"></span>ABSOLUTE MAXIMUM RATINGS

At 25°C, unless otherwise noted.

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL RESISTANCE**

 $\theta_{IA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **Table 3. Thermal Resistance**



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-4-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS





Figure 4. Load Regulation vs. Temperature Figure 7. Typical Output Voltage Noise 0.1 Hz to 10 Hz





Figure 15. Turn-On/Turn-Off Response at 5 V,  $R_{\text{LOAD}} = 1.8 \text{ k}\Omega$ ,  $C_{\text{BYPASS}} = 0.1 \mu\text{F}$ 



### <span id="page-7-0"></span>**TERMINOLOGY**

### **Temperature Coefficient**

Temperature coefficient is the change of output voltage with respect to operating temperature changes, normalized by the output voltage at 25°C. This parameter is expressed in ppm/°C, and can be determined with the following equation:

$$
TCV_0 \left[ \frac{\text{ppm}}{\text{°C}} \right] = \frac{V_0 (T_2) - V_0 (T_1)}{V_0 (25 \text{°C}) \times (T_2 - T_1)} \times 10^6 \tag{1}
$$

where:

 $V_0(25^{\circ}C) = V_0$  at 25°C.

 $V<sub>O</sub>(T<sub>1</sub>) = V<sub>O</sub>$  at Temperature 1.

 $V<sub>O</sub>(T<sub>2</sub>) = V<sub>O</sub>$  at Temperature 2.

### **Long-Term Stability**

Long-term stability is the typical shift of output voltage at 25°C on a sample of parts subjected to a test of 1000 hours at 25°C.

$$
\Delta V_0 = V_0(t_0) - V_0(t_1) \n\Delta V_0[ppm] = \frac{V_0(t_0) - V_0(t_1)}{V_0(t_0)} \times 10^6
$$
\n(2)

#### where:

 $V<sub>O</sub>(t<sub>0</sub>) = V<sub>O</sub>$  at 25°C at Time 0.

 $V<sub>O</sub>(t<sub>1</sub>) = V<sub>O</sub>$  at 25°C after 1000 hours of operation at 25°C.

#### **Thermal Hysteresis**

Thermal hysteresis is the change of output voltage after the device is cycled through temperature from +25°C to −40°C to +125°C and back to +25°C. This is a typical value from a sample of parts put through such a cycle.

$$
V_{O_HYS} = V_0(25^{\circ}\text{C}) - V_{O_TC}
$$
  
\n
$$
V_{O_HYS} \text{[ppm]} = \frac{V_0(25^{\circ}\text{C}) - V_{O_TC}}{V_0(25^{\circ}\text{C})} \times 10^6
$$
 (3)

where:

 $V_0(25^{\circ}C) = V_0$  at 25°C.

 $V_{O_TC}$  =  $V_O$  at 25°C after temperature cycle at +25°C to −40°C to +125°C and back to +25°C.

### <span id="page-8-0"></span>THEORY OF OPERATION

Band gap references are the high performance solution for low **DEVICE POWER DISSIPATION CONSIDERATIONS**  supply voltage and low power voltage reference applications, and the ADR318 is no exception. The uniqueness of this lies in its architecture. By observing [Figure 17,](#page-8-1) the ideal zero temperature coefficient (TC) band gap voltage is referenced to the output, not to ground. Therefore, if noise exists on the ground line, it is greatly attenuated on  $V<sub>OUT</sub>$ . The band gap cell consists of the PNP pair, Q51 and Q52, running at unequal current densities. The difference in voltage base emitter  $(V_{BE})$ results in a voltage with a positive TC that is amplified by the ratio of  $2 \times (R58/R54)$ . This proportional-to-absolute temperature (PTAT) voltage, combined with  $V_{BE}$  Q51 and  $V_{BE}$ Q52, produces the stable band gap voltage.

Reduction in band gap curvature is performed by the ratio of the resistors R44 and R59, one of which is linearly temperature dependent. Precision laser-trimming and other patented circuit techniques are used to further enhance the drift performance.

<span id="page-8-1"></span>

The ADR318 is capable of delivering load currents up to 5 mA with an input voltage that ranges from 2.4 V to 15 V. When this device is used in applications with high input voltages, care should be taken to avoid exceeding the specified maximum power dissipation or junction temperature. Doing so results in premature device failure. The following formula should be used to calculate the device's maximum junction temperature or dissipation:

$$
P_D = \frac{T_J - T_A}{\theta_{JA}}\tag{4}
$$

where:

 $T_I$  = the junction temperature.

 $T_A$  = the ambient temperatures.

 $P_D$  = the device power dissipation.

 $\theta_{IA}$  = the device package thermal resistance.

### **SHUTDOWN MODE OPERATION**

The ADR318 includes a shutdown feature that is TTL/CMOS compatible. A logic low or a 0 V condition on the SHDN pin is required to turn the device off. During shutdown, the output of the reference becomes a high impedance state where its potential would then be determined by external circuitry. If the shutdown feature is not used, the SHDN pin should be connected to  $V_{IN}$  (Pin 2).

### <span id="page-9-1"></span><span id="page-9-0"></span>APPLICATIONS **BASIC VOLTAGE REFERENCE CONNECTION GENERAL-PURPOSE CURRENT SOURCE**

The circuit in [Figure 18](#page-9-2) illustrates the basic configuration for the ADR318. Decoupling capacitors are not required for circuit stability. The ADR318 is capable of driving capacitative loads from 0 μF to 10 μF. However, a 0.1 μF ceramic output capacitor is recommended to absorb and deliver the charge as is required by a dynamic load.



### Figure 18. Voltage Reference Connection

### <span id="page-9-2"></span>**PRECISION NEGATIVE VOLTAGE REFERENCE WITHOUT PRECISION RESISTORS**

A negative reference can be easily generated by combining the ADR318 with an op amp. Figure 19 shows this simple negative reference configuration.  $V_{\text{OUT(F)}}$  and  $V_{\text{OUT(S)}}$  are at virtual ground and therefore the negative reference can be taken directly from the output of the op amp. The op amp should be a dual-supply, low offset, rail-to-rail amplifier, such as the OP1177.<br>In the OP1177.



Figure 19. Negative Reference

Many times in low power applications, the need arises for a precision current source that can operate on low supply voltages. As shown in Figure 20, the ADR318 can be configured as a precision current source. The illustrated circuit configuration is a floating current source with a grounded load. The reference output voltage is bootstrapped across R1 that sets the output current into the load. With this configuration, circuit precision is maintained for load currents in the range of the reference supply current, typically 90 mA, to approximately 5 mA. The supply current is a function of ISET and increases slightly at a given IsET.



#### **+V HIGH POWER PERFORMANCE WITH CURRENT LIMIT DD**

In some cases, the user may want higher output current delivered to a load and still achieve better than 0.5% accuracy out of the ADR318. The accuracy for a reference is normally specified with no load (see the [Specifications](#page-2-1) section). However, the output voltage changes with the load current.

The circuit in [Figure 21](#page-10-0) provides high current without compromising the accuracy of the ADR318. The power bipolar junction transistor (BJT) Q1 provides the required current, up to 1 A. The ADR318 delivers the base drive to Q1 through the force pin. The sense pin of the ADR318 is a regulated output and is connected to the load.

The transistor Q2 protects Q1 during short-circuit limit faults by robbing its base drive. The maximum current is  $I_{L, MAX} =$  $0.6~\mathrm{V/Rs}.$ 



<span id="page-10-1"></span><span id="page-10-0"></span>Figure 21. High Power Performance with Current Limit

A similar circuit function can also be achieved using the Darlington transistor configuration, as shown in [Figure 22.](#page-10-1)



Figure 22. High Output Current with Darlington Drive Configuration

### <span id="page-11-0"></span>OUTLINE DIMENSIONS



**COMPLIANT TO JEDEC STANDARDS MO-178-AA**

Figure 23. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5)

Dimensions shown in millimeters

### **ORDERING GUIDE**



<span id="page-11-1"></span> $1 Z = Pb$ -free part.

**©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C03431-0-10/06(A)** 



www.analog.com

Rev. A | Page 12 of 12