### **DISCRETE SEMICONDUCTORS**

# DATA SHEET



### BSN304 N-channel enhancement mode vertical D-MOS transistor

Product specification Supersedes data of 1997 Jun 17 2001 Dec 11





### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

#### **FEATURES**

- Direct interface to C-MOS, TTL, etc.
- High-speed switching
- No secondary breakdown.

#### **APPLICATIONS**

- Line current interruptor in telephone sets
- Relay, high-speed and line transformer drivers.

### **DESCRIPTION**

N-channel enhancement mode vertical D-MOS transistor in a TO-92 variant package.

#### **PINNING - TO-92 variant**

| PIN | DESCRIPTION |
|-----|-------------|
| 1   | gate        |
| 2   | drain       |
| 3   | source      |



#### **QUICK REFERENCE DATA**

| SYMBOL            | PARAMETER                        | CONDITIONS                                    | MIN. | MAX. | UNIT |
|-------------------|----------------------------------|-----------------------------------------------|------|------|------|
| V <sub>DS</sub>   | drain-source voltage (DC)        |                                               | _    | 300  | V    |
| I <sub>D</sub>    | drain current (DC)               |                                               | _    | 300  | mA   |
| P <sub>tot</sub>  | total power dissipation          | T <sub>amb</sub> ≤ 25 °C                      | _    | 1    | W    |
| $V_{GSO}$         | gate-source voltage              | open drain                                    | _    | ±20  | V    |
| R <sub>DSon</sub> | drain-source on-state resistance | $I_D = 250 \text{ mA}; V_{GS} = 10 \text{ V}$ | _    | 6    | Ω    |
| $V_{GSoff}$       | gate-source cut-off voltage      | $I_D = 1 \text{ mA}; V_{GS} = V_{DS}$         | 0.8  | 2    | V    |

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                      | CONDITIONS                       | MIN. | MAX. | UNIT |
|------------------|--------------------------------|----------------------------------|------|------|------|
| V <sub>DS</sub>  | drain-source voltage (DC)      |                                  | _    | 300  | V    |
| V <sub>GSO</sub> | gate-source voltage (DC)       | open drain                       | _    | ±20  | V    |
| I <sub>D</sub>   | drain current (DC)             |                                  | _    | 300  | mA   |
| I <sub>DM</sub>  | peak drain current             |                                  | _    | 1.2  | Α    |
| P <sub>tot</sub> | total power dissipation        | T <sub>amb</sub> ≤ 25 °C; note 1 | _    | 1    | W    |
| T <sub>stg</sub> | storage temperature            |                                  | -55  | +150 | °C   |
| Tj               | operating junction temperature |                                  | _    | 150  | °C   |

#### Note

1. Device mounted on an epoxy printed-circuit board, maximum lead length 4 mm; mounting pad for the drain lead minimum 10 mm x 10 mm.

### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                           | VALUE | UNIT |
|---------------------|-----------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient; note 1 | 125   | K/W  |

#### Note

1. Device mounted on an epoxy printed-circuit board, maximum lead length 4 mm; mounting pad for the drain lead minimum 10 mm x 10 mm.

### STATIC CHARACTERISTICS

 $T_i = 25$  °C unless otherwise specified.

| SYMBOL               | PARAMETER                        | CONDITIONS                                                                              | MIN. | TYP. | MAX. | UNIT |
|----------------------|----------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | drain-source breakdown voltage   | $I_D = 10 \mu\text{A};  V_{GS} = 0$                                                     | 300  | _    | _    | V    |
| I <sub>GSS</sub>     | gate-source leakage current      | $V_{GS} = \pm 20 \text{ V}; V_{DS} = 0$                                                 | _    | _    | ±100 | nA   |
| V <sub>GSth</sub>    | gate-source threshold voltage    | $I_D = 1 \text{ mA}; V_{DS} = V_{GS}$                                                   | 0.8  | _    | 2    | V    |
| R <sub>DSon</sub>    | drain-source on-state resistance | $I_D = 250 \text{ mA}; V_{GS} = 10 \text{ V}$                                           | _    | 3.7  | 6    | Ω    |
|                      |                                  | $I_D = 20 \text{ mA}; V_{GS} = 2.4 \text{ V}$                                           | _    | 4.8  | 10   | Ω    |
| I <sub>DSS</sub>     | drain-source leakage current     | V <sub>DS</sub> = 240 V; V <sub>GS</sub> = 0                                            | _    | _    | 100  | nA   |
| Y <sub>fs</sub>      | transfer admittance              | I <sub>D</sub> = 250 mA; V <sub>DS</sub> = 25 V                                         | 200  | 690  | _    | mS   |
| C <sub>iss</sub>     | input capacitance                | V <sub>DS</sub> = 25 V; V <sub>GS</sub> = 0; f = 1 MHz                                  | _    | 100  | 120  | pF   |
| C <sub>oss</sub>     | output capacitance               | V <sub>DS</sub> = 25 V; V <sub>GS</sub> = 0; f = 1 MHz                                  | _    | 21   | 30   | pF   |
| C <sub>rss</sub>     | feedback capacitance             | V <sub>DS</sub> = 25 V; V <sub>GS</sub> = 0;<br>f = 1 MHz                               | _    | 10   | 15   | pF   |
| Switching til        | mes (see Figs 2 and 3)           | ·                                                                                       | _    | •    |      |      |
| t <sub>on</sub>      | turn-on time                     | $I_D = 250 \text{ mA}; V_{DD} = 50 \text{ V};$<br>$V_{GS} = 0 \text{ to } 10 \text{ V}$ | _    | 6    | 10   | ns   |
| t <sub>off</sub>     | turn-off time                    | $I_D = 250 \text{ mA}; V_{DD} = 50 \text{ V};$<br>$V_{GS} = 10 \text{ to } 0 \text{ V}$ | _    | 46   | 60   | ns   |

### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 









### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 









### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 





### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 



$$k \, = \, \frac{R_{DS(on)} \, \, at \, T_j}{R_{DS(on)} \, \, at \, 25 \, \, ^{\circ}C} \label{eq:k_scale}$$

Typical R<sub>DSon</sub>;

- (1)  $I_D = 250 \text{ mA}$ ;  $V_{GS} = 10 \text{ V}$ .
- (2)  $I_D = 20 \text{ mA}$ ;  $V_{GS} = 2.4 \text{ V}$ .

Fig.12 Temperature coefficient of drain-source on-state resistance; typical values.



$$k \, = \, \frac{V_{GS(th)} \, \, at \, T_j}{V_{GS(th)} \, \, at \, 25 \, \, ^{\circ}C}. \label{eq:kappa}$$

Fig.13 Temperature coefficient of gate-source threshold voltage; typical values.

### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

### **PACKAGE OUTLINES**

### Plastic single-ended leaded (through hole) package; 3 leads (on-circle)

**SOT54** variant



### **DIMENSIONS** (mm are the original dimensions)

| UNIT | Α          | b            | b <sub>1</sub> | С            | D          | d          | E          | е    | e <sub>1</sub> | L            | L <sub>1</sub> <sup>(1)</sup><br>max | L <sub>2</sub><br>max |
|------|------------|--------------|----------------|--------------|------------|------------|------------|------|----------------|--------------|--------------------------------------|-----------------------|
| mm   | 5.2<br>5.0 | 0.48<br>0.40 | 0.66<br>0.56   | 0.45<br>0.40 | 4.8<br>4.4 | 1.7<br>1.4 | 4.2<br>3.6 | 2.54 | 1.27           | 14.5<br>12.7 | 2.5                                  | 2.5                   |

#### Notes

1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.

| OUTLINE       |     | REFER         | ENCES | EUROPEAN   | ISSUE DATE |
|---------------|-----|---------------|-------|------------|------------|
| VERSION       | IEC | JEDEC         | EIAJ  | PROJECTION | ISSUE DATE |
| SOT54 variant |     | TO-92 variant | SC-43 |            | 98-03-26   |

2001 Dec 11 8

### N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

#### **DATA SHEET STATUS**

| DATA SHEET STATUS(1) | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                            |
|----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data       | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data     | Qualification                    | This data sheet contains data from the preliminary specification.  Supplementary data will be published at a later date. Philips  Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                   |
| Product data         | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

**NOTES** 

## N-channel enhancement mode vertical D-MOS transistor

**BSN304** 

**NOTES** 

### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2001

SCA73

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613510/03/pp12

Date of release: 2001 Dec 11

Document order number: 9397 750 09063

Let's make things better.

Philips Semiconductors



