## **General Description**

The MAX15569 step-down controller consists of one multiphase regulator. The multiphase CPU regulator uses Maxim's unique 2-phase QuickTune-PWM constant "ontime" architecture. The 2-phase CPU regulator runs 180° out-of-phase for true interleaved operation, minimizing input capacitance.

The device's VR is controlled by writing appropriate data into a function-mapped register file. Output voltages are dynamically changed through a 2-wire, fast I2C interface (clock, data), allowing the switching regulator to be programmed to different voltages. A slewrate controller allows controlled voltage transition and controlled soft-start. The regulator runs in a unique smart, low-power pulse-skipping-state algorithm for best efficiency over the full load range and the best transient response with respect to common pulseskipping methods.

The device includes multiple fault-protection features: Output overvoltage protection (OVP), undervoltage protection (UVP), and thermal protection. When any of these fault-protection features detect a fault condition, the controller shuts down. A multifunction  $\overline{\text{INT}}$  output monitors output voltage, overcurrent (OC), overrange (VOUTMAX), and thermal faults (VRHOT).

The controller has a programmable switching frequency, allowing 300kHz to 1400kHz per each phase of operation. The controller operates with a wide variety of drivers and MOSFETs, such as the MAX15492 MOSFET driver with standard MOSFETs, or with the power stage that integrates the drivers and MOSFETs together in a single device.

## **Applications**

- ARM Core Power Supply
- Ultrabook™ and Tablet Core Supplies
- ● Voltage-Positioned Step-Down Converter
- Multiphase DC-DC Controllers

## **Benefits and Features**

- ● Multiphase Controller Maximizes Processor **Performance** 
	- 2-Phase QuickTune-PWM CPU Core Regulator
	- Output-Voltage Control
	- Active Load-Line Amplifier with Adjustable Gain
	- ±5mV FB Accuracy Over Line and Load
	- Programmable Slew Rate and Soft-Start
	- Accurate Current Balance and Current Limit
	- True Differential Remote Output Sense
	- 8-Bit ADC Digitizes Current Sense to Store in Current Monitor Register
- Transient Phase Overlap Reduces Output **Capacitance**
- Programmable Functionality Allows Optimized Design Performance
	- Programmable 300kHz to 1400kHz Switching **Frequency**
	- Programmable Soft-Shutdown (2kΩ Discharge Switch)
	- I<sup>2</sup>C Serial-Interface Control
- Robust Protection for Reliable Operation
	- Overcurrent, Output-Voltage Overrange, Overvoltage, Undervoltage, and Thermal-Fault Protection
	- System Status Register
	- Multifunction INT Output
	- 4.5V to 24V Battery Input Range

*[Ordering Information](#page-37-0) appears at end of data sheet.*

*Ultrabook is a trademark of Intel Corporation.*



## **Absolute Maximum Ratings**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## **Package Thermal Characteristics (Note 1)**

TQFN

Junction-to-Ambient Thermal Resistance (θ<sub>JA</sub>) ..........36°C/W Junction-to-Case Thermal Resistance (θ<sub>JC</sub>)................3°C/W

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **www.maximintegrated.com/thermal-tutorial**.

## **Electrical Characteristics (0°C to +85°C)**

(Circuit of [Figure 1.](#page-11-0) V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP\_</sub> = V<sub>CSN\_</sub> = 1V [SETVOUT register 0x07h set to 0x33h].  $T_A = 0^\circ \text{C}$  to +85°C, unless otherwise noted. Typical values are at +25°C. All devices 100% tested at +25°C. Limits over temperature are guaranteed by design.)



## **Electrical Characteristics (0°C to +85°C) (continued)**

(Circuit of [Figure 1.](#page-11-0) V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP\_</sub> = V<sub>CSN\_</sub> = 1V [SETVOUT register 0x07h set to 0x33h].  $T_A = 0^\circ$ C to +85°C, unless otherwise noted. Typical values are at +25°C. All devices 100% tested at +25°C. Limits over temperature are guaranteed by design.)



## **Electrical Characteristics (0°C to +85°C) (continued)**

(Circuit of [Figure 1.](#page-11-0) V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP</sub> = V<sub>CSN</sub> = 1V [SETVOUT register 0x07h set to 0x33h].  $T_A = 0^\circ$ C to +85°C, unless otherwise noted. Typical values are at +25°C. All devices 100% tested at +25°C. Limits over temperature are guaranteed by design.)



## **Electrical Characteristics (0°C to +85°C) (continued)**

(Circuit of [Figure 1.](#page-11-0) V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP\_</sub> = V<sub>CSN\_</sub> = 1V [SETVOUT register 0x07h set to 0x33h].  $T_A = 0^\circ$ C to +85°C, unless otherwise noted. Typical values are at +25°C. All devices 100% tested at +25°C. Limits over temperature are guaranteed by design.)



## **Electrical Characteristics (-40°C to +105°C)**

(Circuit of <u>[Figure 1](#page-11-0)</u>. V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP\_</sub> = V<sub>CSN\_</sub> = 1V [SETVOUT register 0x07h set to 0x33h]. T $_A$  = -40°C to +105°C, unless otherwise noted.)



## **Electrical Characteristics (-40°C to +105°C) (continued)**

(Circuit of <u>[Figure 1](#page-11-0)</u>. V<sub>IN</sub> = 10V, V<sub>BIAS</sub> = 5V, V<sub>TT</sub> = 1.8V, EN = BIAS, GNDS = AGND, V<sub>FBAC</sub> = V<sub>FB</sub> = V<sub>CSP\_</sub> = V<sub>CSN\_</sub> = 1V [SETVOUT register 0x07h set to 0x33h]. T $_A$  = -40°C to +105°C, unless otherwise noted.)



## **Electrical Characteristics (-40°C to +105°C) (continued)**

(Circuit of [Figure 1](#page-11-0).  $V_{IN}$  = 10V,  $V_{BIAS}$  = 5V,  $V_{TT}$  = 1.8V, EN = BIAS, GNDS = AGND,  $V_{FBAC}$  =  $V_{FB}$  =  $V_{CSP}$  =  $V_{CSN}$  = 1V [SETVOUT register 0x07h set to 0x33h].  $T_A = -40^{\circ}C$  to +105°C, unless otherwise noted.)



**Note 2:** The equation for the target voltage  $V_{TARGET}$  is:  $V_{TARGET}$  = the output of slew control DAC, where  $V_{DAC}$  = 0V for shutdown,  $V_{\text{DAC}} = V_{\text{BOOT}}$  during startup; otherwise  $V_{\text{DAC}} = \text{SETVOUT}$ . The output voltages for all possible codes are given in [Table 3.](#page-20-0)

Note 3: On-time and minimum off-time specifications are measured from 50% rise to 50% fall at the DRVPWM pin. Actual in-circuit times can be different due to MOSFET driver characteristics.

**Note 4:** Guaranteed by design. Not production tested.

## **Pin Configuration**



## **Pin Description**



## **Pin Description (continued)**



## **Pin Description (continued)**



<span id="page-11-0"></span>

*Figure 1. MAX15569 Typical Application Circuit (with MAX15492 Driver and MOSFET)*

## **Table 1. Components for Typical Application Circuit**



<span id="page-13-0"></span>

*Figure 2. Functional Block Diagram*

## **Detailed Description**

For system power management, the MAX15569 controller includes a current gauge and thermal status (VRHOT) that can be monitored over the I2C interface. In addition, the device's multiple fault-protection features include: Output overvoltage protection (OVP), undervoltage protection (UVP), and thermal protection. When any of these fault-protection features detect a fault condition, the controller shuts down.

### **Free-Running Constant On-Time Controller with Input Feed-Forward**

The QuickTune-PWM control architecture consists of a pseudo-fixed frequency, constant on-time, and currentmode regulator with voltage feed-forward ([Figure 2\)](#page-13-0). The control algorithm is simple; the high-side switch on-time is determined solely by a one-shot, whose period is inversely proportional to input voltage and directly proportional to the feedback voltage or the difference between the main and secondary inductor currents (see the *[On-Time One-](#page-14-0)[Shot](#page-14-0)* section). Another one-shot sets a minimum off-time.

The on-time one-shot triggers when the inverting input to the error comparator falls below the target voltage, the inductor current of the selected phase is below the valley current-limit threshold, and the minimum off-time one-shot times out. The regulator maintains 180° out-ofphase operation by alternately triggering the two phases after the error comparator drops below the output-voltage set point.

### **Switching Frequency**

Connect a resistor  $(R<sub>TON</sub>)$  between TON and the input supply  $(V_{1N})$  to set the switching period (t<sub>SW</sub> =  $1/f_{SW}$ ) per phase using the following equation:

$$
t_{SW} (R_{TON} + 6.5 k\Omega) \times 5pF
$$

High-frequency (600kHz to 1.4MHz) operation optimizes the application for the smallest component size. A 200kΩ resistor sets a typical operating frequency of 1MHz.

### <span id="page-14-0"></span>**On-Time One-Shot**

The device contains fast, low-jitter, adjustable one-shots that set the respective high-side MOSFET on-times through the DRVPWM\_ outputs. The one-shot for the main phase varies the on-time in response to the input and feedback voltage ( $V_{FB}$ ).  $V_{FB}$  equals the SETVOUT voltage in steady-state. The main high-side switch on-time is inversely proportional to the input voltage as measured at  $V_{IN}$ , and proportional to  $V_{FB}$ :

$$
t_{ON} = \frac{t_{SW}(V_{FB} + 0.075V)}{V_{IN}}
$$
 (lgnoring propagation delays)

For SETVOUT voltages below 0.9V, the device uses a fixed 0.9V instead to determine the on-time. Switching frequency is reduced, improving low-voltage efficiency.

$$
t_{ON} = \frac{t_{SW}(0.9V + 0.075V)}{V_{IN}}
$$

The one-shot for the second phase varies the on-time in response to the input voltage and the difference between the main and the second inductor currents. Two identical transconductance amplifiers integrate the difference between the first and second current-sense signals. The respective error signals are used to correct the on-time of the high-side MOSFETs for the second phase and to maintain current balanced between the two phases.

On-times translate only roughly to switching frequencies. The on-times guaranteed in the *Electrical Characteristics*  section are influenced by parasitics in the conduction paths and propagation delays. The following equation shows the effect of the propagation delays on  $t_{ON}$ :

$$
t_{ON} = \frac{t_{SW}(V_{FB} + 0.075V)}{V_{IN}} + t_{D(OFF)} - t_{D(ON)}
$$

where  $t_{\text{D(OFF)}}$  is the delay from the falling edge of the PWM signal to the to the time that the high-side MOSFET turns off.  $t_{D(ON)}$  is the delay from the rising edge of the PWM signal to the time that the high-side MOSFET turns on.

For loads above the critical conduction point, where the dead-time effect (LX flying high and conducting through the high-side FET body diode) is no longer a factor, the actual switching frequency (per phase) is:

$$
f_{SW} = \frac{(V_{OUT} + V_{DIS})}{t_{ON}(V_{IN} + V_{DIS} + V_{CHG})}
$$

where  $V_{\text{DIS}}$  is the sum of the parasitic voltage drops in the inductor discharge and charge paths, including MOSFET, inductor, and PCB resistances;  $V_{CHG}$  is the sum of the parasitic voltage drops in the inductor charge path, including high-side switch, inductor, and PCB resistances; and  $t<sub>ON</sub>$  is the on-time as determined in the prior equation.

### **180° Out-of-Phase Operation**

The two phases in the device operate 180° out-of-phase to minimize input and output filtering requirements, reduce EMI, and improve efficiency. This effectively lowers component count—reducing cost, board space, and component power requirements—making this device ideal for high-power applications. The device shares the current between two phases that operate 180° out-ofphase under steady-state conditions.

The instantaneous input current of each phase is effectively reduced, resulting in reduced input-voltage ripple, ESR power loss, and RMS ripple current (see the *[Input Capacitor Selection](#page-35-0)* section). Therefore, the same performance can be achieved with fewer or lessexpensive input capacitors.

### **5V Bias Supply**

The QuickTune-PWM controller requires an external 5V bias supply in addition to the system supply. Typically, the system has a regulated 5V bias for interface (USB) or hard-drive support that can be used. The maximum current drawn from the 5V bias supply is provided in the *Electrical Characteristics* section. If the 5V bias supply is powered up prior to the system supply, the enable signal (EN going from low to high) should be delayed until the system voltage is present to ensure startup.

## **Current Sense**

The device senses the inductor current of each phase, allowing the use of current-sense resistors, inductor DCR, or the current-sense signal provided by the external power stage (MAX15515). Low-offset amplifiers are used for current balance, load-line gain, current monitor, and current limit.

### **Power Stage Current-Sense Support (MAX15515 Only)**

The MAX15515 features a transconductance currentsense amplifier with a current monitor output  $(I<sub>OUT</sub>)$  with an output current of:

### $I<sub>O</sub>UT$  = A ×  $I<sub>L</sub>$   $\times$

where A is 10<sup>-5</sup> (typ) and  $I_X$  is the inductor current.  $I_{\text{OUT}}$ is internally temperature compensated and therefore, external temperature compensation is not required. Refer to the MAX15515 data sheet for more information.

A resistor between CSP\_ and CSN\_ (see [Figure 3\)](#page-15-0) sets the gain of the current-sense signal to the controller.

<span id="page-15-0"></span>

*Figure 3. The MAX15569 Using the MAX15515 Internal Current-Sense Method*

<span id="page-16-0"></span>

*Figure 4. Sense Resistor and DCR Current-Sense Methods*

### **Inductor DCR and Sense Resistor Current Sense**

Using the DC resistance  $(R_{DCR})$  of the output inductor allows higher efficiency compared to using a currentsense resistor. The initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage droop-error budget and current monitor. This current-sense method uses an RC filter network to extract the current information from the output inductor (see [Figure 4](#page-16-0)).

The RC network should match the time constant of the inductor  $(L/R<sub>DCR</sub>)$ :

$$
R_{CS} = \left(\frac{R2}{R1 + R2}\right) R_{DCR}
$$

and:

$$
R_{DCR} = \frac{L}{C_{EQ}} \left[ \frac{1}{R1} + \frac{1}{R2} \right]
$$

where  $R_{CS}$  is the required current-sense resistance and  $R_{DCR}$  is the inductor's series DC resistance. Use the typical inductance and  $R_{DCR}$  values provided by the inductor manufacturer. To minimize the current-sense error, due to the leakage current of the current-sense

inputs ( $I_{CSP}$  and  $I_{CSN}$  ), choose R1||R2 to be less than  $2k\Omega$  and use the previous equation to determine the sense capacitance ( $C_{EQ}$ ). Choose capacitors with 5% tolerance and resistors with 1% tolerance specifications. Temperature compensation is recommended for this current-sense method. See the *[Load-Line Amplifier \(Steady](#page-18-0)  [State and AC Droop\)](#page-18-0)* section for detailed information.

When using a current-sense resistor for accurate output load-line control, the circuit requires a differential RC filter to eliminate the AC voltage step caused by the equivalent series inductance  $(L_{ESL})$  of the current-sense resistor (see [Figure 4](#page-16-0)). The ESL-induced voltage step might affect the average current-sense voltage. The time constant of the RC filter should match the LESL/RSENSE time constant formed by the parasitic inductance of the current-sense resistor:

$$
\frac{L_{ESL}}{R_{SENSE}} = C_{EQ}R_{EQ}
$$

where  $L_{ESL}$  is the equivalent series inductance of the current-sense resistor, RSENSE is the current-sense resistance value, and  $C_{FO}$  and  $R_{FO}$  are the time-constant matching components.

### **Current Balance**

The device integrates the difference between the currentsense voltages and adjusts the on-time of the second phase to maintain current balance. The current balance relies on the accuracy of the current-sense signals across the current-sense resistor, inductor DCR, or provided by the power stage (MAX15515). With active current balancing, the current mismatch is determined by the current-sense element values and the offset voltage of the transconductance amplifiers:

$$
I_{OS(IBAL)} = I_{LMAIN} - I_{LSEC} = \frac{V_{OS(IBAL)}}{R_{SENSE}}
$$

where RSENSE is the equivalent sense resistance across  $CSP_{-}$ ,  $CSN_{-}$ , and  $V_{OS(IBAL)}$  is the current-balance offset specification in the *Electrical Characteristics* section. The worst-case current mismatch occurs immediately after a load transient due to inductor value mismatches, resulting in different dI/dt for the two phases. The time it takes for the current-balance loop to correct the transient imbalance depends on the mismatch between the inductor values and switching frequency.

### **Current Limit**

The current-limit circuit employs a "valley" current-sensing algorithm that senses the voltage across the currentsense inputs (CSP\_ and CSN\_). If the current-sense signal (V<sub>CSP2</sub>, V<sub>CSN2</sub> or V<sub>CSP1</sub>, V<sub>CSN1</sub>) of the selected phase is above the current-limit threshold ( $V<sub>ILIM</sub>$ ), the PWM controller does not initiate a new cycle for that phase until its inductor current drops below the valley current-limit threshold. Since only the valley current is actively limited, the actual peak current is greater than the current-limit threshold by an amount equal to 1/2 the inductor ripple current:

$$
I_{LX(PEAK)} = I_{LOAD} + \frac{\Delta I}{2}
$$

$$
I_{LX(VALLEY)} = I_{LOAD} - \frac{\Delta I}{2}
$$

where :

$$
\Delta I = \frac{t_{ON}(V_{IN} \cdot V_{OUT})}{L}
$$

where L is the inductance value,  $t_{ON}$  is the on-time of the high-side MOSFET,  $V_{OUT}$  is the output voltage, and  $V_{1N}$  is the input voltage. Therefore, the exact current-limit characteristic and maximum load capability are functions of the current-sense resistance, inductor value, and battery voltage.

The positive valley current-limit threshold is preset for the MAX15569. See the *Electrical Characteristics* section.

### **Current Limit Using Inductor DCR or Sense Resistors**

When using sense resistors or inductor DCR as current-sensing elements, calculate the required sense resistance  $(R_{\text{SENSE}})$  with the following equation:

$$
R_{\text{SENSE}} = \frac{V_{\text{LIM(MIN)}}}{I_{\text{LX(VALLEY)}}}
$$

where  $I_{LX(VALLEY)}$  is the inductor valley current at OCP, and V<sub>ILIM(MIN)</sub> is 38mV ±3mV.

Carefully observe the PCB layout guidelines to ensure that noise and trace errors do not corrupt the currentsense signals seen by the current-sense inputs (CSP\_, CSN\_).

### **Current Limit with the MAX15515 Current Sense**

When using the current-sensing method of the MAX15515, calculate the  $CSP_{-}$  -  $CSN_{-}$  resistor (R<sub>CSP</sub>) using the following equation:

$$
R_{CSP} = \frac{V_{LIM(MIN)}}{A \times I_{LX(VALLEY)}}
$$

where A is 10-5,  $I_{LX}(V_{A L L E Y})$  is the inductor valley current at OCP, and  $V_{\text{ILIM}(M\mid N)}$  is 38mV  $\pm 3$ mV.

### <span id="page-17-0"></span>**Current Monitoring (IMON)**

The device includes a current monitoring function. A simplified data-acquisition system is employed to convert the analog signals from the current-sense inputs to 8-bit values in the IMON register (see [Figure 5](#page-18-1)). The ADC converter filters the current-sense signal by averaging over eight samples. The acquisition rate is 100µs. The content of the IMON register is updated every 400µs.

The device includes a unidirectional transconductance amplifier that sources current proportional to the positive current-sense voltage. The IMON output current is defined by:

$$
I_{\text{IMON}} = G_{\text{m(IMON)}} \times \Sigma(V_{\text{CSP\_}} - V_{\text{CSN\_}})
$$

$$
= G_{\text{m(IMON)}} \times I_{\text{LOAD}} \times R_{\text{SENSE}}
$$

where  $G_{m(IMON)}$  is the transconductance-amplifier gain, as defined in the *Electrical Characteristics* section (5.12µA/mV typ).

An external resistor  $(R<sub>IMON</sub>)$  between IMON and AGND sets the current monitor output voltage:

$$
V_{IMON} = I_{IMON} \times R_{IMON}
$$

<span id="page-18-1"></span>

*Figure 5. IMON Network*

where  $R_{\text{SFNSF}}$  is the value of the effective current-sense resistance. Choose  $R_{IMON}$  so that  $V_{IMON}$  is 2.56V at the full load current.

CIMON is the IMON averaging capacitor. IMON is sampled every 400µs. Choose C<sub>IMON</sub> such that R<sub>IMON</sub> x C<sub>IMON</sub> gives a time constant of approximately 150µs (see [Figure 5](#page-18-1)).

The IMON voltage is internally clamped to a maximum 3.2V (typ), preventing the IMON output from exceeding the IMON voltage rating even under overload or shortcircuit conditions. IMON is high impedance when in shutdown.

## **Feedback Adjustment Amplifier**

### <span id="page-18-0"></span>**Load-Line Amplifier (Steady State and AC Droop)**

The device includes a transconductance amplifier for controlling the load-line regardless of the sense impedance value. The input signal of the amplifier is the sum of the current-sense voltages ( $V_{CSP1}$ ,  $V_{CSN1}$ , and  $V_{CSP2}$ , V<sub>CSN2</sub>), which differentially sense the current-sense voltage. See [Figure 6](#page-19-0).

The AC-droop amplifier output (FBAC) connects to the remote-sense point of the output through a resistor network  $(R<sub>DROOP</sub>)$  that sets the DC and AC current-loop gain:

$$
V_{OUT} = V_{TARGET} - (R_{DROOP} \times I_{FBAC})
$$

where the target voltage  $(V_{TARGET})$  is defined in the *[Nominal Output-Voltage Selection](#page-20-1)* section, and FBAC amplifier's output current ( $I_{\text{FBAC}}$ ) is determined by the current-sense voltage:

## IFBAC = G<sub>m(FBAC)</sub> × Σ(V<sub>CSP</sub> - V<sub>CSN</sub>)

where  $G_{m(FBAC)} = 1.2\mu A/mV$  (typ), as defined in the *Electrical Characteristics* section. Since the feedback voltage  $(V_{FB})$  is regulated to the SETVOUT voltage, the output voltage changes in response to the FBAC current (IFBAC) to create a load-line with accuracy defined by the characteristics of the  $R_{DROOP}$  network and  $G_{m(FBAC)}$ .

The device supports flexible combinations of AC and DC load-lines: An AC load-line > DC load-line, an AC load-line = DC load-line, and an AC load-line < DC load-line.

- The effective impedance  $(Z_{FBAC})$  between the output of the load-line transconductance amplifier (FBAC) and the positive side of the remote-sensed output voltage sets the transient AC droop.
- The effective impedance  $(Z_{FB})$  between the feedbacksense input (FB) and the positive side of the feedback remote sense sets the static (DC) droop.

- $\bullet$  A capacitor from FBAC to FB (C<sub>FBAC</sub>) couples the AC ripple from the output of the load-line transconductance amplifier to the feedback sense input.
- An integrator on FB corrects for output ripple and ground-sense offset (see [Figure 6](#page-19-0)).

When the device is used with differential current sensing:

 $R_{LL}$   $\approx$   $R_{DROOP}$   $\times$   $R_{SENSE}$   $\times$   $G_{m(FBAC)}$ 

where  $R_{\text{L}}$  is the load-line,  $R_{\text{SENSF}}$  is the effective current-sense resistance across CSP\_ and CSN\_. R<sub>DROOP</sub> is the effective resistance between the FBAC output (for AC droop) or the FB input (for DC droop) and the positive side of the remote-sensed output voltage. See [Table 2](#page-19-1) for AC- and DC-droop settings circuit configuration.

When the inductor's DCR is used as the current-sense element, the current-sense inputs should include an NTC thermistor to minimize the temperature dependence of the load-line variation due to the DCR temperature coefficient. FBAC and FB are high impedance in shutdown.

<span id="page-19-0"></span>

*Figure 6. FB Network (Load-Line Control and Remote Sensing)*

## <span id="page-19-1"></span>**Table 2. AC-Droop and DC-Droop Settings**



\**See Figure 6.*

### **Differential Output-Voltage Remote Sense**

The device includes differential, remote-sense inputs to eliminate the effects of voltage drops along the PCB traces and through the power pins of the processor. The feedback-sense node connects to the load-line resistor/ capacitor network (R<sub>DROOP</sub>/C<sub>FBAC</sub>). The ground-sense (GNDS) input connects to an amplifier that adjusts the feedback voltage to counteract the voltage drop in the ground plane. Connect the load-line resistor  $(R_{DROOP})$ and ground-sense (GNDS) input directly to the remotesense outputs of the processor, as shown in [Figure 6.](#page-19-0) The correction range is bounded to less than ±200mV. The remote-sense lines draw less than ±0.5µA to minimize the offset errors.

### **Steady-State Integrator Amplifier**

The device utilizes internal integrator amplifiers that force the DC average of the FB voltage to equal the target voltage, allowing accurate DC output-voltage regulation regardless of the output voltage. The integrator is designed to correct for the steady-state offsets/errors.

### <span id="page-20-1"></span>**Nominal Output-Voltage Selection**

The nominal no-load output voltage  $(V_{TARGET})$  is defined by the selected voltage reference, plus the remote

## <span id="page-20-0"></span>**Table 3. Output-Voltage Selection**

ground-sense adjustment (V<sub>GNDS</sub>), as defined in the following equation:

### $V<sub>TARGET</sub> = V<sub>FB</sub> - V<sub>DAC</sub> + V<sub>GNDS</sub>$

where  $V_{\text{DAC}}$  is the selected output voltage.

On startup, the device slews the target voltage from ground to the default 1V boot voltage unless a different voltage code is selected before EN is pulled high.

### **Dynamic Output-Voltage Transitions**

The device's transition time depends on the slew-rate setting, the selected SETVOUT voltage difference, and the accuracy of the slew-rate controller (see the slew rate section in the *Electrical Characteristics* section). The slew rate is not dependent on the total output capacitance, as long as the required transition current plus existing load current remains below the current limit. For dynamic VID transitions, the transition time  $(t_{\text{TRAN}})$  is given by:

$$
t_{\text{TRAN}} = \frac{|V_{\text{NEW}} - V_{\text{OLD}}|}{\frac{dV_{\text{TRGET}}}{dt}}
$$

where  $dV_{TARGFT}/dt$  is the slew rate (register 0x06h),  $V_{\Omega}$  D is the original output voltage, and  $V_{\text{NFW}}$  is the new target voltage (see [Table 3\)](#page-20-0).





## **Table 3. Output-Voltage Selection (continued)**



## **Table 3. Output-Voltage Selection (continued)**



## **Table 3. Output-Voltage Selection (continued)**

\**Bit 7 is ignored (don't care), but listed here to match the VOUTMAX register.*

*X = Don't care.*

*Note: DAC codes above 1.6V are not advised due to proximity to the overvoltage threshold.*

Soft-start uses the slow slew rate, as set by the default setting in the SRREG register, which is a fraction of the fast slew rate. See the slew-rate accuracy specification in the *Electrical Characteristics* section. The average inductor current per phase that is required to make an outputvoltage transition is given by:

$$
I_L = \frac{C_{OUT}}{N_{PH}} \times \frac{dV_{TARGET}}{dt}
$$

where  $dV_{TARGET}/dt$  is the required slew rate,  $C_{OUT}$  is the total output capacitance, and  $N<sub>PH</sub>$  is the number of active phases.

At the beginning of an output-voltage transition, the device blanks the INT, so the open-drain output enters a high-impedance state during output-voltage transitions. The controller releases the  $\overline{\text{INT}}$  output approximately 4µs (typ) after the slew-rate controller reaches the target output voltage.

### **Automatic Pulse-Skipping Operation**

The device automatically operates with a 2-phase pulseskipping control scheme. A logic-low level on DRVSKP enables the zero-crossing comparator of the driver (MAX17492) or power stage (MAX15515). Therefore, these devices disable their low-side MOSFETs when they detect "zero" inductor current. This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under light-load conditions to avoid overcharging the output.

If the system changes the VID code to a lower voltage, the device drives DRVSKP high to disable the pulse-skipping mode. This allows the regulator to actively discharge the output at the programmed slew rate.

To disable pulse-skipping mode so the regulator continually operates in forced-PWM operation, leave DRVSKP unconnected and connect the pulse-skipping control input on the driver or power stage to ground.

### **Automatic Pulse-Skipping Switchover**

In pulse-skipping mode, an inherent automatic switchover to PFM takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zerocrossing detection is designed into the MAX17492 driver and the MAX15515 power stage. They sense the inductor current across the low-side MOSFET. Once the LX voltage crosses the zero-crossing comparator threshold, the low-side MOSFET turns off. This mechanism causes the

threshold between pulse-skipping PFM and non-skipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation. The PFM/PWM crossover occurs when the load current of each phase is equal to 1/2 the peak-to-peak ripple current that is a function of the inductor value. Even for wide 4.5V to 14V input voltage ranges, this crossover is relatively constant, with only a minor dependence on the input voltage due to the typically low duty cycles. The total load current at the PFM/PWM crossover threshold (I<sub>LOAD(SKIP</sub>)) is approximately:

$$
I_{\text{LOAD(SKIP)}} = \frac{(V_{\text{IN}} - V_{\text{OUT}})t_{\text{ON}}}{2L}
$$

## **Power-Up Sequence (POR, UVLO)**

Power-on reset (POR) occurs when  $V_{BIAS}$  and  $V_{TT}$ rise above approximately 2V. POR resets the fault latch and loads the default register settings. The  $V_{\text{BIAS}}$ UVLO circuitry inhibits switching until  $V_{BIAS}$  rises above 4.5V. The controller powers up the reference once the system enables the controller,  $V_{B|AS}$  is above 4.5V, and EN is driven high (see [Figure 2\)](#page-13-0). With the reference in regulation, the controller ramps up to the selected output voltage (register 0x07h) at the selected slow slew rate (register 0x06h)

After this initialization, the PWM controller begins switching:

$$
t_{\text{TRAN(START)}} = \frac{V_{\text{BOOT}}}{\text{(dV}_{\text{TARGET}}/\text{dt})}
$$

where  $dV_{TARGET}/dt$  is the slew rate. The soft-start slew rate is the slow slew rate set by the default setting in the SRREG register. The soft-start circuitry does not use a variable current limit, so full output current is available immediately.

## **Interrupt (INT)**

The device provides an active-low interrupt output (INT) to indicate that the startup sequence is complete and the output voltage has moved to the programmed VID value. This signal is intended for system monitoring of the device. INT remains high impedance during normal DC-DC operation. The controller asserts  $\overline{\text{INT}}$  to alert the system of an alarm event or if a fault condition occurs. See the *[Alarms](#page-25-0)* and *[Fault Protection \(Latched\)](#page-26-0)* sections for details (and [Figure 7](#page-25-1)).

Use an external pullup resistor between INT and 3.3V to deliver a valid logic-level output.

<span id="page-25-1"></span>

*Figure 7. Startup Sequence*

## <span id="page-25-0"></span>**Alarms**

### **Temperature Comparator (VRHOT)**

The device features an independent comparator with input at THERM. This comparator has an accurate threshold of 0.5 x V<sub>BIAS</sub>. Use a 100kΩ NTC with a  $\beta$  of 4250K. The NTC resistance drops to  $5.68k\Omega$  when the temperature reaches +100°C. The NTC forms a divider with the internal  $5.35kΩ$  pullup resistance, so the voltage drops below the  $0.5 \times V_{BIAS}$  threshold. VRHOT is then asserted.

The internal  $5.35k\Omega$  resistor is disconnected in shutdown, saving power.

### **Overcurrent Warning (OC)**

The device includes an overcurrent-warning threshold that samples the phase 1 current-sense signal before each phase 1 on-time. When the CSP1 - CSN1 voltage exceeds the  $23mV$  (typ) threshold, the status bit  $(D2)$  in register 0x04h) is asserted. If the warning is not masked, the controller asserts the INT output to alert the system to the overcurrent condition.

The fixed 23mV OC\_ALARM threshold is 15mV lower than the valley current-limit threshold to provide sufficient design margin before the regulator limits the output current. Additionally, the controller includes a IMON register that can be monitored by the system.

### **Output-Code Violation (VOUTMAX)**

The controller includes a maximum output register (VOUTMAX register 0x02h) to protect against target output voltage codes that could violate the absolute maximum rating of the load. The value of this configuration register limits the output range. If a target output voltage is loaded into register 0x07h, the regulator sets the appropriate status bit. If the warning is not masked, the controller asserts the  $\overline{\text{INT}}$  output to alert the system to the overcurrent condition. The output voltage attempts to ramp to the new target, but the regulator effectively clamps the output to the VOUTMAX voltage to avoid an overvoltage condition. See the *I2[C Commands and Registers](#page-27-0)* section for additional details.

## <span id="page-26-0"></span>**Fault Protection (Latched)**

### **TON Open-Circuit Protection**

The TON input includes open-circuit protection to avoid long, uncontrolled on-times that could result in an overvoltage condition on the output. The device detects an open-circuit fault if the TON current drops below 6µA (typ) for any reason (e.g., the TON resistor  $(R<sub>TON</sub>)$  is unpopulated, a high-resistance value is used, the input voltage is low, etc.). Under these conditions, the device stops switching (DRVPWM outputs become high impedance and DRVSKP is pulled low) and immediately sets the fault latch.

Toggle EN or cycle power (BIAS) below 1V to clear the fault latch and reactivate the controller. The TON opencircuit fault is not indicated in the STATUS register.

### **Output Overvoltage Protection (OVP)**

The OVP circuit is designed to protect the load against a shorted high-side MOSFET by drawing high current and activating the adapter or battery protection circuits. The device continuously monitors the output for an overvoltage fault. An OVP fault is detected if the output voltage exceeds the VID DAC voltage by more than 300mV (min), or the fixed 1.83V (typ) threshold during a downward VID transition in skip mode.

During pulse-skipping operation, the OVP threshold tracks the VID DAC voltage as soon as the output is in regulation; otherwise, the fixed 1.83V (typ) threshold is used. When the OVP circuit detects an overvoltage fault, the DRVPWM\_ outputs become high impedance and the DRVSKP output is pulled high. OVP is disabled in the standby power state (EN pulled low).

After the fault condition occurs, the I2C interface remains active so the STATUS register can be read to determine what triggered the fault. Toggle EN or cycle power (BIAS) below 1V to clear the fault latch. With the fault latch cleared and the fault condition removed, the regulator powers back up and the fault conditions are deasserted in the STATUS register.

### **Output Undervoltage Protection (UVP)**

If the output voltage is 200mV (min) below the target voltage and stays below this level for 200µs (typ), the controller activates the shutdown sequence. The regulator turns on a 2kΩ discharge resistor and sets the fault latch.

DRVPWM outputs go to the high-impedance mode and DRVSKP is pulled low.

After the fault condition occurs, the I2C interface remains active so the STATUS register can be read to determine what triggered the fault. Toggle EN or cycle power (BIAS) below 1V to clear the fault latch. With the fault latch cleared and the fault condition removed, the regulator powers back up and the fault conditions are deasserted in the STATUS register.

### **Thermal-Fault Protection (TSHDN)**

The device features an internal thermal-fault protection circuit. When the junction temperature rises above +160°C, a thermal sensor sets the fault latch and DRVPWM\_becomes high impedance.

After the fault condition occurs, the I2C interface remains active so the STATUS register can be read to determine what triggered the fault. Toggle EN or cycle power (BIAS) below 1V to clear the fault latch. With the fault latch cleared, the regulator powers back up and the fault conditions are deasserted in the STATUS register, as long as the regulator has cooled by 15°C (typ).

## **External Driver and Disabling Phases**

The device supports an external driver (MAX15515) for both phases. The DRVPWM\_ outputs provide the signals to trigger the drivers. Connecting CSP2 to BIAS of the device disables the second phase.

The device provides a pulse-skipping-mode control output (DRVSKP) for the external driver control. DRVSKP goes high when the controller detects an output overvoltagefault condition. DRVSKP is high during output-voltage transitions. The DRVSKP output is unconnected in shutdown.

## **I**2**C Interface, Commands, Registers, and Digital Control**

A simplified register summery of the I2C interface for the device is shown in [Table 4](#page-27-1). The I2C interface consists of a high-speed transceiver capable of 3.4MHz data rate.

### **Regulator Address**

The device does not feature programmable addressing. These devices are hard-coded with bus **address 70h**.

## <span id="page-27-1"></span>**Table 4. I2C Command and Data Register Summary**



## <span id="page-27-0"></span>**I <sup>2</sup>C Commands and Registers**

The device supports the following commands and registers shown in [Table 4.](#page-27-1)

### **VOUTMAX Control (0x02h)**

This register is programmed by the bus master to the maximum output voltage the regulator is allowed to support. Any attempts to set the SETVOUT above VOUTMAX are acknowledged by setting the output voltage to the content of the VOUTMAX register. The default value is 51h (1.3V). See [Table 5](#page-28-0) for bit descriptions.

## **Regulator Status (0x04h)**

This register consists of six flags that determine the status of the regulator in case of thermal warning, overvoltage fault, undervoltage fault, output overcurrent warning, and maximum output violation. The  $\overline{\text{INT}}$  bit (D0) is asserted in case of any unmasked event. See [Table 6](#page-28-1) for bit descriptions.

- 1) The VRHOT bit (D5) is set when the voltage at THERM pin goes below its nominal threshold (see the *Electrical Characteristics* section).
- 2) The UV bit (D4) is set when the output voltage drops 200mV lower than SETVOUT value for 200µs.



## <span id="page-28-0"></span>**Table 5. VOUTMAX (Maximum Output Voltage Allowed)**

## <span id="page-28-1"></span>**Table 6. STATUS (Regulator Status)**



*X = Don't care.*

- 3) The OV bit (D3) is set when the output voltage rises 300mV above (or 1.83V fixed) the output voltage.
- 4) The OC bit (D2) is set when the valley of ( $\Sigma$ CSP1 -CSN1) current signal exceeds 23mV (OC\_ALARM). The current-limit protection threshold is 15mV higher than the OC\_ALARM.
- 5) The VMERR bit (D1) is set in case the SETVOUT exceeds the content of VOUTMAX. Changing SETVOUT to values lower than VOUTMAX clears the VMERR warning.
- 6) Masking of the status bit only prevents the  $\overline{\text{INT}}$  bit (D0) from being set by the specific status bit. The status bit

is still set if the fault occurs, regardless of the status mask setting. The OC bit (D2) is sticky, but it does not hold  $\overline{\text{INT}}$  low when the OC fault goes away. This allows the system to determine what event triggered INT to go low. All other fault bits are not sticky. Reading the register after the OC event clears the flag.

### **Mask Status (0x05h)**

Masking of the status bit only prevents the  $\overline{\text{INT}}$  bit (D0) from being set by the specific status bit. The status bit is still set if the fault occurs, regardless of the Status Mask setting. See [Table 7](#page-29-0) for bit descriptions.



## <span id="page-29-0"></span>**Table 7. MASK (Regulator Status Mask Register)**

*X = Don't care.*

*Note: In the event of UV, OC, OV, VRHOT, or VMERR, the signal is ANDed by the complement of the MASK register content.*



*Figure 8. Status Bit Masking*

## <span id="page-29-1"></span>**Table 8. SRREG (Slew-Rate Setting Register)**



*X = Don't care.*

## **Slew-Rate Configuration (0x06h)**

The content of the SRREG register determines the slew rate at both initial startup and dynamic output-voltage transition. There are 52 possibilities of selectable slew rates (4.5mV/µs to 44mV/µs) that cover the initial startup (soft-start) and dynamic output-voltage transition with different slew rates in one setting. See [Table 8](#page-29-1) for bit descriptions and [Table 9](#page-30-0) for slew-rate selections.

## <span id="page-30-0"></span>**Table 9. Slew-Rate Selections (Register 0x06h)**





## **Table 9. Slew-Rate Selections (Register 0x06h) (continued)**

\**POR default setting.*

*X = Don't care.*

### **Output-Voltage Set Register (0x07h)**

The SETVOUT register slews the output voltage 0.5µs after the SETVOUT command is acknowledged. The slew rate of the change in output voltage is equal to the value set by SRREG. The device DAC supports voltages between 0.5V and 1.6V. See [Table 3](#page-20-0) for the outputvoltage codes and [Table 10](#page-32-0) for bit descriptions.

### **Current Monitor Register (0x08h)**

The device includes a current monitoring function. An internal ADC converts the analog signals from the IMON pin output to 8-bit values in the IMON register. The ADC converter filters the current-sense signal by averaging over four samples. The acquisition rate is 100µs. The content of this register is updated every 400µs. For more information on how to set the desired value for IMON resolution, see the *[Current Monitoring \(IMON\)](#page-17-0)* section. See [Table 11](#page-32-1) for bit descriptions.

## <span id="page-32-0"></span>**Table 10. SETVOUT (Output-Voltage Set Register)**



## <span id="page-32-1"></span>**Table 11. IMON (Current Monitor Register)**



## **Multiphase QuickTune-PWM Design Procedure**

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- 1) **Input Voltage Range:** The maximum value (V<sub>IN(MAX)</sub>) must accommodate the worst-case high AC adapter voltage. The minimum value  $(V_{IN(MIN)})$  must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- 2) **Maximum Load Current:** There are two values to consider. The peak load current ( $I_{L\cap\Delta}$  $(M_{A}X)$ ) determines the instantaneous component stresses and filtering requirements, and drives output-capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous-load current  $(I<sub>I</sub>$ <sub>OAD</sub>) determines the thermal stresses and drives the selection of the input capacitors, MOSFETs, and other critical heat-contributing components. Modern notebook CPUs generally exhibit  $I_{\text{LOAD}}$  = 0.8 x I<sub>LOAD(MAX)</sub>. For multiphase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among phases:

$$
I_{\text{LOAD}(PHASE)} = \frac{I_{\text{LOAD}}}{N_{\text{PH}}}
$$

where N<sub>PH</sub> is the total number of active phases.

- 3) **Switching Frequency:** This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage due to MOSFET switching losses that are proportional to frequency and  $V_{IN}^2$ . The optimum frequency is also a moving target due to rapid improvements in MOSFET technology that are making higher frequencies more practical.
- 4) **Inductor Operation Point:** This choice provides tradeoffs between size vs. efficiency and transient responses vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor

current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit. The optimum operating point is usually between 30% and 50% ripple current. For a multiphase core regulator, select an LIR value of ~0.4.

### **Inductor Selection**

The switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows:

$$
L = N_{PH} \left( \frac{V_{IN} \cdot V_{OUT}}{f_{SW} \times I_{LOAD(MAX)} \times LIR} \right) \left( \frac{V_{OUT}}{V_{IN}} \right)
$$

where  $N_{PH}$  is the total number of phases. Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The core must not saturate at the peak-inductor current  $(I_{PFAK})$ :

$$
I_{PEAK} = \left(\frac{I_{LOAD(MAX)}}{N_{PH}}\right)\left(1 + \frac{LIR}{2}\right)
$$

## **Output Capacitor Selection**

Output capacitor selection is determined by the controller stability and the transient soar and sag requirements of the application.

### **Output Capacitor ESR**

The output filter capacitor must have low enough effective series resistance (ESR) to meet output-ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements. In CPU  $V_{\text{CORE}}$ converters and other applications where the output is subject to large-load transients, the size of the output capacitor typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$
(R_{ESR} + R_{PCB}) \leq \frac{V_{STEP}}{\Delta I_{LOAD(MAX)}}
$$

The output-voltage ripple of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase out-ofphase systems, the peak inductor currents of each phase are staggered, resulting in lower output ripple voltage by reducing the total inductor ripple current. For multiphase operation, the maximum ESR to meet ripple requirements is given in the following equation:

$$
R_{ESR} \leq \left[\frac{V_{IN} \times f_{SW} \times L}{(V_{IN} - (N_{PH} \times V_{OUT}))V_{OUT}}\right]V_{RIPPLE}
$$

where NPH is the total number of active phases and fsw is the switching frequency per phase.

The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. The capacitor is usually selected by ESR and voltage rating rather than by capacitance value (this is true for polymer types). When using low-capacity ceramic filter capacitors, capacitor size is usually determined by the capacity needed to prevent V<sub>SAG</sub> and V<sub>SOAR</sub> from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem (see the  $V<sub>SAG</sub>$ and V<sub>SOAR</sub> equations in the *[Transient Response](#page-34-0)* section).

### **Output Capacitor Stability Considerations**

For QuickTune-PWM controllers, stability is determined by the value of the ESR zero relative to the switching frequency. The boundary of instability is given by the following equation:

$$
f_{ESR} \leq \frac{f_{SW}}{\pi}
$$

where:

$$
f_{ESR} = \frac{1}{2\pi \times R_{EFF} \times C_{OUT}}
$$

and:

$$
R_{EFF} = R_{ESR} + R_{LL} + R_{PCB}
$$

where  $C_{\text{OUT}}$  is the total output capacitance,  $R_{\text{FSR}}$  is the total equivalent series resistance,  $R_{11}$  is the load-line gain, and  $R_{PCR}$  is the parasitic board resistance between the output capacitors and sense resistors. For a 1MHz application, the ESR zero frequency must be well below 300kHz, preferably below 100kHz. SANYO POSCAP and Panasonic SP capacitors are widely used and have typical ESR zero frequencies below 100kHz.

Ceramic capacitors have a high-ESR zero frequency, but applications with significant load-line (DC-coupled or AC-coupled) can take advantage of their size and low ESR. When using only ceramic output capacitors, output overshoot ( $V<sub>SOAR</sub>$ ) typically determines the minimum output-capacitance requirement. Their relatively low capacitance value favors high-switching-frequency operation with small inductor values to minimize the energy transferred from inductor to capacitor during loadstep recovery. Unstable operation manifests itself in two related but distinctly different ways: Double pulsing and feedback-loop instability.

### **Double Pulsing and Feedback-Loop Instability**

Double pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output-voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the minimum off-time period has expired. Double pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it can indicate the possible presence of loop instability due to insufficient ESR. Loop instability can result in oscillations at the output after line or load steps. Such perturbations are usually damped, but can cause the output voltage to rise above or fall below the tolerance limits. The easiest method for checking stability is to apply a very fast 10% to 90% maximum load transient and carefully observe the outputvoltage ripple envelope for overshoot and ringing. It can help to simultaneously monitor the inductor current with an AC current probe. Do not allow more than one cycle of ringing after the initial step-response under/overshoot.

### <span id="page-34-0"></span>**Transient Response**

The inductor-ripple current impacts transient-response performance, especially at low  $V_{IN}$  -  $V_{OUT}$  differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step. The amount of output sag is also a function of the maximum duty factor, which can be calculated from the on-time and minimum off-time. For a multiphase controller, the worst-case output sag voltage can be determined by:

$$
V_{SAG} \approx \frac{L(\Delta I_{LOAD(MAX)})^2}{2N_{PH} \times C_{OUT} \times V_{OUT}} \times \frac{t_{MIN}}{[t_{SW} - t_{MIN}]}
$$

and:

$$
t_{MIN} = t_{ON} + t_{OFF(MIN)}
$$

where t<sub>OFF(MIN)</sub> is the minimum off-time (see the *Electrical Characteristics* section), t<sub>SW</sub> is the programmed switching period, and  $N_{PH}$  is the total number of active phases. V<sub>SAG</sub> must be less than the transient droop, ΔI<sub>LOAD(MAX)</sub>  $x \, R_{\text{H}}$ . The capacitive soar voltage due to stored inductor energy can be calculated as:

$$
V_{SOAR} \approx \frac{(\Delta I_{LOAD(MAX)})^2 L}{2 N_{PH} \times C_{OUT} \times V_{OUT}}
$$

 $\sim$ 

The actual peak of the soar voltage depends on the time where the decaying ESR step and rising capacitive soar are at their maximum. This is best simulated or measured.

## <span id="page-35-0"></span>**Input Capacitor Selection**

The input capacitor must meet the ripple-current requirement (I<sub>RMS</sub>) imposed by the switching currents. The multiphase QuickTune-PWM controllers operate out-of phase, reducing the RMS input. The IRMS requirements can be determined by the following equation:

$$
I_{RMS} = \left(\frac{I_{LOAD}}{N_{PH} \times V_{IN}}\right) \sqrt{N_{PH} \times V_{OUT}(V_{IN} - (N_{PH} \times V_{OUT}))}
$$

The worst-case RMS current requirement occurs when operating with  $V_{1N} = 2$  (N<sub>PH</sub>  $\times$  V<sub>OUT</sub>). Therefore, the above equation simplifies to  $I<sub>RMS</sub> = 0.5 x (I<sub>LOAD/NPH</sub>).$ Choose an input capacitor that exhibits less than 10°C temperature rise at the RMS input current for optimal circuit longevity.

## **Applications Information**

### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. If possible, mount all the power components on the top side of the board, with their ground terminals flush against one another. The layout of the device is intimately related to the layout of the CPU. The high-current output paths from the regulator must flow cleanly into the high-current inputs on the processor. For VR12.6 processors, these inputs are orthogonal. This arrangement effectively forces the regulator to be located diagonally, with respect to the processor. Refer to the MAX15569 evaluation kit specifications for layout examples and follow these guidelines for good PCB layout:

• Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitter-free operation.

- Connect all analog grounds to a separate solidcopper plane that connects to the ground pin of the QuickTune-PWM controller. This includes the V<sub>BIAS</sub> bypass capacitor, FB, and GNDS bypass capacitors.
- Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PCB (2oz vs. 1oz) can enhance full-load efficiency by 1% or more. Correctly routing PCB traces is a difficult task that must be approached in terms of fractions of centimeters, where a single  $m\Omega$  of excess trace resistance causes a measurable efficiency penalty.
- CSP\_ and CSN\_ connections for current limiting, loadline control, and current monitoring must be made using Kelvin-sense connections to guarantee the current-sense accuracy.
- When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the low-side MOSFET, or between the inductor and the output filter capacitor.
- Route high-speed switching nodes away from sensitive analog areas (i.e., FB, FBAC, CSP\_, CSN\_, etc.). See [Table 12](#page-36-0) for layout procedures.

## <span id="page-36-0"></span>**Table 12. Layout Procedures**



## **Chip Information**

PROCESS: BiCMOS

## <span id="page-37-0"></span>**Ordering Information**



*+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.*

## **Package Information**

For the latest package outline information and land patterns (footprints), go to **www.maximintegrated.com/packages**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.



## **Revision History**



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses*  are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) *shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*