

**AP7332** 

#### Description

The AP7332 is 300mA, dual fixed output voltage, low dropout linear regulator. The AP7332 includes the pass element, error amplifier, band-gap, current limit and thermal shutdown circuitry which protect the IC from damage in fault conditions. The AP7332 has two enable pins (EN1 and EN2) to independently turn the respective channel on when a logic high level is applied.

The characteristics of low dropout voltage and low quiescent current make it suitable for low power applications. The typical quiescent current is approximately 60µA.

This device is available with fixed output options of 1.0V/1.0V, 1.0V/3.3V, 1.2V/1.8V, 1.2V/3.3V, 1.5V/2.8V, 1.5V/3.0V, 1.5V/3.3V, 1.8V/2.7V, 1.8V/2.8V, 1.8V/3.0V, 1.8V/3.3V, 2.5V/3.0V, 2.8V/3.3V and 3.3V/3.3V.

For other output options please contact our local sales representative directly or through our distributor located in your area.

The AP7332 is available in SOT26 and DFN2018-6 packages.

#### Features

- 300mA Low Dropout Regulator with EN
- Very low IQ: 60µA
- Wide input voltage range: 2V to 6V
- Fixed output options: 1.0V to 3.3V
- High PSRR: 65dB at 1kHz
- Fast start-up time: 60µs
- Stable with low ESR, 1µF ceramic output capacitor
- Excellent Load/Line Transient Response
- Low dropout: 300mV at 300mA
- Current limit protection
- Short circuit protection
- Thermal shutdown protection
- Ambient temperature range: -40°C to 85°C
- SOT26 and DFN2018-6: Available in "Green" Molding Compound (No Br, Sb)
- Lead Free Finish/RoHS Compliant (Note 1)



## Pin Assignments





## **Typical Application Circuit**



## **Pin Descriptions**

| Pin Name | Pin N | umber     | Description                                                      |
|----------|-------|-----------|------------------------------------------------------------------|
| Pin Name | SOT26 | DFN2018-6 | Description                                                      |
| OUT2     | 1     | 5         | Voltage output 2. Bypass to ground through 1µF ceramic capacitor |
| GND      | 2     | 4         | Ground                                                           |
| EN2      | 3     | 3         | Enable input 2, active high                                      |
| EN1      | 4     | 2         | Enable input 1, active high                                      |
| IN       | 5     | 1         | Voltage input. Bypass to ground through at least 1µF capacitor   |
| OUT1     | 6     | 6         | Voltage output 1. Bypass to ground through 1µF ceramic capacitor |



## **Functional Block Diagram**





**AP7332** 

## **Absolute Maximum Ratings**

| Symbol          | Parameter                            | Ratings                 | Unit |    |
|-----------------|--------------------------------------|-------------------------|------|----|
| ESD HBM         | Human Body Model ESD Protection      | 8                       | kV   |    |
| ESD MM          | Machine Model ESD Protection         | 400                     | V    |    |
| V <sub>IN</sub> | Input Voltage                        | 6.5                     | V    |    |
|                 | OUT, EN Voltage                      | V <sub>IN</sub> + 0.3 V |      |    |
|                 | Continuous Load Current              | Internal Limited        |      |    |
| T <sub>OP</sub> | Operating Junction Temperature Range | -40 ~ 125               | °C   |    |
| T <sub>ST</sub> | Storage Temperature Range            | -65 ~150                | °C   |    |
| PD              | Power Dissipation (Note 3)           | SOT26                   | 950  | mW |
|                 |                                      | DFN2018-6               | 2200 | mW |
| TJ              | Maximum Junction Temperature         |                         | 150  | °C |

## **Recommended Operating Conditions**

|                                                         | Unit |
|---------------------------------------------------------|------|
|                                                         |      |
| V <sub>IN</sub> Input voltage 2 6                       | V    |
| I <sub>OUT</sub> Output Current (Note 3) 0 300          | mA   |
| T <sub>A</sub> Operating Ambient Temperature   -40   85 | °C   |

 Notes:
 2. Ratings apply to ambient temperature at 25°C.

 3. The device maintains a stable, regulated output voltage without a load current.





**AP7332** 

#### **Electrical Characteristics**

| Symbol                                | Parameter                                     | Test Conditions                                                                                                  | Min  | Тур.       | Max        | Unit |
|---------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------------|------------|------|
| $V_{REF}$                             | ADJ Reference Voltage<br>(Adjustable version) | I <sub>OUT</sub> = 0mA                                                                                           |      | 0.8        |            | V    |
| I <sub>ADJ</sub>                      | ADJ Leakage (Adjustable version)              |                                                                                                                  |      | 0.1        | 1          | μA   |
| V <sub>OUT</sub>                      | Output Voltage Accuracy                       | $T_{A} = -40^{\circ}C \text{ to } 85^{\circ}C,$<br>$I_{OUT} = 10\% \text{ of } I_{OUT-Max}$                      | -2   | $\sum$     | 2          | %    |
| $\Delta V_{OUT}$ / $\Delta V_{IN}$ /V | Line Regulation                               |                                                                                                                  |      | 0.01       | 0.20       | %/V  |
| $\Delta V_{OUT} / V_{OUT}$            | Load Regulation                               | $V_{IN} = (V_{OUT} + 1V)$ to $V_{IN-Max}$ ,<br>$I_{OUT} = 1mA$ to 300mA                                          | -0.6 |            | 0.6        | %    |
| V <sub>Dropout</sub>                  | Dropout Voltage (Note 4)                      | $V_{OUT} < 2.5V, I_{OUT} = 300mA$<br>$V_{OUT} \ge 2.5V, I_{OUT} = 300mA$                                         |      | 350<br>250 | 600<br>400 | mV   |
| lq                                    | Input Quiescent Current (2 channels)          | $V_{EN} = V_{IN}, I_{OUT} = 0mA$                                                                                 |      | 60         | 80         | μA   |
| I <sub>SHDN</sub>                     | Input Shutdown Current                        | $V_{EN} = 0V, I_{OUT} = 0mA$                                                                                     |      | 0.1        | 1          | μA   |
| I <sub>LEAK</sub>                     | Input Leakage Current                         | V <sub>EN</sub> = 0V, OUT grounded                                                                               |      | 0.1        | 1          | μA   |
| t <sub>ST</sub>                       | Start-up Time                                 | V <sub>EN</sub> = 0V to 2.0V in 1µs,<br>I <sub>OUT</sub> = 300mA                                                 |      | 150        |            | μs   |
| PSRR                                  | PSRR (Note 5)                                 |                                                                                                                  | 60   | 65         |            | dB   |
| ISHORT                                | Short-circuit Current                         | V <sub>IN</sub> = V <sub>IN-Min</sub> to V <sub>IN-Max</sub> ,<br>V <sub>OUT</sub> = 1/4 target V <sub>OUT</sub> |      | 120        |            | mA   |
| I <sub>LIMIT</sub>                    | Current limit                                 | V <sub>IN</sub> = V <sub>IN-Min</sub> to V <sub>IN-Max</sub> ,<br>V <sub>OUT</sub> /R <sub>OUT</sub> = 1A        | 400  | 600        |            | mA   |
| VIL                                   | EN Input Logic Low Voltage                    | $V_{IN} = V_{IN-Min}$ to $V_{IN-Max}$                                                                            |      |            | 0.4        | V    |
| VIH                                   | EN Input Logic High Voltage                   | $V_{IN} = V_{IN-Min}$ to $V_{IN-Max}$                                                                            | 1.4  |            |            | V    |
| I <sub>EN</sub>                       | EN Input Current                              | $V_{IN} = 0V \text{ or } V_{IN-Max}$                                                                             | -1   |            | 1          | μA   |
| T <sub>SHDN</sub>                     | Thermal shutdown threshold                    |                                                                                                                  |      | 165        |            | °C   |
| T <sub>HYS</sub>                      | Thermal shutdown hysteresis                   |                                                                                                                  |      | 30         |            | °C   |
| $\theta_{JA}$                         | Thermal Resistance Junction-to-Ambient        | SOT26 (Note 6)<br>DFN2018-6 (Note 7)                                                                             |      | 140<br>60  |            | °C/W |

 $(T_A = 25^{\circ}C, V_{IN} = V_{OUT} + 1V, C_{IN} = 1uF, C_{OUT} = 1uF, V_{EN} = V_{IN}$ , unless otherwise stated)

4. Dropout voltage is the voltage difference between the input and the output at which the output voltage drops 2% below its nominal value.
5. This specification is guaranteed by design.
6. Test condition for SOT26: Device mounted on FR-4 substrate PC board, with minimum recommended pad layout
7. Test condition for DFN2018-6: Device mounted on FR-4 2-layer board, 20z copper, with minimum recommended pad on top layer and 3 vias to Notes:

bottom layer.



**AP7332** 

## **Typical Performance Characteristics** Start-Up Time Start-Up Time V<sub>IN</sub>=5V, Both I<sub>LOAD</sub>=300mA V<sub>IN</sub>=5V, No load $C_{IN}=C_{OUT1}=C_{OUT2}=1\mu F$ $C_{IN} = C_{OUT1} = C_{OUT2} = 1 \mu F$ V<sub>EN</sub>=0 to 2V (2V/div) V<sub>EN</sub>=0 to 2V (2V/div) V<sub>OUT2</sub>=3.3V (1V/div) V<sub>OUT2</sub>=3.3V (1V/div) +-----V<sub>OUT1</sub>=1V (500mV/div) V<sub>OUT1</sub>=1V (500mV/div) Time (40µs/div) Time (40µs/div) **Line Transient Response** Line Transient Response V<sub>IN</sub>=4.3V to 5.3V (1V/div) $V_{IN}$ =4.3V to 5.3V (1V/div) C<sub>OUT1</sub>=C<sub>OUT2</sub>=1µF, Tr=Tf=2µs, Both I<sub>LOAD</sub>=30mA $C_{OUT1}=C_{OUT2}=1\mu F$ , Tr=Tf=2µs, Both I<sub>LOAD</sub>=100mA V<sub>OUT1</sub>=1V (10mV/div) $V_{OUT1}=1V (10m\dot{V}/div)$ V<sub>OUT2</sub>=3.3V (10mV/div) V<sub>OUT2</sub>=3.3V (10mV/div) Time (100µs/div) Time (100µs/div)



| Load Transient Response                                                                              | Load Transient Response                                                                              |  |  |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                      |                                                                                                      |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
| I <sub>LOAD</sub> =10mA to 50mA (50mA/div)                                                           | I <sub>LOAD</sub> =10mA to 100mA (100mA/div)                                                         |  |  |  |
| V <sub>OUT1</sub> =1V (20mV/div)                                                                     | V <sub>OUT1</sub> =1V (20mV/div)                                                                     |  |  |  |
| V <sub>OUT2</sub> =3.3V (20mV/div)                                                                   | V <sub>OUT2</sub> =3.3V (20mV/div)                                                                   |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
| V <sub>IN</sub> =V <sub>EN</sub> =4.3V<br>C <sub>IN</sub> =C <sub>OUT1</sub> =C <sub>OUT2</sub> =1µF | V <sub>IN</sub> =V <sub>EN</sub> =4.3V<br>C <sub>IN</sub> =C <sub>OUT1</sub> =C <sub>OUT2</sub> =1μF |  |  |  |
| Time (100µs/div)                                                                                     | Time (100µs/div)                                                                                     |  |  |  |
| EN1 Pin Response                                                                                     | EN2 Pin Response                                                                                     |  |  |  |
| V <sub>EN1</sub> =2V to 0V (2V/div) Both I <sub>LOAD</sub> =50mA                                     | V <sub>EN1</sub> =2V (2V/div) Both I <sub>LOAD</sub> =50mA                                           |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
| V <sub>EN2</sub> =2V (2V/div)                                                                        | V <sub>EN2</sub> =2V to 0V (2V/div)                                                                  |  |  |  |
| V <sub>QUT2</sub> =2.8V (1V/div)                                                                     | V <sub>OUT2</sub> =2.8V (1V/div)                                                                     |  |  |  |
| V <sub>OUT1</sub> =1.8V (1.V/div)                                                                    | V <sub>OUT1</sub> =1.8V (1V/div)                                                                     |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
| Time (400µs/div)                                                                                     | Time (400µs/div)                                                                                     |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |
|                                                                                                      |                                                                                                      |  |  |  |



**AP7332** 

#### Typical Performance Characteristics (cont.)



Document number: DS35132 Rev. 4 - 3

AP7332







**AP7332** 









# DUAL 300mA LOW QUIESCENT CURRENT FAST

#### DUAL 300mA LOW QUIESCENT CURRENT FAST TRANSIENT LOW DROPOUT LINEAR REGULATOR

## **Application Note**

#### **Input Capacitor**

A 1µF ceramic capacitor is recommended between IN and GND pins to decouple input power supply glitch and noise. The amount of the capacitance may be increased without limit. This input capacitor must be located as close as possible to the device to assure input stability and reduce noise. For PCB layout, a wide copper trace is required for both IN and GND pins. A lower ESR capacitor type allows the use of less capacitance, while higher ESR type requires more capacitance.

#### **Output Capacitor**

The output capacitor is required to stabilize and improve the transient response of the LDO. The AP7332 is stable with very small ceramic output capacitors. Using a ceramic capacitor value that is at least  $1\mu$ F with ESR  $\geq 10m\Omega$  on the output ensures stability. Higher capacitance values help to improve line and load transient response. The output capacitance may be increased to keep low undershoot and overshoot. Output capacitor must be placed as close as possible to OUT and GND pins.



#### No Load Stability

Other than external resistor divider, no minimum load is required to keep the device stable. The device will remain stable and regulated in no load condition.

#### **ON/OFF Input Operation**

The AP7332 is turned on by setting the EN pin high, and is turned off by pulling it low. If this feature is not used, the EN pin should be tied to IN pin to keep the regulator output on at all time. To ensure proper operation, the signal source used to drive the EN pin must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under  $V_{IL}$  and  $V_{IH}$ .



## AP7332

#### DUAL 300mA LOW QUIESCENT CURRENT FAST TRANSIENT LOW DROPOUT LINEAR REGULATOR

#### Application Note (cont.)

#### **Current Limit Protection**

When output current at OUT pin is higher than current limit threshold, the current limit protection will be triggered and clamp the output current to approximately 600mA to prevent over-current and to protect the regulator from damage due to overheating.

#### **Short Circuit Protection**

When OUT pin is short-circuit to GND, short circuit protection will be triggered and clamp the output current to approximately 120mA. This feature protects the regulator from over-current and damage due to overheating.

#### **Thermal Shutdown Protection**

Thermal protection disables the output when the junction temperature rises to approximately +165°C, allowing the device to cool down. When the junction temperature reduces to approximately +135°C the output circuitry is enabled again. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the heat dissipation of the regulator, protecting it from damage due to overheating.

#### **Ultra Fast Start-up**

After enabled, the AP7332 is able to provide full power in as little as tens of microseconds, typically 150µs, without sacrificing low ground current. This feature will help load circuitry move in and out of standby mode in real time, eventually extend battery life for mobile phones and other portable devices.

#### **Fast Transient Response**

Fast transient response LDO can extend battery life. TDMA-based cell phone protocols such as Global System for Mobile Communications (GSM) have a transmit/receive duty factor of only 12.5 percent, enabling power savings by putting much of the baseband circuitry into standby mode in between transmit cycles. In baseband circuits, the load often transitions virtually instantaneously from 100µA to 100mA. To meet this load requirement, the LDO must react very quickly without a large voltage drop or overshoot — a requirement that cannot be met with conventional, general-purpose LDO.

The AP7332's fast transient response from 0 to 300mA provides stable voltage supply for fast DSP and GSM chipset with fast changing load.

#### Low Quiescent Current

The AP7332, consuming only around 60µA for all input range, provides great power saving in portable and low power applications.

#### Power Dissipation

The device power dissipation and proper sizing of the thermal plane that is connected to the thermal pad is critical to avoid thermal shutdown and ensure reliable operation. Power dissipation of the device depends on input voltage and load conditions and can be calculated by:

$$\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \mathsf{X} \mathsf{I}_{\mathsf{OUT}}$$

The maximum power dissipation, handled by the device, depends on the maximum junction to ambient thermal resistance, maximum ambient temperature, and maximum device junction temperature, which can be calculated by the equation in the following:

$$P_{D}(max@T_{A}) = \frac{(+150^{\circ}C - T_{A})}{R_{\theta}JA}$$



#### **Ordering Information**



|     | Device          | Paakaga Cada | Packaging | 7" Tape and Reel |                    |  |
|-----|-----------------|--------------|-----------|------------------|--------------------|--|
|     | Device          | Package Code | (Note 8)  | Quantity         | Part Number Suffix |  |
| 🖭 A | AP7332-XXYYW6-7 | W6           | SOT26     | 3000/Tape & Reel | -7                 |  |
| 🖭 A | AP7332-XXYYFM-7 | FM           | DFN2018-6 | 3000/Tape & Reel | -7                 |  |

Note: 8. Pad layout as shown on Diodes Inc. suggested pad layout document AP02001, which can be found on our website at http://www.diodes.com/datasheets/ap02001.pdf.



## AP7332

#### DUAL 300mA LOW QUIESCENT CURRENT FAST TRANSIENT LOW DROPOUT LINEAR REGULATOR

#### **Marking Information**

#### (1) SOT26





#### Package Outline Dimensions (All Dimensions in mm)

(1) SOT26





## **Taping Orientation (Note 9)**

#### For DFN2018-6



Notes: 9. The taping orientation of the other package type can be found on our website at http://www.diodes.com/datasheets/ap02007.pdf



#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2020, Diodes Incorporated

www.diodes.com