

# Digital Input Class-D Speaker Amplifier with Embedded miniDSP and mono headphone amplifier

Check for Samples: TAS2521

# **1 INTRODUCTION**

### 1.1 Features

- Digital Input Mono Speaker Amp
- Instruction-Programmable Embedded miniDSP
- Supports 8-kHz to 192-kHz Sample Rates
- Mono Class-D BTL Speaker Driver (2 W Into 4  $\Omega$  or 1.7 W Into 8  $\Omega$ )
- Mono Headphone Driver
- Two Single-Ended Inputs With Output Mixing and Level Control
- Embedded Power-on-Reset
- Integrated LDO
- Built-in Digital Audio Processing Blocks With User-Programmable Biquad Filters
- Integrated PLL Used for Programmable Digital Audio Processor
- I<sup>2</sup>S, Left-Justified, Right-Justified, DSP, and TDM Audio Interfaces
- I<sup>2</sup>C and SPI control with auto-increment
- Full Power-Down Control
- Power Supplies:
  - Analog: 1.5 V-1.95 V
  - Digital Core: 1.65 V-1.95 V
  - Digital I/O: 1.1 V-3.6 V
  - Class-D: 2.7 V–5.5 V (SPKVDD  $\geq$  AVDD)
- 24-Pin QFN Package (4mm × 4mm)

# 1.2 Applications

- Portable Audio Devices
- White goods
- Portable Navigation Devices

# 1.3 Description

The TAS2521 is a low power digital input speaker amp with support for 24-bit digital I2S data mono playback.

In addition to driving a speaker amp upto 4- $\Omega$ , the device also features a mono headphone driver and a fully programmable miniDSP for signal processing. The digital audio data format is programmable to work with popular audio standard protocols  $(I^2S)$ , left/right-justified) in master, slave, DSP and TDM modes. The fully programmable miniDSP can support several functions such equalization for audio, multiband DRC, tone generation and several other user defined functions. An on-chip PLL provides the highspeed clock needed by the digital signal-processing block. The volume level can be controlled by register control. The audio functions are controlled using the I<sup>2</sup>C<sup>™</sup> serial bus or SPI bus. The device includes an on-board LDO that runs off the speaker power supply to handle all internal device analog and digital power needs. The included POR as power-on-resetcircuit reliably resets the device into its default state so no external reset is required at normal usage; however, the device does have a reset pin for more complex system initialization needs. The device also includes two analog inputs for mixing and muxing in both speaker and headphone analog paths.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# TAS2521

SLAS687A – FEBRUARY 2013–REVISED FEBRUARY 2013

www.ti.com

NSTRUMENTS

ÈXAS



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### NOTE

This data manual is designed using PDF document-viewing features that allow quick access to information. For example, performing a global search on "page 0 / register 27" produces all references to this page and register in a list. This makes is easy to traverse the list and find all information related to a page and register. Note that the search string must be of the indicated format. Also, this document includes document hyperlinks to allow the user to quickly find a document reference. To come back to the original page, click the green left arrow near the PDF page number at the bottom of the file. The hot-key for this function is alt-left arrow on the keyboard. Another way to find information quickly is to use the PDF bookmarks.



# 2 PACKAGE AND SIGNAL DESCRIPTIONS

| 2.1 | Package/Ordering Informatio    | n |
|-----|--------------------------------|---|
|     | i denage, er dering intermatie |   |

| PRODUCT | PACKAGE | PACKAGE<br>DESIGNATOR | OPERATING<br>TEMPERATURE<br>RANGE | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|---------|-----------------------|-----------------------------------|-----------------|------------------------------|
| TAS2521 |         | RGE                   | 40%C to 95%C                      | TAS2521IRGET    | Tape and reel, 250           |
| 1452521 | QFN-24  | RGE                   | –40°C to 85°C                     | TAS2521IRGER    | Tape and reel, 3000          |

### 2.2 Device Information



#### Table 2-1. RGE PIN FUNCTIONS

| PIN     |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                           |  |  |
|---------|-----|--------------------|---------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | 1000               | DESCRIPTION                                                                           |  |  |
| SPI_SEL | 1   | I                  | Selects between SPI and I2C digital interface modes; (1 = SPI mode) (0 = I2C mode)    |  |  |
| RST     | 2   | I                  | Reset for logic, state machines, and digital filters; asserted LOW.                   |  |  |
| AINL    | 3   | I                  | Analog single-ended line left input                                                   |  |  |
| AINR    | 4   | I                  | Analog single-ended line right input                                                  |  |  |
| HPOUT   | 5   | 0                  | Headphone and Lineout Driver Output                                                   |  |  |
| AVSS    | 6   | GND                | Analog Ground, 0V                                                                     |  |  |
| AVDD    | 7   | PWR                | Analog Core Supply Voltage, 1.5V - 1.95V, tied internally to the LDO output           |  |  |
| LDO_SEL | 8   | I                  | Select Pin for LDO; ties to either SPKVDD or SPKVSS                                   |  |  |
| SPKM    | 9   | 0                  | Class-D speaker driver inverting output                                               |  |  |
| SPKVDD  | 10  | PWR                | Class-D speaker driver power supply                                                   |  |  |
| SPKVSS  | 11  | PWR                | Class-D speaker driver power supply ground supply                                     |  |  |
| SPKP    | 12  | 0                  | Class-D speaker driver non-inverting output                                           |  |  |
| DIN     | 13  | I                  | Audio Serial Data Bus Input Data                                                      |  |  |
| WCLK    | 14  | I/O                | Audio Serial Data Bus Word Clock                                                      |  |  |
| BCLK    | 15  | I/O                | Audio Serial Data Bus Bit Clock                                                       |  |  |
| MCLK    | 16  | Ι                  | Master CLK Input / Reference CLK for CLK Multiplier - PLL (On startup PLLCLK = CLKIN) |  |  |

(1) I = Input, O = Output, GND = Ground, PWR = Power, Z = High Impedance

Copyright © 2013, Texas Instruments Incorporated

SLAS687A - FEBRUARY 2013 - REVISED FEBRUARY 2013

www.ti.com

STRUMENTS

XAS

#### Table 2-1. RGE PIN FUNCTIONS (continued)

| PIN       | I   | 1/O <sup>(1)</sup> | DECODIDION                                                                         |
|-----------|-----|--------------------|------------------------------------------------------------------------------------|
| NAME      | NO. | 1/0 (*/            | DESCRIPTION                                                                        |
| MISO      | 17  | 0                  | SPI Serial Data Output                                                             |
| GPIO/DOUT | 18  | I/O/Z              | GPIO / Audio Serial Bus Output                                                     |
| SCL/SSZ   | 19  | I                  | Either I2C Input Serial Clock or SPI Chip Select Signal depending on SPI_SEL state |
| SDA/MOSI  | 20  | I                  | Either I2C Serial Data Input or SPI Serial Data Input depending on SPI_SEL state.  |
| SCLK      | 21  | I                  | Serial clock for SPI interface                                                     |
| IOVDD     | 22  | PWR                | I/O Power Supply, 1.1V - 3.6V                                                      |
| DVDD      | 23  | PWR                | Digital Power Supply, 1.65V - 1.95V                                                |
| DVSS      | 24  | GND                | Digital Ground, 0V                                                                 |

# **3 ELECTRICAL SPECIFICATIONS**

# 3.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                           |                                                       |             | VALUE                           |      |
|-------------------------------------------|-------------------------------------------------------|-------------|---------------------------------|------|
|                                           |                                                       | MIN         | MAX                             | UNIT |
| AVDD to AVSS                              |                                                       | -0.3        | 2.2                             | V    |
| DVDD to DVSS                              |                                                       | -0.3        | 2.2                             | V    |
| SPKVDD to SPKVSS                          |                                                       | -0.3        | 6                               | V    |
| IOVDD to IOVSS                            |                                                       | -0.3        | 3.9                             | V    |
| Digital input voltage                     |                                                       | IOVSS – 0.3 | IOVDD + 0.3                     | V    |
| Analog input voltage                      |                                                       | AVSS - 0.3  | AVDD + 0.3                      | V    |
| Operating temperature rar                 | nge                                                   | -40         | 85                              | °C   |
| Storage temperature range                 |                                                       | -55         | 150                             | °C   |
| Junction temperature (T <sub>J</sub> Max) |                                                       |             | 105                             | °C   |
| QFN                                       | Power dissipation(with thermal pad soldered to board) |             | $(T_J Max - T_A) / \theta_{JA}$ | W    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 3.2 THERMAL INFORMATION

|                    | THERMAL METRIC <sup>(1)</sup>                |      |       |
|--------------------|----------------------------------------------|------|-------|
|                    |                                              |      | UNITS |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 32.2 |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 30.0 |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 9.2  | °C/W  |
| ΨJT                | Junction-to-top characterization parameter   | 0.3  | C/W   |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter | 9.2  |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance | 2.2  |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953



# 3.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                            |                                               | MIN  | NOM | MAX  | UNIT             |
|-----------------------|------------------------------------------------------------|-----------------------------------------------|------|-----|------|------------------|
| AVDD <sup>(1)</sup>   |                                                            | Referenced to AVSS <sup>(2)</sup>             | 1.5  | 1.8 | 1.95 |                  |
| DVDD                  | Power-supply voltage range                                 | Referenced to DVSS <sup>(2)</sup>             | 1.65 | 1.8 | 1.95 | V                |
| SPKVDD <sup>(1)</sup> |                                                            | Referenced to SPKVSS <sup>(2)</sup>           | 2.7  |     | 5.5  | v                |
| IOVDD                 |                                                            | Referenced to IOVSS <sup>(2)</sup>            | 1.1  | 1.8 | 3.6  |                  |
|                       | Speaker impedance                                          | Load applied across class-D output pins (BTL) | 4    |     |      | Ω                |
|                       | Headphone impedance                                        | AC-coupled to R <sub>L</sub>                  | 16   |     |      | Ω                |
| VI                    | Analog audio full-scale input voltage                      | AVDD = 1.8 V, single-ended                    |      | 0.5 |      | V <sub>RMS</sub> |
|                       | Line output load impedance<br>(in half drive ability mode) | AC-coupled to R <sub>L</sub>                  |      | 10  |      | kΩ               |
| MCLK <sup>(3)</sup>   | Master clock frequency                                     | IOVDD = DVDD = 1.8V                           |      |     | 50   | MHz              |
| SCL                   | SCL clock frequency                                        |                                               |      |     | 400  | kHz              |
| T <sub>A</sub>        | Operating free-air temperature                             |                                               | -40  |     | 85   | °C               |

(1) To minimize battery-current leakage, the SPKVDD voltage level should not be below the AVDD voltage level.

(2) All grounds on board are tied together, so they should not differ in voltage by more than 0.2 V maximum for any combination of ground signals. By use of a wide trace or ground plane, ensure a low-impedance connection between AVSS and DVSS.

(3) The maximum input frequency should be 50 MHz for any digital pin used as a general-purpose clock.

### 3.4 Electrical Characteristics

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256 ×  $f_S$ , PLL = Off

|          | PARAMETER                                               | TEST CONDITIONS                                                                                                                                                                                   | MIN | TYP   | MAX | UNIT |
|----------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| INTERNA  | AL OSCILLATOR—RC_CLK                                    |                                                                                                                                                                                                   |     |       | L   |      |
|          | Oscillator frequency                                    |                                                                                                                                                                                                   |     | 8.48  |     | MHz  |
| Audio DA | AC – Stereo Single-Ended Headph                         | one Output                                                                                                                                                                                        |     |       | ,   |      |
|          | Device Setup                                            | Load = 16Ω (single-ended), Input & Output CM =<br>0.9V, DOSR = 128, Device Setup MCLK = 256* fs,<br>Channel Gain = 0dB word length = 16 bits;<br>Processing Block = PRB_P1 Power Tune =<br>PTM_P3 |     |       |     |      |
|          | Full-scale output voltage (0 dB)                        |                                                                                                                                                                                                   |     | 0.5   |     | Vrms |
| ICN      | Idle channel noise                                      | Measured as idle-channel noise, A-weighted <sup>(1) (2)</sup>                                                                                                                                     |     | 20.7  |     | μVms |
| THD+N    | Total harmonic distortion + noise                       | 0-dBFS input, 1-kHz input signal                                                                                                                                                                  |     | -78.2 |     | dB   |
|          | Mute attenuation                                        | Mute                                                                                                                                                                                              |     | 103.7 |     | dB   |
| PSRR     | Power-supply rejection ratio <sup>(3)</sup>             | Ripple on AVDD (1.8 V) = 200 mV <sub>PP</sub> at 1 kHz                                                                                                                                            |     | 47.2  |     | dB   |
| DR       | Dynamic range, A-weighted <sup>(1)</sup> <sup>(2)</sup> | -60dB 1kHz input full-scale signal                                                                                                                                                                |     | 88.1  |     |      |
|          | Gain error                                              | 0dB, 1kHz input full scale signal                                                                                                                                                                 |     | ±0.3  |     | dB   |
| -        | Maximum and a survey                                    | $R_L = 32 \Omega$ , THD+N $\leq -40 \text{ dB}$                                                                                                                                                   |     | 11    |     |      |
| Po       | Maximum output power                                    | $R_L = 16 \Omega$ , THD+N $\leq -40 \text{ dB}$                                                                                                                                                   |     | 18    |     | mW   |

(1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

(2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.

(3) DAC to headphone-out PSRR measurement is calculated as PSRR = 20 X log( $\Delta V_{HP} / \Delta V_{AVDD}$ ).

SLAS687A - FEBRUARY 2013 - REVISED FEBRUARY 2013

NSTRUMENTS

XAS

www.ti.com

#### **Electrical Characteristics (continued)**

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_s$  (audio) = 48 kHz, CODEC\_CLKIN = 256 ×  $f_s$ , PLL = Off

|           | PARAMETER                                               | TEST CONDITIONS                                                                                                                                                                                              | MIN TYP | MAX | UNIT |
|-----------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| Audio D   | AC – Stereo Single-Ended Headph                         | one Output                                                                                                                                                                                                   |         |     |      |
|           | Device Setup                                            | Load = $16\Omega$ (single-ended), Input & Output CM =<br>0.75V, DOSR = 128, Device Setup MCLK = $256^*$<br>fs, Channel Gain = 0dB word length = 16 bits;<br>Processing Block = PRB_P1 Power Tune =<br>PTM_P3 |         |     |      |
|           | Full-scale output voltage (0 dB)                        |                                                                                                                                                                                                              | 0.375   |     | Vrms |
| ICN       | Idle channel noise                                      | Measured as idle-channel noise, A-weighted <sup>(1)</sup> <sup>(2)</sup>                                                                                                                                     | 18.1    |     | μVms |
| THD+N     | Total harmonic distortion + noise                       | 0-dBFS input, 1-kHz input signal                                                                                                                                                                             | -78.2   |     | dB   |
|           | Mute attenuation                                        | Mute                                                                                                                                                                                                         | 105.5   |     | dB   |
| PSRR      | Power-supply rejection ratio <sup>(3)</sup>             | Ripple on AVDD (1.8 V) = 200 mV <sub>PP</sub> at 1 kHz                                                                                                                                                       | 48.4    |     | dB   |
| DR        | Dynamic range, A-weighted <sup>(1)</sup> <sup>(2)</sup> | -60dB 1kHz input full-scale signal                                                                                                                                                                           | 86.8    |     |      |
|           | Gain error                                              | 0dB, 1kHz input full scale signal                                                                                                                                                                            | ±0.3    |     | dB   |
| <b>D</b>  |                                                         | $R_L = 32 \Omega$ , THD+N $\leq -40 \text{ dB}$                                                                                                                                                              | 8       |     |      |
| Po        | Maximum output power                                    | R <sub>L</sub> = 16 Ω, THD+N ≤ −40 dB                                                                                                                                                                        | 16      |     | mW   |
| DAC DIG   | <b>GITAL INTERPOLATION FILTER CH</b>                    | IARACTERISTICS                                                                                                                                                                                               |         |     |      |
| See for D | DAC interpolation filter characteristics                |                                                                                                                                                                                                              |         |     |      |
| DAC OU    | TPUT TO CLASS-D SPEAKER OUT                             | ΓΡUT; LOAD = 4 Ω (DIFFERENTIAL)                                                                                                                                                                              |         |     |      |
| ICN       | Idle channel noise                                      | BTL measurement, class-D gain = 6 dB, Measured as idle-channel noise, A-weighted <sup>(1) (2)</sup>                                                                                                          | 37      |     | µVms |
|           | Output voltage                                          | BTL measurement, class-D gain = 6 dB, -3dBFS input                                                                                                                                                           | 1.4     |     | Vrms |
| THD+N     | Total harmonic distortion + noise                       | BTL measurement, DAC input = -6 dBFS, class-D gain = 6 dB                                                                                                                                                    | -73.9   |     | dB   |
| PSRR      | Power-supply rejection ratio                            | BTL measurement, ripple on SPKVDD = $200 \text{ mV}_{PP}$ at 1 kHz                                                                                                                                           | 55      |     | dB   |
|           | Mute attenuation                                        | Mute                                                                                                                                                                                                         | 103     |     | dB   |
|           |                                                         | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 10%                                                                                                                                  | 1.1     |     |      |
|           |                                                         | SPKVDD = 4.2 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 10%                                                                                                                                 | 1.4     |     |      |
| Po        | Maximum output power                                    | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%                                                                                                                                   | 0.8     |     | W    |
|           |                                                         | SPKVDD = 4.2 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%                                                                                                                                   | 1.1     |     |      |
|           |                                                         | SPKVDD = 5.5 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB                                                                                                                                             |         | 2   |      |

(1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

(2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.

(3) DAC to headphone-out PSRR measurement is calculated as PSRR = 20 X log( $\Delta V_{HP} / \Delta V_{AVDD}$ ).

#### **Electrical Characteristics (continued)**

RUMENTS

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256 ×  $f_S$ , PLL = Off

|        | PARAMETER                         | TEST CONDITIONS                                                                                                                                 | MIN TYP | MAX | UNIT |
|--------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| DAC OU | TPUT TO CLASS-D SPEAKER OUT       | PUT; LOAD = 8 $Ω$ (DIFFERENTIAL)                                                                                                                |         |     |      |
| ICN    | Idle channel noise                | BTL measurement, class-D gain = 6 dB, Measured as idle-channel noise, A-weighted $^{(1)}$ $^{(2)}$                                              | 35.2    |     | µVms |
|        | Output voltage                    | BTL measurement, class-D gain = 6 dB, -3dBFS input                                                                                              | 1.4     |     | Vrms |
| THD+N  | Total harmonic distortion + noise | BTL measurement, DAC input = -6 dBFS, class-D gain = 6 dB                                                                                       | -73.6   |     | dB   |
|        |                                   | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 10%                                                                     | 0.7     |     |      |
|        |                                   | SPKVDD = 4.2 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 10%                                                                     | 1       |     |      |
| D      | Maximum output power              | SPKVDD = 5.5 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 10%                                                                     | 1.7     |     | W    |
| Po     |                                   | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%                                                                      | 0.5     |     | vv   |
|        |                                   | SPKVDD = 4.2 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%                                                                      | 0.8     |     |      |
|        |                                   | SPKVDD = 5.5 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%                                                                      | 1.3     |     |      |
| ANALOG | BYPASS TO HEADPHONE AMPL          | IFIER                                                                                                                                           |         |     |      |
|        | Device Setup                      | AC-COUPLED LOAD = 16 $\Omega$ (SINGLE-ENDED),<br>DRIVER GAIN = 0 dB, Input and output common-<br>mode = 0.9 V, input signal frequency fi = 1kHz |         |     |      |
|        | Voltage Gain                      | Input common-mode = 0.9 V                                                                                                                       | 1       |     | V/V  |
|        | Gain Error                        | -1dBFS (446mVrms), 1-kHz input signal                                                                                                           | ±0.8    |     | dB   |
| ICN    | Idle channel noise                | Idle channel, IN1L and IN1R ac-shorted to ground,<br>Measured as idle-channel noise, A-weighted <sup>(1)</sup> <sup>(2)</sup>                   | 10.2    |     | µVms |
| THD+N  | Total harmonic distortion + noise | -1 dBFS (446mVrms), 1-kHz input signal                                                                                                          | -80.4   |     | dB   |
|        |                                   |                                                                                                                                                 |         |     |      |

(1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

(2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values. SLAS687A-FEBRUARY 2013-REVISED FEBRUARY 2013



www.ti.com

#### **Electrical Characteristics (continued)**

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256 x  $f_S$ , PLL = Off

|                 | PARAMETER                         | TEST CONDITIONS                                                                                                                      | MIN            | TYP   | MAX            | UNIT |
|-----------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|----------------|------|
| ANALO           | <b>3 BYPASS TO CLASS-D SPEAKE</b> | RAMPLIFIER                                                                                                                           |                |       |                |      |
|                 | Device Setup                      | BTL measurement, DRIVER GAIN = 6 dB, LOAD<br>= 4 $\Omega$ (DIFFERENTIAL), 50 pF, input signal<br>frequency fi = 1 KHz                |                |       |                |      |
|                 | Voltage Gain                      | Input common-mode = 0.9 V                                                                                                            |                | 4     |                | V/V  |
|                 | Gain Error                        | -1dBFS (446mVrms), 1-kHz input signal                                                                                                |                | ±0.7  |                | dB   |
| ICN             | Idle channel noise                | Idle channel, IN1L and IN1R ac-shorted to ground, Measured as idle-channel noise, A-weighted $^{\left(1\right)}$ $^{\left(2\right)}$ |                | 32.6  |                | µVms |
| THD+N           | Total harmonic distortion + noise | -1 dBFS (446mVrms), 1-kHz input signal                                                                                               |                | -73.7 |                | dB   |
| LOW DR          | OPOUT REGULATOR (AVDD)            |                                                                                                                                      |                |       |                |      |
|                 | AVDD Output Voltage 1.8V          | SPKVDD = 2.7V, Page 1, Reg 2, D5-D4 = 00, I <sub>O</sub> = 50mA                                                                      |                | 1.79  |                | V    |
|                 |                                   | SPKVDD = 3.6V, Page 1, Reg 2, D5-D4 = 00, I <sub>O</sub> = 50mA                                                                      |                | 1.79  |                | V    |
|                 |                                   | SPKVDD = 5.5V, Page 1, Reg 2, D5-D4 = 00, $I_{O}$ = 50mA                                                                             |                | 1.79  |                | V    |
|                 | Output Voltage Accuracy           | SPVDD = 2.7V                                                                                                                         |                | ±2    |                | %    |
|                 | Load Regulation                   | SPVDD = 2.7V, 0A to 50mA                                                                                                             |                | 7     |                | mV   |
|                 | Line Regulation                   | Input Supply Range 2.7V to 5.5V                                                                                                      |                | 0.6   |                | mV   |
|                 | Decoupling Capacitor              |                                                                                                                                      | 1.0            |       |                | uF   |
|                 | Bias Current                      |                                                                                                                                      |                | 55    |                | uA   |
|                 | Noise @0A Load                    | A-weighted, 20Hz to 20kHz bandwidth                                                                                                  |                | 166   |                | uV   |
|                 | Noise @50mA Load                  | A-weighted, 20Hz to 20kHz bandwidth                                                                                                  |                | 174   |                | uV   |
| SHUTDO          | OWN POWER CONSUMPTION             |                                                                                                                                      |                |       |                |      |
|                 | Device Setup                      | Power down POR, /RST held low, AVDD = 1.8V,<br>IOVDD = 1.8 V, SPKVDD = 4.2 V, DVDD = 1.8 V                                           |                |       |                |      |
|                 | I(AVDD)                           |                                                                                                                                      |                | 1.32  |                | μA   |
|                 | I(DVDD)                           |                                                                                                                                      |                | 0.04  |                | μA   |
|                 | I(IOVDD)                          |                                                                                                                                      |                | 0.68  |                | μA   |
|                 | I(SPKVDD)                         |                                                                                                                                      |                | 2.24  |                | μA   |
| DIGITAL         | . INPUT/OUTPUT                    |                                                                                                                                      |                |       |                |      |
| Logic far       | nily                              |                                                                                                                                      | C              | CMOS  |                |      |
| V <sub>IH</sub> |                                   | I <sub>IH</sub> = 5 μA, IOVDD ≥ 1.6 V                                                                                                | 0.7 ×<br>IOVDD |       |                | V    |
|                 |                                   | I <sub>IH</sub> = 5 μA, IOVDD < 1.6 V                                                                                                | IOVDD          |       |                |      |
| V <sub>IL</sub> | Logic level                       | I <sub>IL</sub> = 5 μA, IOVDD ≥ 1.6 V                                                                                                | -0.3           |       | 0.3 ×<br>IOVDD | V    |
|                 |                                   | I <sub>IL</sub> = 5 μA, IOVDD < 1.6 V                                                                                                |                |       | 0              |      |
| V <sub>OH</sub> |                                   | I <sub>OH</sub> = 2 TTL loads                                                                                                        | 0.8 ×<br>IOVDD |       |                | V    |
| V <sub>OL</sub> |                                   | I <sub>OL</sub> = 2 TTL loads                                                                                                        |                |       | 0.25           | V    |
|                 | Capacitive load                   |                                                                                                                                      |                | 10    |                | pF   |

(1) Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

(2) All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.



# 3.5 Timing Characteristics

# 3.5.1 PS/LJF/RJF Timing in Master Mode

All specifications at 25°C, DVDD = 1.8 V

Note: All timing specifications are measured at characterization but not tested at final test.



|                     | PARAMETER  |     | IOVDD = 1.8 V |     | IOVDD = 3.3 V |    |
|---------------------|------------|-----|---------------|-----|---------------|----|
|                     |            | MIN | MAX           | MIN | MAX           |    |
| t <sub>d</sub> (WS) | WCLK delay |     | 45            |     | 45            | ns |
| t <sub>s</sub> (DI) | DIN setup  | 8   |               | 6   |               | ns |
| t <sub>h</sub> (DI) | DIN hold   | 8   |               | 6   |               | ns |
| t <sub>r</sub>      | Rise time  |     | 25            |     | 10            | ns |
| t <sub>f</sub>      | Fall time  |     | 25            |     | 10            | ns |



# 3.5.2 PS/LJF/RJF Timing in Slave Mode

All specifications at 25°C, DVDD = 1.8 V

Note: All timing specifications are measured at characterization but not tested at final test.



T0145-11

| PARAMETER             |                  | IOVDD = 1.8 V | IOVDD = 3.3 V |      |
|-----------------------|------------------|---------------|---------------|------|
|                       |                  | MIN MAX       | MIN MAX       | UNIT |
| t <sub>H</sub> (BCLK) | BCLK high period | 35            | 35            | ns   |
| t <sub>L</sub> (BCLK) | BCLK low period  | 35            | 35            | ns   |
| t <sub>s</sub> (WS)   | WCLK setup       | 8             | 6             | ns   |
| t <sub>h</sub> (WS)   | WCLK hold        | 8             | 6             | ns   |
| t <sub>s</sub> (DI)   | DIN setup        | 8             | 6             | ns   |
| t <sub>h</sub> (DI)   | DIN hold         | 8             | 6             | ns   |
| t <sub>r</sub>        | Rise time        |               | 4 4           | ns   |
| t <sub>f</sub>        | Fall time        |               | 4 4           | ns   |

| Figure 3-2. I <sup>2</sup> S | S/LJF/RJF | Timing in | Slave Mode |
|------------------------------|-----------|-----------|------------|
|------------------------------|-----------|-----------|------------|



SLAS687A-FEBRUARY 2013-REVISED FEBRUARY 2013

#### www.ti.com

# 3.5.3 DSP Timing in Master Mode

All specifications at 25°C, DVDD = 1.8 V

Note: All timing specifications are measured at characterization but not tested at final test.



T0146-09

| PARAMETER           |            | IOVDD = | IOVDD = 1.8 V |     | IOVDD = 3.3 V |      |
|---------------------|------------|---------|---------------|-----|---------------|------|
|                     |            | MIN     | MAX           | MIN | MAX           | UNIT |
| t <sub>d</sub> (WS) | WCLK delay |         | 45            |     | 45            | ns   |
| t <sub>s</sub> (DI) | DIN setup  | 8       |               | 6   |               | ns   |
| t <sub>h</sub> (DI) | DIN hold   | 8       |               | 6   |               | ns   |
| t <sub>r</sub>      | Rise time  |         | 25            |     | 10            | ns   |
| t <sub>f</sub>      | Fall time  |         | 25            |     | 10            | ns   |



#### 3.5.4 DSP Timing in Slave Mode

All specifications at 25°C, DVDD = 1.8 V

Note: All timing specifications are measured at characterization but not tested at final test.



| DADAMETED             |                  | IOVDD = | IOVDD = 1.8V |     | IOVDD = 3.3 V |      |
|-----------------------|------------------|---------|--------------|-----|---------------|------|
|                       | PARAMETER        |         | MAX          | MIN | MAX           | UNIT |
| t <sub>H</sub> (BCLK) | BCLK high period | 35      |              | 35  |               | ns   |
| t <sub>L</sub> (BCLK) | BCLK low period  | 35      |              | 35  |               | ns   |
| t <sub>s</sub> (WS)   | WCLK setup       | 8       |              | 8   |               | ns   |
| t <sub>h</sub> (WS)   | WCLK hold        | 8       |              | 8   |               | ns   |
| t <sub>s</sub> (DI)   | DIN setup        | 8       |              | 8   |               | ns   |
| t <sub>h</sub> (DI)   | DIN hold         | 8       |              | 8   |               | ns   |
| t <sub>r</sub>        | Rise time        |         | 4            |     | 4             | ns   |
| t <sub>f</sub>        | Fall time        |         | 4            |     | 4             | ns   |

Figure 3-4. DSP Timing in Slave Mode



# 3.5.5 *I*<sup>2</sup>*C* Interface Timing

All specifications at 25°C, DVDD = 1.8 V

Note: All timing specifications are measured at characterization but not tested at final test.



| PARAMETER           |                                                                                                    | Standard-Mode |     |      | Fast-Mode               |     |     | UNITS |
|---------------------|----------------------------------------------------------------------------------------------------|---------------|-----|------|-------------------------|-----|-----|-------|
|                     |                                                                                                    | MIN           | TYP | MAX  | MIN                     | TYP | MAX |       |
| f <sub>SCL</sub>    | SCL clock frequency                                                                                | 0             |     | 100  | 0                       |     | 400 | kHz   |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated. | 4             |     |      | 0.8                     |     |     | μs    |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                        | 4.7           |     |      | 1.3                     |     |     | μs    |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                       | 4             |     |      | 0.6                     |     |     | μs    |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                          | 4.7           |     |      | 0.8                     |     |     | μs    |
| t <sub>HD:DAT</sub> | Data hold time: For I <sup>2</sup> C bus devices                                                   | 0             |     | 3.45 | 0                       |     | 0.9 | μs    |
| t <sub>SU;DAT</sub> | Data setup time                                                                                    | 250           |     |      | 100                     |     |     | ns    |
| t <sub>r</sub>      | SDA and SCL rise time                                                                              |               |     | 1000 | 20 + 0.1 C <sub>b</sub> |     | 300 | ns    |
| t <sub>f</sub>      | SDA and SCL fall time                                                                              |               |     | 300  | 20 + 0.1 C <sub>b</sub> |     | 300 | ns    |
| t <sub>su:sтo</sub> | Set-up time for STOP condition                                                                     | 4             |     |      | 0.8                     |     |     | μs    |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                                   | 4.7           |     |      | 1.3                     |     |     | μs    |
| Cb                  | Capacitive load for each bus line                                                                  |               |     | 400  |                         |     | 400 | pF    |

Figure 3-5. I<sup>2</sup>C Interface Timing



#### 3.5.6 SPI Interface Timing



Figure 3-6. SPI Interface Timing Diagram

#### **Timing Requirements**

At 25°C, DVDD = 1.8V

#### Table 3-1. SPI Interface Timing

| PARAMETER           |                           | TEST CONDITION | ΙΟΥΙ | DD=1.8V | 101 | /DD=3.3V |     | UNITS |
|---------------------|---------------------------|----------------|------|---------|-----|----------|-----|-------|
|                     |                           |                | MIN  | ΤΥΡ ΜΑΧ | MIN | ТҮР      | MAX |       |
| t <sub>sck</sub>    | SCLK Period (1)           |                | 100  |         | 50  |          |     | ns    |
| t <sub>sckh</sub>   | SCLK Pulse width High     |                | 50   |         | 25  |          |     | ns    |
| t <sub>sckl</sub>   | SCLK Pulse width Low      |                | 50   |         | 25  |          |     | ns    |
| t <sub>lead</sub>   | Enable Lead Time          |                | 30   |         | 20  |          |     | ns    |
| t <sub>lag</sub>    | Enable Lag Time           |                | 30   |         | 20  |          |     | ns    |
| t <sub>d</sub>      | Sequential Transfer Delay |                | 40   |         | 20  |          |     | ns    |
| t <sub>a</sub>      | Slave DOUT access time    |                |      | 40      |     |          | 40  | ns    |
| t <sub>dis</sub>    | Slave DOUT disable time   |                |      | 40      |     |          | 40  | ns    |
| t <sub>su</sub>     | DIN data setup time       |                | 15   |         | 15  |          |     | ns    |
| t <sub>hi</sub>     | DIN data hold time        |                | 15   |         | 10  |          |     | ns    |
| t <sub>v;DOUT</sub> | DOUT data valid time      |                |      | 25      |     |          | 18  | ns    |
| t <sub>r</sub>      | SCLK Rise Time            |                |      | 4       |     |          | 4   | ns    |
| t <sub>f</sub>      | SCLK Fall Time            |                |      | 4       |     |          | 4   | ns    |

(1) These parameters are based on characterization and are not tested in production.



#### **4** Typical Performance

#### 4.1 Class D Speaker Driver Performance







Figure 4-3. Total Harmonic Distortion + Noise vs 4  $\Omega$  Speaker Power (SPKVDD = 5.5 V)





Figure 4-2. AINL To Speaker FFT Amplitude at 0 dBFS vs Frequency (4  $\Omega$  Load)



Figure 4-4. Total Harmonic Distortion + Noise + NOISE vs 4  $\Omega$ Speaker Power (Gain = 18 dB)



Figure 4-6. Total Harmonic Distortion + Noise + NOISE vs 8 Ω Speaker Power (Gain = 18 dB)

SLAS687A – FEBRUARY 2013 – REVISED FEBRUARY 2013



www.ti.com



Figure 4-7. Total Power Consumption vs Output Power Consumption (Gain = 18 dB, Load = 4 Ω)



#### 4.2 HP Driver Performance



Figure 4-8. DAC TO HP FFT Amplitude at 0 dBFS vs Frequency (16  $\Omega$  Load)



Figure 4-10. Total Harmonic Distortion + Noise vs HP Power (Gain = 9 dB)



Figure 4-9. AINL TO HP FFT Amplitude at 0 dBFS vs Frequency (16  $\Omega$  Load)



Figure 4-11. Total Harmonic Distortion + Noise vs HP Power (Gain = 32 dB)

TEXAS INSTRUMENTS

# 5 Application Overview

The TAS2521 offers a wide range of configuration options. Figure 1-1 shows the simplified functional blocks of the device.

# 5.1 Typical Circuit Configuration



Figure 5-1. Typical Circuit Configuration



# 5.2 Circuit Configuration with Internal LDO



Figure 5-2. Application Schematics for LDO

# 5.3 Device Connections

# 5.3.1 Digital Pins

Only a small number of digital pins are dedicated to a single function; whenever possible, the digital pins have a default function, and also can be reprogrammed to cover alternative functions for various applications.

The fixed-function pins are  $\overline{\text{RST}}$  LDO\_SEL and the SPI\_SEL pin, which are HW control pins. Depending on the state of SPI\_SEL, the two control-bus pins SCL/SSZ and SDA/MOSI are configured for either I<sup>2</sup>C or SPI protocol.

Other digital IO pins can be configured for various functions via register control. An overview of available functionality is given in Section 5.3.3.

# 5.3.2 Analog Pins

Analog functions can also be configured to a large degree. For minimum power consumption, analog blocks are powered down by default. The blocks can be powered up with fine granularity according to the application needs.

# 5.3.3 Multifunction Pins

Table 5-1 shows the possible allocation of pins for specific functions. The PLL input, for example, can be programmed to be any of 4 pins (MCLK, BCLK, DIN, GPIO).

|   |                                       | 1                                  | 2                   | 3    | 4    | 5             | 6                | 7    |
|---|---------------------------------------|------------------------------------|---------------------|------|------|---------------|------------------|------|
|   | Pin Function                          | MCLK                               | BCLK                | WCLK | DIN  | GPIO<br>/DOUT | SCLK             | MISO |
| Α | PLL Input                             | S <sup>(1)</sup>                   | S <sup>(2)</sup>    |      | Е    |               | S <sup>(3)</sup> |      |
| В | Codec Clock Input                     | S <sup>(1)</sup> ,D <sup>(4)</sup> | S <sup>(2)</sup>    |      |      |               | S <sup>(3)</sup> |      |
| С | I <sup>2</sup> S BCLK input           |                                    | S <sup>(2)</sup> ,D |      |      |               |                  |      |
| D | I <sup>2</sup> S BCLK output          |                                    | E <sup>(5)</sup>    |      |      |               |                  |      |
| Е | I <sup>2</sup> S WCLK input           |                                    |                     | E, D |      |               |                  |      |
| F | I <sup>2</sup> S WCLK output          |                                    |                     | E    |      |               |                  |      |
| G | I <sup>2</sup> S DIN                  |                                    |                     |      | E, D |               |                  |      |
| н | I <sup>2</sup> S DOUT                 |                                    |                     |      |      | E             |                  |      |
| I | General Purpose Output I              |                                    |                     |      |      | E             |                  |      |
| I | General Purpose Output II             |                                    |                     |      |      |               |                  | E    |
| J | General Purpose Input I               |                                    |                     |      | Е    |               |                  |      |
| J | General Purpose Input II              |                                    |                     |      |      | E             |                  |      |
| J | General Purpose Input III             |                                    |                     |      |      |               | E                |      |
| К | INT1 output                           |                                    |                     |      |      | Е             |                  | E    |
| L | INT2 output                           |                                    |                     |      |      | Е             |                  | E    |
| М | Secondary I <sup>2</sup> S BCLK input |                                    |                     |      |      | E             | E                |      |
| N | Secondary I <sup>2</sup> S WCLK input |                                    |                     |      |      | Е             | Е                |      |
| 0 | Secondary I <sup>2</sup> S DIN        |                                    |                     |      |      | E             | Е                |      |
| Р | Secondary I <sup>2</sup> S BCLK OUT   |                                    |                     |      |      | E             |                  | E    |
| Q | Secondary I <sup>2</sup> S WCLK OUT   |                                    |                     |      |      | E             |                  | E    |
| R | Secondary I <sup>2</sup> S DOUT       |                                    |                     |      |      |               |                  | E    |
| S | Aux Clock Output                      |                                    |                     |      |      | Е             |                  | E    |

#### Table 5-1. Multifunction Pin Assignments

(1)  $S_{(2)}^{(1)}$ : The MCLK pin can drive the PLL and Codec Clock inputs **simultaneously**.

(2)  $S_{(2)}^{(2)}$ : The BCLK pin can drive the PLL and Codec Clock and audio interface bit clock inputs **simultaneously**.

(3)  $S^{(3)}$ : The GPIO/DOUT pin can drive the PLL and Codec Clock inputs **simultaneously**.

(4) D: Default Function

(5) E: The pin is **exclusively** used for this function, no other function can be implemented with the same pin. (If GPIO/DOUT has been allocated for General Purpose Output, it cannot be used as the INT1 output at the same time.)

# 5.4 Audio Analog I/O

The TAS2521 features a mono audio DAC. It supports a wide range of analog interfaces to support different headsets such as 16- $\Omega$  to 200- $\Omega$  impedance and analog line outputs. TheTAS2521 can drive a speaker upto 4- $\Omega$  impedance.

# 5.5 Analog Signals

The TAS2521 analog signals consist of:

- Analog inputs AINR and AINL, which can be used to pass-through or mix analog signals to output stages
- Analog outputs class-D speaker driver and headphone/lineout driver providing output capability for the DAC, AINR, AINL, or a mix of the three



### 5.5.1 Analog Inputs AINL and AINR

AINL (pin 3 or C2) and AINR (pin 4 or B2) are inputs to Mixer P and Mixer M along with the DAC output. Also AINL and AINR can be configured inputs to HP driver. Page1 / register 12 provides control signals for determining the signals routed through Mixer P, Mixer M and HP driver. Input of Mixer P can be attenuated by Page1 / register 24, input of Mixer M can be attenuated by Page1 / register 25 and input of HP driver can be attenuated by Page1 / register 22. Also AINL and AINR can be configured to a monaural differential input with use Mixer P and Mixer M by Page1 / register 12 setting.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6 Audio DAC and Audio Analog Outputs

The mono audio DAC consists of a digital audio processing block, a digital interpolation filter, a digital delta-sigma modulator, and an analog reconstruction filter. The high oversampling ratio (normally DOSR is between 32 and 128) exhibits good dynamic range by ensuring that the quantization noise generated within the delta-sigma modulator stays outside of the audio frequency band. Audio analog outputs include mono headphone and lineout and mono class-D speaker outputs. Because the TAS2521 contains a mono DAC, it inputs the mono data from the left channel, the right channel, or a mix of the left and right channels as  $[(L + R) \div 2]$ , selected by page 0, register 63, bits D5–D4.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

### 5.6.1 DAC

The TAS2521 mono audio DAC supports data rates from 8 kHz to 192 kHz. The audio channel of the mono DAC consists of a signal-processing engine with fixed processing blocks, a programmable miniDSP, a digital interpolation filter, multibit digital delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhanced performance at low sampling rates through increased oversampling and image filtering, thereby keeping quantization noise generated within the delta-sigma modulator and observed in the signal images strongly suppressed within the audio band to beyond 20 kHz. To handle multiple input rates and optimize power dissipation and performance, the TAS2521 allows the system designer to program the oversampling rates over a wide range from 1 to 1024 by configuring page 0, register 13 and page 0 / register 14. The system designer can choose higher oversampling ratios for lower input data rates and lower oversampling ratios for higher input data rates.

The TAS2521 DAC channel includes a built-in digital interpolation filter to generate oversampled data for the delta-sigma modulator. The interpolation filter can be chosen from three different types, depending on required frequency response, group delay, and sampling rate.

The DAC path of the TAS2521 features many options for signal conditioning and signal routing:

- Digital volume control with a range of -63.5 to +24dB
- Mute function

In addition to the standard set of DAC features the TAS2521 also offers the following special features:

- Digital auto mute
- Adaptive filter mode

#### 5.6.1.1 DAC Processing Blocks — Overview

The TAS2521 implements signal-processing capabilities and interpolation filtering via processing blocks. These fixed processing blocks give users the choice of how much and what type of signal processing they may use and which interpolation filter is applied.

The choices among these processing blocks allows the system designer to balance power conservation and signal-processing flexibility. Table 5-2 gives an overview of all available processing blocks of the DAC channel and their properties. The resource-class column gives an approximate indication of power consumption for the digital (DVDD) supply; however, based on the out-of-band noise spectrum, the analog power consumption of the drivers (AVDD) may differ.

The signal-processing blocks available are:

- First-order IIR
- Scalable number of biquad filters

The processing blocks are tuned for common cases and can achieve high image rejection or low group delay in combination with various signal-processing effects such as audio effects and frequency shaping. The available first-order IIR and biquad filters have fully user-programmable coefficients.

| Processing<br>Block No. | Interpolation Filter | Channel | First-Order<br>IIR Available | Number of<br>Biquads | Resource<br>Class |
|-------------------------|----------------------|---------|------------------------------|----------------------|-------------------|
| PRB_P1                  | А                    | Mono    | Yes                          | 6                    | 6                 |
| PRB_P2                  | A                    | Mono    | No                           | 3                    | 4                 |
| PRB_P3                  | В                    | Mono    | Yes                          | 6                    | 4                 |

#### Table 5-2. Overview – DAC Predefined Processing Blocks

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

### 5.6.2 Digital Mixing and Routing

The TAS2521 has four digital mixing blocks. Each mixer can provide either mixing or multiplexing of the digital audio data. The first mixer/multiplexer can be used to select input data for the mono DAC from left channel, right channel, or (left channel + right channel) / 2 mixing. This digital routing can be configured by writing to page 0, register 63, bits D5–D4.

# 5.6.3 Analog Audio Routing

The TAS2521 has the capability to route the DAC output to either the headphone or the speaker output. If desirable, both output drivers can be operated at the same time while playing at different volume levels. The TAS2521 provides various digital routing capabilities, allowing digital mixing or even channel swapping in the digital domain. All analog outputs other than the selected ones can be powered down for optimal power consumption.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

# 5.6.4 5V LDO

The TAS2521 has a built-in LDO which can generate the analog supply (AVDD) also the digital supply (DVDD) from input voltage range of 2.7 V to 5.5 V with high PSRR. If combined power supply current is 50 mA or less, then this LDO can deliver power to both analog and digital power supplies. If the only speaker power supply is present and LDO Select pin is enabled, the LDO can power up without requiring other supplies. This LDO requires a minimum dropout voltage of 300 mV and can support load currents up to 50 mA. For stability reasons the LDO requires a minimum decoupling capacitor of 1  $\mu$ F (±50%) on the analog supply (AVDD) pin and the digital supply (DVDD) pin. If use this LDO output voltage for the digital supply (DVDD) pin, the analog supply (AVDD) pin connected to the digital supply (DVDD) externally is required.

The LDO is by default powered down for low sleep mode currents and can be enabled driving the LDO\_SELECT pin to SPKVDD (Speaker power supply). When the LDO is disabled the AVDD pin is tristated and the device AVDD needs to be powered using external supply. In that case the DVDD pin is also tri-stated and the device DVDD needs to be powered using external supply. The output voltage of this LDO can be adjusted to a few different values as given in the Table 5-3.

| w | w | w | .t | i. | С | o | n |
|---|---|---|----|----|---|---|---|
|   |   |   |    |    |   |   |   |

| Page-1, Register 2, D(5:4) | LDO Output |
|----------------------------|------------|
| 00                         | 1.8 V      |
| 01                         | 1.6 V      |
| 10                         | 1.7 V      |
| 00                         | 1.5 V      |

Table 5-3. AVDD LDO Settings

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.5 POR

TAS2521 has a POR (Power On Reset) function. This function insures that all registers are automatically set to defaults when a proper power up sequence is executed.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.6 CLOCK Generation and PLL

The TAS2521 supports a wide range of options for generating clocks for the DAC sections as well as interface and other control blocks. The clocks for the DAC require a source reference clock. This clock can be provided on a variety of device pins, such as the MCLK, BCLK, or GPIO pins. The source reference clock for the codec can be chosen by programming the CODEC\_CLKIN value on page 0, register 4, bits D1–D0. The CODEC\_CLKIN can then be routed through highly-flexible clock dividers shown in to generate the various clocks required for the DAC and the miniDSP section. In the event that the desired audio clocks cannot be generated from the reference clocks on MCLK, BCLK, or GPIO, the TAS2521 also provides the option of using the on-chip PLL which supports a wide range of fractional multiplication values to generate the required clocks. Starting from CODEC\_CLKIN, the TAS2521 provides several programmable clock dividers to help achieve a variety of sampling rates for the DAC and clocks for the miniDSP sections.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

# 5.6.7 Digital Audio and Control Interface

#### 5.6.7.1 Digital Audio Interface

Audio data is transferred between the host processor and the TAS2521 via the digital audio data serial interface, or audio bus. The audio bus on this device is flexible, including left- or right-justified data options, support for I<sup>2</sup>S or PCM protocols, programmable data-length options, a TDM mode for multichannel operation, flexible master/slave configurability for each bus clock line, and the ability to communicate with multiple devices within a system directly.

The audio bus of the TAS2521 can be configured for left- or right-justified, I<sup>2</sup>S, DSP, or TDM modes of operation, where communication with standard telephony PCM interfaces is supported within the TDM mode. These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits by configuring page 0, register 27, bits D5–D4. In addition, the word clock and bit clock can be independently configured in either master or slave mode for flexible connectivity to a wide variety of processors. The word clock is used to define the beginning of a frame, and may be programmed as either a pulse or a square-wave signal. The frequency of this clock corresponds to the maximum of the selected DAC sampling frequencies.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.7.2 Control Interface

The TAS2521 control interface supports SPI or I2C communication protocols, with the protocol selectable using the SPI\_SEL pin. For SPI, SPI\_SEL should be tied high; for I2C, SPI\_SEL should be tied low. It is not recommended to change the state of SPI\_SEL during device operation.

SLAS687A-FEBRUARY 2013-REVISED FEBRUARY 2013



#### 5.6.7.2.1 *I*<sup>2</sup>C Control Mode

The TAS2521 supports the I<sup>2</sup>C control protocol, and will respond to the I<sup>2</sup>C address of 0011 000. I<sup>2</sup>C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I<sup>2</sup>C bus only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH. Instead, the bus wires are pulled HIGH by pullup resistors, so the bus wires are HIGH when no device is driving them LOW. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.

#### 5.6.7.2.2 SPI Digital Interface

In the SPI control mode,the TAS2521 uses the pins SCL/SSZ=SSZ, SCLK=SCLK, MISO=MISO, SDA/MOSI=MOSI as a standard SPI port with clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0). The SPI port allows full-duplex, synchronous, serial communication between a host processor (the master) and peripheral devices (slaves). The SPI master (in this case, the host processor) generates the synchronizing clock (driven onto SCLK) and initiates transmissions. The SPI slave devices (such as the TAS2521) depend on a master to start and synchronize transmissions. A transmission begins when initiated by an SPI master. The byte from the SPI master begins shifting in on the slave MOSI pin under the control of the master serial clock(driven onto SCLK). As the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the master shift tregister.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.7.3 Power Supply

The TAS2521 integrates a large amount of digital and analog functionality, and each of these blocks can be powered separately to enable the system to select appropriate power supplies for desired performance and power consumption. The device has separate power domains for digital IO, digital core, analog core, analog input, headphone driver, and speaker drivers. If desired, all of the supplies (except for the supplies for speaker drivers, which can directly connect to the battery) can be connected together and be supplied from one source in the range of 1.65 to 1.95V. Individually, the IOVDD voltage can be supplied in the range of 1.1V to 3.6V. For improved power efficiency, the digital core power supply can range from 1.26V to 1.95V. The analog core supply can either be derived from the internal LDO accepting an SPKVDD voltage in the range of 2.7V to 5.5V, or the AVDD pin can directly be driven with a voltage in the range of 1.5V to 1.95V. The speaker driver voltages (SPKVDD) can range from 2.7V to 5.5V.

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.7.4 Device Special Functions

- Interrupt generation
- Flexible pin multiplexing

For more detailed information see the TAS2521 Application Reference Guide (SLAU456).

#### 5.6.7.5 miniDSP

The TAS2521 features a miniDSP core which is tightly coupled to the DAC. The fully programmable algorithms for the miniDSP must be loaded into the device after power up. The miniDSP has direct access to the digital audio stream, offering the possibility for advanced, very low-group-delay DSP algorithms. The miniDSP has 512 programmable instructions, 896 data memory locations, and 512 programmable coefficients (in the adaptive mode, each bank has 256 programmable coefficients).



#### 5.6.7.5.1 Software

Software development for the TAS2521 is supported through TI's comprehensive PurePath<sup>™</sup> Studio software development environment, a powerful, easy-to-use tool designed specifically to simplify software development on Texas Instruments miniDSP audio platforms. The graphical development environment consists of a library of common audio functions that can be dragged and dropped into an audio signal flow and graphically connected together. The DSP code can then be assembled from the graphical signal flow with the click of a mouse. See the TAS2521 product folder on www.ti.com to learn more about PurePath Studio and the latest status on available, ready-to-use DSP algorithms.

# 6 Register Map

# 6.1 Register Map Summary

| Table | 6-1. | Summary | of | Register | Мар |
|-------|------|---------|----|----------|-----|
|-------|------|---------|----|----------|-----|

| Decimal Hex |                                     | lex  | DESCRIPTION |                                                               |  |  |  |  |  |
|-------------|-------------------------------------|------|-------------|---------------------------------------------------------------|--|--|--|--|--|
| PAGE NO.    | PAGE NO. REG. NO. PAGE NO. REG. NO. |      |             |                                                               |  |  |  |  |  |
| 0           | 0                                   | 0x00 | 0x00        | Page Select Register                                          |  |  |  |  |  |
| 0           | 1                                   | 0x00 | 0x01        | Software Reset Register                                       |  |  |  |  |  |
| 0           | 2 - 3                               | 0x00 | 0x02 - 0x03 | Reserved Registers                                            |  |  |  |  |  |
| 0           | 4                                   | 0x00 | 0x04        | Clock Setting Register 1, Multiplexers                        |  |  |  |  |  |
| 0           | 5                                   | 0x00 | 0x05        | Clock Setting Register 2, PLL P and R Values                  |  |  |  |  |  |
| 0           | 6                                   | 0x00 | 0x06        | Clock Setting Register 3, PLL J Values                        |  |  |  |  |  |
| 0           | 7                                   | 0x00 | 0x07        | Clock Setting Register 4, PLL D Values (MSB)                  |  |  |  |  |  |
| 0           | 8                                   | 0x00 | 0x08        | Clock Setting Register 5, PLL D Values (LSB)                  |  |  |  |  |  |
| 0           | 9 - 10                              | 0x00 | 0x09 - 0x0A | Reserved Registers                                            |  |  |  |  |  |
| 0           | 11                                  | 0x00 | 0x0B        | Clock Setting Register 6, NDAC Values                         |  |  |  |  |  |
| 0           | 12                                  | 0x00 | 0x0C        | Clock Setting Register 7, MDAC Values                         |  |  |  |  |  |
| 0           | 13                                  | 0x00 | 0x0D        | DAC OSR Setting Register 1, MSB Value                         |  |  |  |  |  |
| 0           | 14                                  | 0x00 | 0x0E        | DAC OSR Setting Register 2, LSB Value                         |  |  |  |  |  |
| 0           | 15                                  | 0x00 | 0x0F        | miniDSP_D Instruction Control Register 1                      |  |  |  |  |  |
| 0           | 16                                  | 0x00 | 0x10        | miniDSP_D Instruction Control Register 2                      |  |  |  |  |  |
| 0           | 17                                  | 0x00 | 0x11        | miniDSP_D Interpolation Factor Setting Register               |  |  |  |  |  |
| 0           | 18 - 24                             | 0x00 | 0x12 - 0x18 | Reserved Registers                                            |  |  |  |  |  |
| 0           | 25                                  | 0x00 | 0x19        | Clock Setting Register 10, Multiplexers                       |  |  |  |  |  |
| 0           | 26                                  | 0x00 | 0x1A        | Clock Setting Register 11, CLKOUT M divider value             |  |  |  |  |  |
| 0           | 27                                  | 0x00 | 0x1B        | Audio Interface Setting Register 1                            |  |  |  |  |  |
| 0           | 28                                  | 0x00 | 0x1C        | Audio Interface Setting Register 2, Data offset setting       |  |  |  |  |  |
| 0           | 29                                  | 0x00 | 0x1D        | Audio Interface Setting Register 3                            |  |  |  |  |  |
| 0           | 30                                  | 0x00 | 0x1E        | Clock Setting Register 12, BCLK N Divider                     |  |  |  |  |  |
| 0           | 31                                  | 0x00 | 0x1F        | Audio Interface Setting Register 4, Secondary Audio Interface |  |  |  |  |  |
| 0           | 32                                  | 0x00 | 0x20        | Audio Interface Setting Register 5                            |  |  |  |  |  |
| 0           | 33                                  | 0x00 | 0x21        | Audio Interface Setting Register 6                            |  |  |  |  |  |
| 0           | 34                                  | 0x00 | 0x22        | Reserved Register                                             |  |  |  |  |  |
| 0           | 35 - 36                             | 0x00 | 0x23 - 0x24 | Reserved Registers                                            |  |  |  |  |  |
| 0           | 37                                  | 0x00 | 0x25        | DAC Flag Register 1                                           |  |  |  |  |  |
| 0           | 38                                  | 0x00 | 0x26        | DAC Flag Register 2                                           |  |  |  |  |  |
| 0           | 39-41                               | 0x00 | 0x27-0x29   | Reserved Registers                                            |  |  |  |  |  |
| 0           | 42                                  | 0x00 | 0x2A        | Sticky Flag Register 1                                        |  |  |  |  |  |
| 0           | 43                                  | 0x00 | 0x2B        | Interrupt Flag Register 1                                     |  |  |  |  |  |
| 0           | 44                                  | 0x00 | 0x2C        | Sticky Flag Register 2                                        |  |  |  |  |  |
| 0           | 45                                  | 0x00 | 0x2D        | Reserved Register                                             |  |  |  |  |  |
| 0           | 46                                  | 0x00 | 0x2E        | Interrupt Flag Register 2                                     |  |  |  |  |  |
| 0           | 47                                  | 0x00 | 0x2F        | Reserved Register                                             |  |  |  |  |  |
| 0           | 48                                  | 0x00 | 0x30        | INT1 Interrupt Control Register                               |  |  |  |  |  |
| 0           | 49                                  | 0x00 | 0x31        | INT2 Interrupt Control Register                               |  |  |  |  |  |
| 0           | 50-51                               | 0x00 | 0x32-0x33   | Reserved Registers                                            |  |  |  |  |  |
| 0           | 52                                  | 0x00 | 0x34        | GPIO/DOUT Control Register                                    |  |  |  |  |  |
| 0           | 53                                  | 0x00 | 0x35        | DOUT Function Control Register                                |  |  |  |  |  |



www.ti.com

# Table 6-1. Summary of Register Map (continued)

| Decimal Hex       |           |                   | ex          | DESCRIPTION                                                         |  |  |  |  |  |  |
|-------------------|-----------|-------------------|-------------|---------------------------------------------------------------------|--|--|--|--|--|--|
| PAGE NO. REG. NO. |           | PAGE NO. REG. NO. |             |                                                                     |  |  |  |  |  |  |
| 0                 | 54        | 0x00              | 0x36        | DIN Function Control Register                                       |  |  |  |  |  |  |
| 0                 | 55        | 0x00              | 0x37        | MISO Function Control Register                                      |  |  |  |  |  |  |
| 0                 | 56        | 0x00              | 0x38        | SCLK/DMDIN2 Function Control Register                               |  |  |  |  |  |  |
| 0                 | 57-59     | 0x00              | 0x39-0x3B   | Reserved Registers                                                  |  |  |  |  |  |  |
| 0                 | 60        | 0x00              | 0x3C        | DAC Instruction Set                                                 |  |  |  |  |  |  |
| 0                 | 61        | 0x00              | 0x3D        | Reserved Registers                                                  |  |  |  |  |  |  |
| 0                 | 62        | 0x00              | 0x3E        | miniDSP_D Configuration Register                                    |  |  |  |  |  |  |
| 0                 | 63        | 0x00              | 0x3F        | DAC Channel Setup Register 1                                        |  |  |  |  |  |  |
| 0                 | 64        | 0x00              | 0x40        | DAC Channel Setup Register 2                                        |  |  |  |  |  |  |
| 0                 | 65        | 0x00              | 0x41        | DAC Channel Digital Volume Control Register                         |  |  |  |  |  |  |
| 0                 | 66 - 80   | 0x00              | 0x42 - 0x50 | Reserved Registers                                                  |  |  |  |  |  |  |
| 0                 | 81        | 0x00              | 0x51        | Dig_Mic Control Register                                            |  |  |  |  |  |  |
| 0                 | 82 - 127  | 0x00              | 0x52 - 0x7F | Reserved Registers                                                  |  |  |  |  |  |  |
| 1                 | 0         | 0x01              | 0x00        | Page Select Register                                                |  |  |  |  |  |  |
| 1                 | 1         | 0x01              | 0x01        | REF, POR and LDO BGAP Control Register                              |  |  |  |  |  |  |
| 1                 | 2         | 0x01              | 0x02        | LDO Control Register                                                |  |  |  |  |  |  |
| 1                 | 3         | 0x01              | 0x03        | Playback Configuration Register 1                                   |  |  |  |  |  |  |
| 1                 | 4 - 7     | 0x01              | 0x04 - 0x07 | Reserved Registers                                                  |  |  |  |  |  |  |
| 1                 | 8         | 0x01              | 0x08        | DAC PGA Control Register                                            |  |  |  |  |  |  |
| 1                 | 9         | 0x01              | 0x09        | Output Drivers, AINL, AINR, Control Register                        |  |  |  |  |  |  |
| 1                 | 10        | 0x01              | 0x0A        | Common Mode Control Register                                        |  |  |  |  |  |  |
| 1                 | 11        | 0x01              | 0x0B        | HP Over Current Protection Configuration Register                   |  |  |  |  |  |  |
| 1                 | 12        | 0x01              | 0x0C        | HP Routing Selection Register                                       |  |  |  |  |  |  |
| 1                 | 13 - 15   | 0x01              | 0x0D - 0x0F | Reserved Registers                                                  |  |  |  |  |  |  |
| 1                 | 16        | 0x01              | 0x10        | HP Driver Gain Setting Register                                     |  |  |  |  |  |  |
| 1                 | 17 - 19   | 0x01              | 0x11 - 0x13 | HPR Driver Gain Setting Register                                    |  |  |  |  |  |  |
| 1                 | 20        | 0x01              | 0x14        | Headphone Driver Startup Control Register                           |  |  |  |  |  |  |
| 1                 | 21        | 0x01              | 0x15        | Reserved Register                                                   |  |  |  |  |  |  |
| 1                 | 22        | 0x01              | 0x16        | HP Volume Control Register                                          |  |  |  |  |  |  |
| 1                 | 23        | 0x01              | 0x17        | Reserved Register                                                   |  |  |  |  |  |  |
| 1                 | 24        | 0x01              | 0x18        | AINL Volume Control Register                                        |  |  |  |  |  |  |
| 1                 | 25        | 0x01              | 0x19        | AINR Volume Control Register                                        |  |  |  |  |  |  |
| 1                 | 26 - 44   | 0x01              | 0x1A - 0x2C | Reserved Registers                                                  |  |  |  |  |  |  |
| 1                 | 45        | 0x01              | 0x2D        | Speaker Amplifier Control 1                                         |  |  |  |  |  |  |
| 1                 | 46        | 0x01              | 0x2E        | Speaker Volume Control Register                                     |  |  |  |  |  |  |
| 1                 | 47        | 0x01              | 0x2F        | Reserved Register                                                   |  |  |  |  |  |  |
| 1                 | 48        | 0x01              | 0x30        | Speaker Amplifier Volume Control 2                                  |  |  |  |  |  |  |
| 1                 | 49 - 62   | 0x01              | 0x31 - 0x3E | Right MICPGA Positive Terminal Input Routing Configuration Register |  |  |  |  |  |  |
| 1                 | 64 - 121  | 0x01              | 0x40 - 0x79 | Reserved Registers                                                  |  |  |  |  |  |  |
| 1                 | 122       | 0x01              | 0x7A        | Reference Power Up Delay                                            |  |  |  |  |  |  |
| 1                 | 123 - 127 | 0x01              | 0x7B - 0x7F | Reserved Registers                                                  |  |  |  |  |  |  |
| 2 - 43            | 0 - 127   | 0x02 - 0x2B       | 0x00 - 0x7F | Reserved Registers                                                  |  |  |  |  |  |  |
| 44                | 0         | 0x2C              | 0x00        | Page Select Register                                                |  |  |  |  |  |  |
| 44                | 1         | 0x2C              | 0x01        | DAC Adaptive Filter Configuration Register                          |  |  |  |  |  |  |
| 44                | 2 - 7     | 0x2C              | 0x02 - 0x07 | Reserved                                                            |  |  |  |  |  |  |
| 44                | 8 - 127   | 0x2C              | 0x08 - 0x7F | DAC Coefficients Buffer-A C(0:29)                                   |  |  |  |  |  |  |

Copyright © 2013, Texas Instruments Incorporated

SLAS687A - FEBRUARY 2013-REVISED FEBRUARY 2013

| rable o n'eunnary en register map (continueu) |          |             |             |                                     |  |  |  |  |
|-----------------------------------------------|----------|-------------|-------------|-------------------------------------|--|--|--|--|
| Decimal                                       |          | H           | ex          | DESCRIPTION                         |  |  |  |  |
| PAGE NO.                                      | REG. NO. | PAGE NO.    | REG. NO.    |                                     |  |  |  |  |
| 45 - 52                                       | 0        | 0x2D-0x34   | 0x00        | Page Select Register                |  |  |  |  |
| 45 - 52                                       | 1 - 7    | 0x2D-0x34   | 0x01 - 0x07 | Reserved.                           |  |  |  |  |
| 45 - 52                                       | 8 - 127  | 0x2D-0x34   | 0x08 - 0x7F | DAC Coefficients Buffer-A C(30:255) |  |  |  |  |
| 53 - 61                                       | 0 - 127  | 0x35 - 0x3D | 0x00 - 0x7F | Reserved Registers                  |  |  |  |  |
| 62 - 70                                       | 0        | 0x3E-0x46   | 0x00        | Page Select Register                |  |  |  |  |
| 62 - 70                                       | 1 - 7    | 0x3E-0x46   | 0x01 - 0x07 | Reserved Registers                  |  |  |  |  |
| 62 - 70                                       | 8 - 127  | 0x3E-0x46   | 0x08 - 0x7F | DAC Coefficients Buffer-B C(0:255)  |  |  |  |  |
| 71 - 151                                      | 0 - 127  | 0x47 - 0x97 | 0x00 - 0x7F | Reserved Registers                  |  |  |  |  |
| 152 - 169                                     | 0        | 0x98-0xA9   | 0x00        | Page Select Register                |  |  |  |  |
| 152 - 169                                     | 1 - 7    | 0x98-0xA9   | 0x01 - 0x07 | Reserved Registers                  |  |  |  |  |
| 152 - 169                                     | 8 - 127  | 0x98-0xA9   | 0x08 - 0x7F | miniDSP_D Instructions              |  |  |  |  |
| 170 - 255                                     | 0 - 127  | 0xAA - 0x7F | 0x00 - 0x7F | Reserved Registers                  |  |  |  |  |

Table 6-1. Summary of Register Map (continued)

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (February 2013) to Revision A

- Deleted P<sub>o</sub> (Max Output power) SPKVDD = 5.5 V, THD = 10% .....  $\underline{6}$ ٠ ٠

XAS STRUMENTS

www.ti.com

Page



11-Apr-2013

# **PACKAGING INFORMATION**

| Orderable | Device | Status | Package Type | •       | Pins | Package | Eco Plan    | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|-----------|--------|--------|--------------|---------|------|---------|-------------|------------------|---------------------|--------------|-------------------|---------|
|           |        | (1)    |              | Drawing |      | Qty     | (2)         |                  | (3)                 |              | (4)               |         |
| TAS2521   | IRGER  | ACTIVE | VQFN         | RGE     | 24   | 3000    | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TAS               | Samples |
|           |        |        |              |         |      |         | & no Sb/Br) |                  |                     |              | 2521              |         |
| TAS2521   | IRGET  | ACTIVE | VQFN         | RGE     | 24   | 250     | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TAS               | Samples |
|           |        |        |              |         |      |         | & no Sb/Br) |                  |                     |              | 2521              |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TAS2521IRGER                | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TAS2521IRGET                | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Mar-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TAS2521IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TAS2521IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024H**

# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024H**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **RGE0024H**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated