3.3 V octal buffer/line driver with 30  $\Omega$  termination resistors; 3-state

**Rev. 3 — 1 September 2016** 

**Product data sheet** 

## 1. General description

The 74LVT2244 is a high-performance BiCMOS product designed for  $V_{CC}$  operation at 3.3 V.

This device is an octal buffer that is ideal for driving bus lines. The device features two output enables  $(1\overline{OE}, 2\overline{OE})$ , each controlling four of the 3-state outputs.

The 74LVT2244 is designed with 30  $\Omega$  series resistance in both the HIGH and LOW states of the output. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus receivers/transmitters.

# 2. Features and benefits

- Octal bus interface
- 3-state buffers
- Output capability: +12 mA and -12 mA
- TTL input and output switching levels
- Input and output interface capability to systems at 5 V supply
- Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs
- Power-up 3-state
- Live insertion and extraction permitted
- No bus current loading when output is tied to 5 V bus
- Latch-up protection
  - ◆ JESD78 Class II exceeds 500 mA
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V

# 3. Ordering information

#### Table 1.Ordering information

| Type number | Package           | ackage  |                                                                           |          |  |  |  |  |  |
|-------------|-------------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name    | Description                                                               | Version  |  |  |  |  |  |
| 74LVT2244D  | –40 °C to +85 °C  | SO20    | plastic small outline package; 20 leads; body width 7.5 mm                | SOT163-1 |  |  |  |  |  |
| 74LVT2244DB | –40 °C to +85 °C  | SSOP20  | plastic shrink small outline package; 20 leads;<br>body width 5.3 mm      | SOT339-1 |  |  |  |  |  |
| 74LVT2244PW | –40 °C to +85 °C  | TSSOP20 | plastic thin shrink small outline package; 20 leads;<br>body width 4.4 mm | SOT360-1 |  |  |  |  |  |



3.3 V octal buffer/line driver with 30  $\Omega$  termination resistors; 3-state

#### **Functional diagram** 4.





74LVT2244 **Product data sheet** 

# 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

#### Table 2. Pin description

| Symbol                    | Pin            | Description                      |
|---------------------------|----------------|----------------------------------|
| 1 <u>0E</u> , 2 <u>0E</u> | 1, 19          | output enable input (active low) |
| 1A0, 1A1, 1A2, 1A3        | 2, 4, 6, 8     | data input                       |
| 2Y0, 2Y1, 2Y2, 2Y3        | 9, 7, 5, 3     | data output                      |
| GND                       | 10             | ground (0 V)                     |
| 2A0, 2A1, 2A2, 2A3        | 11, 13, 15, 17 | data input                       |
| 1Y0, 1Y1, 1Y2, 1Y3,       | 18, 16, 14, 12 | data output                      |
| V <sub>CC</sub>           | 20             | supply voltage                   |

# 6. Functional description

### 6.1 Function table

| Table 3.   Function table [1] | Function table [1] |        |  |  |  |  |
|-------------------------------|--------------------|--------|--|--|--|--|
| Control                       | Input              | Output |  |  |  |  |
| nOE                           | nAn                | nYn    |  |  |  |  |
| L                             | L                  | L      |  |  |  |  |
| L                             | Н                  | Н      |  |  |  |  |
| Н                             | X                  | Z      |  |  |  |  |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

74LVT2244 Product data sheet

#### **Limiting values** 7.

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).[1][2]

| Symbol           | Parameter               | Conditions                        |            | Min  | Max  | Unit |
|------------------|-------------------------|-----------------------------------|------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                   |            | -0.5 | +4.6 | V    |
| VI               | input voltage           |                                   | [3]        | -0.5 | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state | [3]        | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V              |            | -50  | -    | mA   |
| I <sub>ОК</sub>  | output clamping current | V <sub>O</sub> < 0 V              |            | -50  | -    | mA   |
| lo               | output current          | output in LOW-state               |            | -    | 128  | mA   |
|                  |                         | output in HIGH-state              |            | -64  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                   |            | -65  | +150 | °C   |
| Tj               | junction temperature    |                                   | [2]        | -    | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40$ to +85 °C         | <u>[4]</u> |      | 500  | mW   |

[1] Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction [2] temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

[3] The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

For SO20 packages: above 70 °C derate linearly with 8 mW/K. [4] For SSOP20 and TSSOP20 packages: above 60 °C derate linearly with 5.5 mW/K.

#### **Recommended operating conditions** 8.

| Table 5.              | Operating conditions                |                 |     |     |     |      |  |  |  |
|-----------------------|-------------------------------------|-----------------|-----|-----|-----|------|--|--|--|
| Symbol                | Parameter                           | Conditions      | Min | Тур | Max | Unit |  |  |  |
| V <sub>CC</sub>       | supply voltage                      |                 | 2.7 | -   | 3.6 | V    |  |  |  |
| VI                    | input voltage                       |                 | 0   | -   | 5.5 | V    |  |  |  |
| I <sub>OH</sub>       | HIGH-level output current           |                 | -   | -   | -12 | mA   |  |  |  |
| I <sub>OL</sub>       | LOW-level output current            |                 | -   | -   | 12  | mA   |  |  |  |
| T <sub>amb</sub>      | ambient temperature                 | in free-air     | -40 | -   | +85 | °C   |  |  |  |
| $\Delta t / \Delta V$ | input transition rise and fall rate | outputs enabled | -   | -   | 10  | ns/V |  |  |  |

#### 74LVT2244 Product data sheet

# 9. Static characteristics

#### Table 6. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                             | Conditions                                                                                                                                                                     |            | Min  | Typ <mark>[1]</mark> | Max  | Unit       |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------------------|------|------------|
| T <sub>amb</sub> = -  | 40 °C to +85 °C                       |                                                                                                                                                                                |            |      |                      |      |            |
| V <sub>IK</sub>       | input clamping voltage                | $V_{CC} = 2.7 \text{ V}; I_{IK} = -18 \text{ mA}$                                                                                                                              |            | -1.2 | -0.9                 | -    | V          |
| VIH                   | HIGH-level input voltage              |                                                                                                                                                                                |            | 2.0  | -                    | -    | V          |
| V <sub>IL</sub>       | LOW-level input voltage               |                                                                                                                                                                                |            | -    | -                    | 0.8  | V          |
| V <sub>OH</sub>       | HIGH-level output voltage             | $V_{CC} = 3.0 \text{ V}; I_{OH} = -12 \text{ mA}$                                                                                                                              |            | 2.0  | 2.5                  | -    | V          |
| V <sub>OL</sub>       | LOW-level output voltage              | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 12 mA                                                                                                                               |            | -    | -                    | 0.8  | V          |
| lı –                  | input leakage current                 | all input pins                                                                                                                                                                 |            |      |                      |      |            |
|                       |                                       | $V_{CC} = 0 V \text{ or } 3.6 V; V_{I} = 5.5 V$                                                                                                                                |            | -    | 1                    | 10   | μA         |
|                       |                                       | control pins                                                                                                                                                                   |            |      |                      |      |            |
|                       |                                       | $V_{CC} = 3.6 \text{ V}; \text{ V}_{I} = V_{CC} \text{ or GND}$                                                                                                                |            | -    | ±0.1                 | ±1   | μA         |
|                       |                                       | data pins                                                                                                                                                                      | [2]        |      |                      |      |            |
|                       |                                       | $V_{CC} = 3.6 V; V_1 = V_{CC}$                                                                                                                                                 |            | -    | 0.1                  | 1    | μA         |
|                       |                                       | $V_{CC} = 3.6 V; V_1 = 0 V$                                                                                                                                                    |            | -5   | -1                   | -    | μA         |
| I <sub>OFF</sub>      | power-off leakage current             | $V_{CC} = 0 \text{ V}; \text{ V}_{I} \text{ or } \text{V}_{O} = 0 \text{ V to } 4.5 \text{ V}$                                                                                 |            | -    | 1                    | ±100 | μA         |
| I <sub>BHL</sub>      | bus hold LOW current                  | $V_{CC} = 3 V; V_I = 0.8 V$                                                                                                                                                    | [3]        | 75   | 150                  | -    | μA         |
| I <sub>BHH</sub>      | bus hold HIGH current                 | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 2.0 V                                                                                                                                  |            | -    | -150                 | -75  | μA         |
| I <sub>BHLO</sub>     | bus hold LOW<br>overdrive current     | nAn input; $V_{CC}$ = 0 V to 3.6 V; $V_I$ = 3.6 V                                                                                                                              |            | 500  | -                    | -    | μ <b>A</b> |
| I <sub>BHHO</sub>     | bus hold HIGH<br>overdrive current    | nAn input; $V_{CC} = 0 V$ to 3.6 V; $V_I = 3.6 V$                                                                                                                              |            | -    | -                    | -500 | μA         |
| I <sub>EX</sub>       | external current                      | nYn output in HIGH-state when V_O > V_CC; V_O = 5.5 V; V_CC = 3.0 V                                                                                                            |            | -    | 60                   | 125  | μA         |
| I <sub>O(pu/pd)</sub> | power-up/power-down<br>output current | $\label{eq:V_CC} \begin{array}{l} V_{CC} \leq 1.2 \ \underline{V}; \ V_{O} = 0.5 \ V \ to \ V_{CC}; \ V_{I} = GND \\ or \ V_{CC}; \ n\overline{OE} = don't \ care \end{array}$ | [4]        | -    | ±1                   | ±100 | μ <b>A</b> |
| l <sub>oz</sub>       | OFF-state output current              | $V_{CC}$ = 3.6 V; $V_{I}$ = $V_{IH}$ or $V_{IL}$                                                                                                                               |            |      |                      |      |            |
|                       |                                       | V <sub>O</sub> = 3.0 V                                                                                                                                                         |            | -    | 1                    | 5    | μA         |
|                       |                                       | V <sub>O</sub> = 0.5 V                                                                                                                                                         |            | -5   | -1                   | -    | μA         |
| I <sub>CC</sub>       | supply current                        | $V_{CC} = 3.6 \text{ V}; \text{ V}_{I} = \text{GND or } V_{CC}; \text{ I}_{O} = 0 \text{ A}$                                                                                   |            |      |                      |      |            |
| CC                    |                                       | output HIGH                                                                                                                                                                    |            | -    | 0.12                 | 0.19 | mA         |
|                       |                                       | output LOW                                                                                                                                                                     |            | -    | 3                    | 12   | mA         |
|                       |                                       | outputs disabled                                                                                                                                                               | [5]        | -    | 0.12                 | 0.19 | mA         |
| Δl <sub>CC</sub>      | additional supply current             | per input pin; $V_{CC}$ = 3.0 V to 3.6 V;<br>one input at $V_{CC}$ – 0.6 V and other inputs at $V_{CC}$ or GND                                                                 | <u>[6]</u> | -    | 0.1                  | 0.2  | mA         |

#### 3.3 V octal buffer/line driver with 30 $\Omega$ termination resistors; 3-state

| At recomr | At recommended operating conditions; voltages are referenced to GND (ground = $0 V$ ). |                                                 |     |                      |     |      |  |  |  |
|-----------|----------------------------------------------------------------------------------------|-------------------------------------------------|-----|----------------------|-----|------|--|--|--|
| Symbol    | Parameter                                                                              | Conditions                                      | Min | Typ <mark>[1]</mark> | Max | Unit |  |  |  |
| CI        | input capacitance                                                                      | V <sub>I</sub> = 0 V or 3.0 V                   | -   | 4                    | -   | pF   |  |  |  |
| Co        | output capacitance                                                                     | outputs disabled; $V_O = 0 V \text{ or } 3.0 V$ | -   | 7                    | -   | pF   |  |  |  |

#### Table 6. Static characteristics ... continued

[1] All typical values are at  $T_{amb} = 25 \text{ °C}$ .

[2] Unused pins at V<sub>CC</sub> or GND.

This is the bus hold overdrive current required to force the input to the opposite logic state. [3]

This parameter is valid for any V<sub>CC</sub> between 0 V and 1.2 V with a transition time of up to 10 ms. From V<sub>CC</sub> = 1.2 V to V<sub>CC</sub> =  $3.3 \text{ V} \pm 0.3 \text{ V}$ [4] a transition time of 100  $\mu s$  is permitted. This parameter is valid for  $T_{amb}$  = 25 °C only.

[5]  $I_{CC}$  is measured with outputs pulled to  $V_{CC}$  or GND.

[6] This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND.

# **10. Dynamic characteristics**

#### **Dynamic characteristics** Table 7.

Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7.

| Symbol                 | Parameter         | Conditions                       | Min | Typ[1] | Max | Unit |
|------------------------|-------------------|----------------------------------|-----|--------|-----|------|
| T <sub>amb</sub> = -40 | °C to +85 °C      |                                  | L   |        |     | I    |
| t <sub>PLH</sub>       | LOW to HIGH       | nAn to nYn; see Figure 5         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 5.3 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1   | 2.9    | 4.4 | ns   |
| t <sub>PHL</sub>       | HIGH to LOW       | nAn to nYn; see Figure 5         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 4.4 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1   | 2.9    | 4.1 | ns   |
| t <sub>PZH</sub>       | OFF-state to HIGH | nOE to nYn; see Figure 6         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 7.7 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1   | 3.7    | 5.9 | ns   |
| t <sub>PZL</sub>       | OFF-state to LOW  | nOE to nYn; see Figure 6         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 6.2 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1.1 | 3.7    | 5.5 | ns   |
| t <sub>PHZ</sub>       | HIGH to OFF-state | nOE to nYn; see Figure 6         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 6.8 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1.9 | 4.3    | 6.1 | ns   |
| t <sub>PLZ</sub>       | LOW to OFF-state  | nOE to nYn; see Figure 6         |     |        |     |      |
|                        | propagation delay | V <sub>CC</sub> = 2.7 V          | -   | -      | 4.5 | ns   |
|                        |                   | V <sub>CC</sub> = 3.0 V to 3.6 V | 1.8 | 3.3    | 4.5 | ns   |

[1] All typical values are at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

## 11. Waveforms



#### Table 8. Measurement points

| Input          | Output         |                         |                         |  |  |
|----------------|----------------|-------------------------|-------------------------|--|--|
| V <sub>M</sub> | V <sub>M</sub> | V <sub>X</sub>          | V <sub>Y</sub>          |  |  |
| 1.5 V          | 1.5 V          | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V |  |  |

7 of 15

# 74LVT2244

#### 3.3 V octal buffer/line driver with 30 $\Omega$ termination resistors; 3-state



#### Table 9. Test data

| Input |                |        |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
|-------|----------------|--------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | f <sub>i</sub> | tw     | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHZ</sub> , t <sub>PZH</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> |
| 2.7 V | $\leq$ 10 MHz  | 500 ns | ≤ 2.5 ns                        | 50 pF | 500 Ω | GND                                 | 6 V                                 | open                                |

# 74LVT2244

3.3 V octal buffer/line driver with 30  $\Omega$  termination resistors; 3-state

# 12. Package outline



#### Fig 8. Package outline SOT163-1 (SO20)

All information provided in this document is subject to legal disclaimers.

3.3 V octal buffer/line driver with 30  $\Omega$  termination resistors; 3-state



#### Fig 9. Package outline SOT339-1 (SSOP20)

All information provided in this document is subject to legal disclaimers.

3.3 V octal buffer/line driver with 30 Ω termination resistors; 3-state



#### Fig 10. Package outline SOT360-1 (TSSOP20)

All information provided in this document is subject to legal disclaimers.

# **13. Abbreviations**

| Table 10. Abbreviations |                                                 |  |  |  |  |  |
|-------------------------|-------------------------------------------------|--|--|--|--|--|
| Acronym                 | Description                                     |  |  |  |  |  |
| BiCMOS                  | BIpolar Complementary Metal Oxide Semiconductor |  |  |  |  |  |
| DUT                     | Device Under Test                               |  |  |  |  |  |
| ESD                     | ElectroStatic Discharge                         |  |  |  |  |  |
| НВМ                     | Human Body Model                                |  |  |  |  |  |
| MM                      | Machine Model                                   |  |  |  |  |  |
| TTL                     | Transistor-Transistor Logic                     |  |  |  |  |  |

# 14. Revision history

#### Table 11. Revision history

| Document ID    | Release date                    | Data sheet status                                                                                                     | Change notice        | Supersedes    |  |  |  |  |
|----------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------|---------------|--|--|--|--|
| 74LVT2244 v.3  | 20160901                        | Product data sheet                                                                                                    | -                    | 74LVT2244 v.2 |  |  |  |  |
| Modifications: | NXP Semic                       | • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. |                      |               |  |  |  |  |
|                | <ul> <li>Legal texts</li> </ul> | have been adapted to the new                                                                                          | w company name where | appropriate.  |  |  |  |  |
| 74LVT2244 v.2  | 19980219                        | Product specification                                                                                                 | -                    | 74LVT2244 v.1 |  |  |  |  |
| 74LVT2244 v.1  | 19960828                        | Product specification                                                                                                 | -                    | -             |  |  |  |  |

# 15. Legal information

### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2016. All rights reserved.

# 74LVT2244

#### 3.3 V octal buffer/line driver with 30 $\Omega$ termination resistors; 3-state

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 74LVT2244

3.3 V octal buffer/line driver with 30  $\Omega$  termination resistors; 3-state

## 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning 3                          |
| 5.2  | Pin description 3                  |
| 6    | Functional description 3           |
| 6.1  | Function table 3                   |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms 7                        |
| 12   | Package outline 9                  |
| 13   | Abbreviations 12                   |
| 14   | Revision history 12                |
| 15   | Legal information 13               |
| 15.1 | Data sheet status 13               |
| 15.2 | Definitions 13                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 14                      |
| 16   | Contact information 14             |
| 17   | Contents 15                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP Semiconductors N.V. 2016.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 1 September 2016 Document identifier: 74LVT2244