

# **Configurable Motor Driver IC with Power Supplies**

The 34921 power IC integrates multiple motor drivers, multiple power regulators, and most other analog functions a small consumer motion-enabled product needs. The 34921's circuitry is fully protected with current limiting, short-circuit shutdown, over-temperature, overvoltage, and under-voltage detection. Supervisory functions can be read and programmed through a 8-MHz Serial Interface.

A 5.0 V dual-mode (linear or switching) voltage regulator, 3.3 V switching buck regulator, and a voltage-selectable (1.5 V, 1.8 V, 2.5 V) linear regulator provide power management. Two H-Bridges and a configurable motor driver are provided for controlling two dc motors and one unipolar stepper motor.

The highly integrated 34921 brings together sensing, communication, power management, system protection, and motor control in one device.

#### **Features**

- Two Functionally Identical Pulse-Width Modulated (PWM) DC Motor Drivers
- One Switching, One Linear, and One Dual-Mode Regulator
- Dual Mode Switching/Linear 5.0 V Regulator
- Supervisory Functions (Power-ON Reset and Error Reset Circuitry)
- ï 8-Channel, 8-Bit Analog-to-Digital Converter (ADC)
- Charge Pump for High-Side MOSFET Drive
- Complete Support for
- Analog Quadrature Encoder
- Pb-Free package is designated by suffix AE







 **Figure 1. 34921 Simplified Application Diagram**

© Freescale Semiconductor, Inc., 2005. All rights reserved. \*This document contains information on a product under development. Specifications and information herein are subject to change without notice.







### **INTERNAL BLOCK DIAGRAM**

 **Figure 2. 34921 Simplified Internal Block Diagram**



### **TERMINAL CONNECTIONS**



 **Figure 3. Terminal Function Description** 

#### **Table 1. Terminal Function Description**

A functional description of each terminal can be found in the Functional Terminal Description section beginning on [page](#page-17-0) 18





### **Table 1. Terminal Function Description (continued)**

A functional description of each terminal can be found in the Functional Terminal Description section beginning on page 18





#### **Table 1. Terminal Function Description (continued)**

A functional description of each terminal can be found in the Functional Terminal Description section beginning on page 18





### **MAXIMUM RATINGS**

#### **Table 2. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.



<span id="page-5-0"></span>Notes

1. B+ = 34 V, Motor Stalled and Saturated

<span id="page-5-1"></span>2. ESD testing is performed in accordance with the Human Body Model (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500  $\Omega$ ), the Machine Model (C<sub>ZAP</sub> = 200  $pF$ ,  $R_{ZAP} = 0 \Omega$ ), and the Charge Device Model.



#### **Table 2. Maximum Ratings(continued)**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.





<span id="page-6-0"></span>Notes

<span id="page-6-1"></span>4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured at the package center lead foot. 2s2p test board, exposed pad soldered to PCB.

<span id="page-6-2"></span>5. Terminal soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

<span id="page-6-3"></span>6. Maximum power dissipation at indicated ambient temperature in free air with no heatsink used.

<sup>3. 1</sup>s PCB test board JESD51-2 and SEMI G38-87.

## **STATIC ELECTRICAL CHARACTERISTICS**

### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



 $(V_{5\_3.3t\_hys}$   $-$  175  $-$  mV

Notes

Hysteresis for  $V_{5_3.3t}$   $(7)$ 

<span id="page-7-0"></span>7. See [Figure 10, Power-Up Sequencing, page](#page-21-0) 22.



Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



<span id="page-8-0"></span>Notes

8. See [Figure 10, Power-Up Sequencing, page](#page-21-0) 22.

Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



<span id="page-9-0"></span>Notes

9. Motor driver A, B, C Top Side only. For C Bottom Side, see Motor Driver C in Step Mode: Current Limit Maximum Duty Cycle and Current Limit Pulse Width



Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



Notes

<span id="page-10-0"></span>10. If any of these conditions for this not is true, then RST is activated until all operating conditions are met.

<span id="page-10-1"></span>11. The RST terminal uses an external pull-up, which may be to 5.0 V or 3.3 V.

<span id="page-10-2"></span>12. Guaranteed by design.

<span id="page-10-3"></span>13. Alternately, the minimum B+ fault threshold voltage must not be lower than 12 V, and the B+ fault clear voltage must not be higher than 15.25 V. The hysteresis may be greater than 2.0 V if this requirement is met.

Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



Notes

<span id="page-11-1"></span>14. Errors include effects of multiplexer and sample and hold circuitry, including droop.

<span id="page-11-2"></span>15. The Linearity Error is the worst case error caused by the differential and integral nonlinearity.

<span id="page-11-0"></span>16. An LSB (least significant bit) is defined as follows:

$$
LSB = \frac{IMR}{2^{\#BITS} - 1}
$$

Where:

• IMR is the Ideal Measurement Range.

#BITS is the resolution of the ADC.

<span id="page-11-3"></span>17. The ADC will read full scale at  $V_{IN} = 5.0 V$ . If  $V_{IN}$  on one input exceeds this value, the value of other inputs may become unreadable.



Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



Notes

- <span id="page-12-0"></span>18. Errors include effects of multiplexer and sample and hold circuitry, including droop.
- <span id="page-12-1"></span>19. The Zero Error is defined as the number of LSB values away from the ideal value of 1/2 LSB that the ADC output count will transition from 0 to 1 when the input is swept through the range of interest. The transition must occur within the specified range.



<span id="page-12-2"></span>20. An LSB is defined as follows:

$$
LSB = \frac{IMR}{2^{\#BITS} - 1}
$$

Where:

- IMR is the Ideal Measurement Range.
- #BITS is the resolution of the ADC.
- <span id="page-12-3"></span>21. The Full Scale Error is defined as the number of LSB values away from the ideal value of -1/2 LSB from Full Scale that the ADC output count actually transitions from -1 LSB count to Full Scale count when the input voltage is swept through the voltage range of interest. The transition must occur within the specified range.



#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



Notes

<span id="page-13-0"></span>22. See [Figure 4, Serial Interface Timing](#page-15-0), [page](#page-15-0) 16.

<span id="page-13-1"></span>23. This parameter is guaranteed by design but not production tested.



Characteristics noted under conditions 16 V ≤ B+ ≤ 34 V, 0°C ≤ T<sub>A</sub> ≤ 70°C, and 0°C ≤ T<sub>J</sub> ≤ 100°C unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.



<span id="page-14-0"></span>24. Guaranteed by design.

<span id="page-14-1"></span>25. See [Figure 6, RST Timing,](#page-16-0) [page](#page-16-0) 17.



**TIMING DIAGRAMS**

<span id="page-15-0"></span>

<span id="page-15-1"></span> **Figure 5. Step Motor Crossover Delay Timing**







<span id="page-16-0"></span> **Figure 6. RST Timing**



### **FUNCTIONAL DESCRIPTION**

### *INTRODUCTION*

The serial interface of the MC34921 is a three input, one output interface similar to a Serial Peripheral Interface (SPI) port in general form, but different in specific clocking requirements due to the fact that an A/D converter cannot reliably run without a continuous clock. The 34921 serial interface communicates to a microcontroller unit (MCU) at up to 16 MHz. The serial signals are SCLK, CE, MOSI, and MISO. The SCLK signal pin requires a free-running clock (up to 16 MHz) which is provided by the MCU. This signal is required to ensure proper operation of both the ADC and the reset timer circuitry. The serial data transfers between the

MCU and the 34921 via the MOSI and MISO terminals. The serial data from the MCU is handled in the MC34921 via two input registers -- the NORMAL input register contains bits controlling the motor drivers as well as the A/D converter, and the CONFIG register contains bits relating to the general configuration setup of the device. The MC34921 also has two output registers -- the NORMAL output register reports A/D conversion data as well as digital encoder data, and the IREQ output register reports under voltage, temperature, and other device status data.

### *FUNCTIONAL TERMINAL DESCRIPTION*

#### <span id="page-17-0"></span>**GROUND (GND)**

Main ground. It is used for the B+ filters and motor filter grounds, as well as the ground return for external components which are used with the linear and switching regulators.

### **COVER VOLTAGE OUTPUT SELECT (VCORE SELECT)**

This terminal is used to select the output voltage provided by the VCORE linear regulator. The VCORE Select potential is latched in during the MC34921's power-on sequence. The MC34921 will not respond to changes in VCORE Select after power up.

### **UNIPOLAR STEP A/DC MOTOR C OUTPUT A (SA/ CDCMA)**

A low-side driver output is configurable for either stepper motor control  $(\overline{SA})$  or C DC motor (as CDCMA, which requires an external hardwire to pin 63) via the serial I/O. The driver is PWM controlled via the CPWMA/CDCPWM pin, and direction controlled via the Serial I/O. It includes an active voltage clamp, current limit, and thermal shutdown protection.

### **UNIPOLAR STEP A/DC MOTOR C OUTPUT B (SA/ CDCMB)**

A low-side driver output is configurable for either stepper motor control ( $\overline{SA}$ ) or C DC motor (as CDCMB, it requires external hardwire to pin 61) via the serial I/O. The driver is PWM controlled via the CPWMA/CDCPWM pin, and direction controlled via the Serial I/O. It includes active voltage clamp, current limit, and thermal shutdown protection.

### **UNIPOLAR STEP B/LOW-SIDE 1 (SB/LSOUT1)**

A low-side driver output is configurable for either stepper motor control (SB) or as a general purpose low-side driver (LSOUT1) via the serial I/O. The SB is PWM controlled via

the CPWMB pin. The direction and LSOUT1 are controlled via the serial I/O. It includes active voltage clamp, current limit and thermal shutdown protection.

### **UNIPOLAR STEP B/LOW-SIDE 2 (SB/LSOUT2)**

A low-side driver output is configurable for either stepper motor control  $(\overline{SB})$  or as a general purpose low-side driver (LSOUT2) via the serial I/O. The SB is PWM controlled via the CPWMB pin. The direction and LSOUT2 are controlled via the serial I/O. It includes active voltage clamp, current limit and thermal shutdown protection.

#### **POWER SUPPLY INPUT (B+)**

This is the main power supply input for the regulators and DC motor drivers.

#### **3.3 V SWITCHING REGULATOR SWITCH OUTPUT (3.3 V SWITCH)**

The high-side driver output is used for the 3.3v switching regulator. It uses the internal 200KHZ clock.

### **3.3 V REGULATOR FEEDBACK (3.3 V)**

This terminal is the error amp feedback for the 3.3v switching regulator. It is also the output point for the 3.3v switching supply.

#### **CORE VOLTAGE REGULATOR INPUT (VCORE SUPPLY)**

The input voltage terminal for the VCORE linear supply, which is usually provided by externally hardwiring the 3.3v switching regulator output.

### **CORE VOLTAGE REGULATOR OUTPUT (VCORE)**

The output terminal of the VCORE linear regulator. Voltage options of 1.5v, 1.8v, or 2.5v are set by the potential of the VCORE Select pin at power up. It features current limit





and thermal shutdown protection. It is typically used to supply a micro processor core or embedded DRAM.

#### **DC MOTOR A OUTPUT A (ADCMA)**

A high-side and low-side driver output terminal, which when combined with ADCMB forms the A H-bridge DC motor driver. The driver is PWM controlled via the APWM input, and direction controlled via the Serial I/O. It features current limit and thermal shutdown protection.

### **DC MOTOR A OUTPUT B (ADCMB)**

A high-side and low-side driver output terminal, which when combined with ADCMA forms the A H-bridge DC motor driver. The driver is PWM controlled via the APWM input and direction controlled via the Serial I/O. It features current limit and thermal shutdown protection.

#### **BOOST VOLTAGE (VBOOST)**

This is the boost voltage storage node for the charge pump circuit. It provides the gate drive voltage for the high-side FETS in the DC motor drivers, switch mode controllers, and Gateout pin.

#### **SWTICHING CAPACITOR (CP1 AND CP2)**

These are the connections for the charge pump flying capacitor.

#### **HIGH-SIDE MOSFET GATE DRIVER (GATEOUT)**

The output terminal for an external N-channel high-side driver. Enabled via the Serial I/O, it provides gate drive control for an external N-channel MOSFET high-side switch.

#### **DC MOTOR B OUTPUT B (BDCMB)**

A high-side and low-side driver output terminal, which when combined with BDCMB, forms the B H-bridge DC motor driver. The drivers are PWM controlled via the BPWM input, and direction controlled via the Serial I/O. It features current limit and thermal shutdown protection.

#### **DC MOTOR B OUTPUT A (BDCMA)**

A high-side and low-side driver output terminal, which when combined with BDCMA, forms the B H-bridge DC motor driver. The drivers are PWM controlled via the BPWM input, and direction controlled via the Serial I/O. It features current limit and thermal shutdown protection.

#### **5.0 V REGULATOR MODE SELECT (5 V SELECT)**

This terminal is used to set the 5v regulator to operate in either linear or switching mode. Ground this terminal to operate in switching mode, or float to operate in linear mode.

#### **5.0 V REGULATOR SWITCH OUTPUT (5 V SWITCH)**

This terminal is the high-side driver output used for the 5v switching regulator. It uses the internal 200KHZ clock.

#### **5.0 V REGULATOR INPUT SUPPLY (5 V SUPPLY)**

The input voltage terminal for the 5v regulator. Limit it to 20v in linear mode. An additional series resistor is recommended to dissipate power off-chip.

#### **5.0 V REGULATOR FEEDBACK (5 V)**

This is the 5v feedback input terminal and output voltage point for the 5v regulator when in the switch configuration, and the output pin when tied to 5v SWITCH in linear configuration. It is also the power supply terminal for the MC34921AE on board logic.

#### **AN0/ANALOGOUT\_A (AN0/ANALOGOUT\_A)**

Mux input 0 for the A/D converter, which is also available in Freescale test mode as an output for the AN2 I/V converter.

#### **AN1/ANALOGOUT\_B (AN1/ANALOGOUT\_B)**

Mux input 1 for the A/D converter, which is also available in Freescale test mode as an output for the AN3 I/V converter.

#### **AN2/ANALOGIN\_A (AN2/ANALOGIN\_A)**

Mux input 2 for the A/D converter incorporating an I/V converter with offset and gain calibration via the Serial I/O.

#### **AN3/ANALOGIN\_B (AN3/ANALOGIN\_B)**

Mux input 3 for the A/D converter incorporating an I/V converter with offset and gain calibration via the Serial I/O.

#### **ANALOG ENCODER CHANNEL B FILTER (ENC\_FILTB)**

Input to the AN3 I/V converter stage for feedback components used with the I/V converter op amp.

#### **ANALOG ENCODER CHANNEL A FILTER (ENC\_FILTA)**

Input to the AN2 I/V converter stage for feedback components used with the I/V converter op amp.

### **RESET (RST)**

Supervisory function I/O, incorporating a comparator input and an open drain output, and typically connected to the RST of a microprocessor. As an input, RST resets internal registers to default states, turns step motor outputs off, forces DC motor drive low-side drives on, and sets MISO to a high Z state. As an output, RST is set during B+ UVLO, all regulators UVLO, current limit, and thermal shutdown events.

#### **MASTER IN SLAVE OUT (MISO)**

This is the master-in-slave-out terminal; the serial output port of the Serial I/O, which typically connects to the MISO of a microprocessor. MISO reports two data frames: NORMAL



- A/D conversion and analog encoder signals, and INFO - Fault data and analog encoder signals.

The output data is loaded into the output shift register on each rising edge of SCLK, while  $\overline{CE}$  is held in a logic high state. This means the MISO pin shows the status of the most significant bit (bit 15) of the output frame until the first rising edge of SCLK after the  $\overline{CE}$  pin is taken to a logic low state. The shift register will then shift data out on the MISO pin on each subsequent rising edge of SCLK while CE is held in the logic low state. During transfers, the most significant bit (MSB) is transferred first. After all 16 bits have been transferred, if any additional clocks are given while  $\overline{CE}$  is in a logic low state, the data is undefined and should be ignored.

#### **MASTER OUT SLAVE IN (MOSI)**

This is the master-out-slave-in terminal; the serial input port of the Serial I/O, which typically connects to the MOSI of a microprocessor. It has two frames of operation - NORMAL and CONFIG, which are set by a bit in the NORMAL frame.The MOSI pin is used for serial instruction data input. MOSI information is clocked into the input shift register on the rising edge of SCLK. A logic high state present on MOSI will program a register bit on. The specific bit will turn on with the 16th rising edge of SCLK after placing the CE pin in a logic low state. Conversely, a logic low state present on the MOSI pin will program the register bit off. The specific bit will turn off with the 16th rising edge of SCLK after placing the CE pin in a logic low state. For each rising edge of the SCLK while CE is logic low, a data bit instruction (on or off) is loaded into the shift register per the data bit MOSI state. The last bit clocked in (bit 0) is the CONFIG bit. If this bit is in a logic high state at the 16th rising edge of SCLK after lowering the CE pin, the bits in the shift register will be loaded into the CONFIG register. If the bit is in a low logic state, the bits will be loaded into the NORMAL register. Care should be taken to keep the MOSI pin in a logic low state when it is not being used for transfers to avoid erroneous data. During transfers, the most significant bit (MSB) is clocked in first.

### **SERIAL CLOCK (SCLK)**

As the serial clock terminal, the SCLK pin clocks the internal shift registers of the MC34921. The serial data input (MOSI) pin data is latched into the input shift register on the rising edge of the 16th clock after the falling edge of the chip select (CE) pin. The serial data output (MISO) pin shifts data out of the shift register on the rising edge of the SCLK signal. False clocking of the shift register must be avoided to ensure validity of data. It is essential that one rising edge of SCLK occur while CE is in a logic high state to ensure the correct output data is latched into the output shift register. Clocking the SCLK pin for more than one clock period while CE is in a logic high state is not recommended and may have undesired effects. For this reason, it is recommended that the SCLK pin be clocked only once while CE is in a logic high state. The MC34921 is designed such that SCLK should be a continuous clock. This ensures that A/D sample rates are held as constant as possible.

### **CHIP ENABLE (CE)**

The chip enable port of the Serial I/O, typically connects to the CE of a microprocessor. The logic state of the CE pin activates clocking in and shifting out of data in and out of the MC34921. While the CE pin is in the logic high state, the output data in the NORMAL registers and the INFO registers are latched (depending on the state of the IREQ bit in the previous communication frame) in on each rising edge of the clock such that the state of the MSB (bit 15) is readable on the serial data output (MISO) pin. When  $\overline{CE}$  is in a low logic state both the input shift register and output shift register shift data at the rising edge of SCLK.

### **MOTOR DRIVER C PWM INPUT A (CPWMA / CDCPWM)**

This is the PWM logic input for the SA/SA/CDCM motor drivers. The motor driver outputs follow this signal.

### **MOTOR DRIVER C PWM INPUT B (CPWMB)**

This is the PWM logic input for the SB/SB motor drivers. The motor driver outputs follow this signal.

#### **DIGITAL GROUND (DGND)**

This terminal is used for the Serial I/O and A/D converter logic grounds, and should be kept isolated from the Analog ground on the application PCB.

### **MOTOR DRIVER A PWM INPUT (APWM)**

The PWM logic input terminal for the ADCM motor drivers. The motor driver outputs follow this signal.

#### **MOTOR DRIVER B PWM INPUT (BPWM)**

The PWM logic input terminal for the BDCM motor drivers. The motor driver outputs follow this signal.

### **MOTOR DRIVER C STEP MOTOR OUTPUT OR HIGH-SIDE OUTPUT 2 (CDCMB / HSOUT2)**

The high-side driver output is configurable for either C DC motor control (as CDCMB, it requires external hardwire to pin 4), or as a general purpose high-side driver (HSOUT2) via the serial I/O. The CDCMB is PWM controlled via the CPWMA/ CDCPWM pin. The direction and HSOUT2 are controlled via the serial I/O. It includes current limit and thermal shutdown protection.

#### **MOTOR DRIVER C STEP MOTOR OUTPUT OR HIGH-SIDE OUTPUT 1 (CDCMA / HSOUT1)**

The high-side driver output is configurable for either C DC motor control (as CDCMA, it requires external hardwire to pin 4), or as a general purpose high-side driver (HSOUT1) via the serial I/O. The CDCMA is PWM controlled via the CPWMA/ CDCPWM pin. The direction and HSOUT1 are controlled via the serial I/O. It includes current limit and thermal shutdown protection.

**34921**



### *FUNCTIONAL INTERNAL BLOCK DESCRIPTION*



#### **Figure 7. Internal Block Diagram**

#### **5.0 V AND 3.3 V REGULATORS**

The 34921 5.0 V regulators have two operating modes switching and linear—that share a dedicated input terminal, as illustrated in [Figure 8](#page-20-0) and [Figure 9](#page-20-1). The 5.0 V switching regulator operates off B+ directly. The 5.0 V linear regulator is only used when  $B+ < 20$  V, and the dedicated input terminal is connected to B+ through an external power resistor to dissipate some power off-chip. The regulator that is used depends on the power requirement and  $B+<sub>NOM</sub>$  of the application. The designer is able to trade off power versus overall system cost for each particular application. The linear regulator mode is a low-current mode and has much less external component cost.



<span id="page-20-0"></span> **Figure 8. 5.0 V Switching Regulator Mode**



 **Figure 9. 5.0 V Linear Regulator Mode**

<span id="page-20-1"></span>The 5V SELECT terminal must be tied to ground for switching regulator mode. An internal pull-up is incorporated in the 34921 sufficient to avoid any problems owing to switching noise on this terminal.

The 5.0 V switching and linear regulators may supply external logic components of the overall assembly, depending on the application. For the 5.0 V linear regulator, an external capacitor on the output should be used for filtering.

#### **5.0 V AND 3.3 V SWITCHING REGULATORS**

The 5.0 V and 3.3 V switching regulators are implemented as constant ripple buck regulators. These regulators operate in both discontinuous and continuous mode. The clock source is the on-board 200 kHz master oscillator. The actual frequency of the switch terminal can vary owing to cycle skipping. The switch MOSFET is internal to the 34921 IC, but the remaining components—recovery diode, inductor, and output capacitor—must be externally supplied. The input voltage to the regulators is B+, and the regulators perform within specifications over the range of  $I_{5.0} \leq 0.6$  A for the 5.0 V switching regulator and  $I_{3,3} \leq 2.5$  A for the 3.3 V switching regulator. Each has cycle-by-cycle current limiting.

The power up sequence of the 5.0 V and 3.3 V switching regulators is controlled such that -1.0v <= V5 - V3.3 <= 2.6v. [Figure 10](#page-21-0) depicts the power-up sequence for the 5.0 V and 3.3 V regulators.



 **Figure 10. Power-Up Sequencing**

#### <span id="page-21-0"></span>**VCORE LINEAR REGULATOR**

The output voltage of the VCORE linear regulator is selectable for different applications. The output is selected with an external pull-up or pull-down, which instructs internal logic to select the appropriate regulator set-point (refer to [Table 5\)](#page-21-1). The VCORE linear regulator is available whenever the 3.3 V supply is in stable operation.

Current limiting is implemented to provide short circuit protection. The VCORE linear regulator is shut off by the local thermal shutdown sensor, thus protecting the 34921 IC from an over-temperature condition resulting from a VCORE short circuit, but otherwise allowing VCORE to follow the 3.3 V switching regulator.

The VCORE SUPPLY terminal is the drain or collector of the linear regulator transistor and must be tied to the 3.3V terminal to use the internal regulator. This allows the option of using an external regulator if the internal 3.3 V regulator cannot supply enough current for a particular application. Use of an external regulator requires leaving this terminal open, thus disabling the internal regulator. The output of the external regulator is then connected to the VCORE terminal for under-voltage monitoring.

<span id="page-21-1"></span>



#### <span id="page-21-2"></span>**DC MOTOR DRIVERS**

There are two DC motor drivers on the 34921 IC: if used in a printer application, for example, they might be the carriage motor driver and the paper motor driver. A third drive, Motor Driver C, can be configured as a DC motor driver or, when  $B_{NOM}$  = 18 V, as a step motor driver (refer to succeeding paragraph [Step Motor Driver](#page-22-0)). Configuration bit 13 determines the mode:  $0 = step$  mode,  $1 = DC$  mode. A step motor driver can only be used in  $B+ = 12$  V to 20 V applications. Step motor outputs are suppressed by the internal supervisor for  $B+$  > 20 V. The ability to use the lowside MOSFETs for general purpose low-side outputs is included when the system is in DC motor mode (LSOUTx). Alternatively, the ability to use the high-side MOSFETs for general purpose high-side outputs (HSOUTx) has been included when the system is in step mode. (Refer to [Table 20](#page-30-0), [page](#page-31-0) 31, and [Table 21](#page-31-0), page 32.)

The DC motor drivers are pulse width modulated (PWMíd) via inputs from the digital subsystem on the APWM and BPWM terminals, respectively. This signal is approximately 20 kHz to 40 kHz. The DC motor driver bridge direction may be reversed while there is significant current flowing in the motor. The purpose of this action is to brake the motor by rapidly lowering the current. There are pull-downs on the PWM input terminals so that, in the event of a connection failure, the driver will default to a safe condition.

The DC motor drivers provide high-side and low-side current limiting. The current limits have a 0.5 µs to 6.0 µs deglitch filter, followed by an off-timer. The off-timer shuts off the bridge long enough to meet the 4% duty cycle goal. The motor drivers also have thermal shutdown protection.

#### **STEP MOTOR DRIVER C**

Step motor driver C can be configured as a DC motor driver or, when  $B_{b}+_{NOM}$  = 18 V, as a step motor driver (refer to succeeding paragraph [Step Motor Driver](#page-22-0)). Configuration bit 13 determines the mode:  $0 =$  step mode,  $1 = DC$  mode. The ability to use the low-side MOSFETs for general purpose low-side outputs is included when the system is in DC motor mode (LSOUTx). Alternatively, the ability to use the high-side MOSFETs for general purpose high-side outputs (HSOUTx) has been included when the system is in step mode. (Refer to  $Table 20$ , [page](#page-31-0)  $31$ , and  $Table 21$ , page  $32$ .)

Step motor driver C is PWM'd via an input from the digital subsystem on the CPWMA/CDCPWM terminal. This signal is approximately 20 kHz to 40 kHz. There are pull-downs on the PWM input terminals so that DC motor drive C will default to a safe condition in the event of a connection failure.

#### <span id="page-22-0"></span>**STEP MOTOR DRIVER**

A step motor driver can be configured as a DC motor driver (refer to preceding paragraph [DC Motor Drivers\)](#page-21-2) or, when  $B+_{NOM} \leq 20$  V, as a unipolar step driver. Serial input configuration frame bit 4 determines the mode:  $0 = step$ mode, 1 = DC mode. A step motor driver will only be used in  $B+ = 12$  V to 20 V applications.

**Note** It is possible to use the step motor driver with B+ > 20 V if the step motor is driven from a separate supply that is  $\leq 20$  V.

The step motor driver on the 34921 is a unipolar, voltagemode wave drive circuit employing synchronous rectification. The centertap of each phase-counterphase pair is connected to  $R+$ 

Two PWM signals are sent directly from the digital subsystem. The CPWMA/CDCPWM terminal provides the PWM signal for the A and  $\overline{A}$  outputs. The CPWMB terminal provides the PWM signal for the B and  $\overline{B}$  outputs. The step motor driver employs synchronous rectification to control substrate currents. In synchronous rectification, when an output is turned off, the counterphase output MOSFET is turned on to maintain current continuity. In order to avoid a large shoot-through current, there is a dead time delay  $(t<sub>delay</sub>)$  between phase off and counterphase on. Refer to [Figure 5, Step Motor Crossover Delay Timing](#page-15-1), [page](#page-15-1) 16.

#### **VBOOST CHARGE PUMP**

The high-side MOSFETs in the DC motor H-bridges and the external GATEOUT switch need a gate voltage in excess of B+, which is provided by the VBOOST supply. The VBOOST regulator is a charge pump, switching directly off the B+ supply and operating at 200 kHz.

### **EXTERNAL N-FET GATE DRIVE OUTPUT**

The GATEOUT terminal is an output for a high-side N-channel MOSFET gate drive. The output will be used to drive an external high-side MOSFET switch (see figure below). When enabled, GATEOUT will be connected to the  $\bm{\mathsf{V}}_{\mathsf{b}}$  supply. The edge rates when switching the transistors must be controlled so that shoot-through current does not affect B+.





### **CLOCKING SCHEMES**

There are two basic clocking schemes that can be used while clocking data into the MC34921 IC. One has 16 rising edges of SCLK while  $\overline{CE}$  is in a logic low state and the other has 15 rising edges of SCLK. In the 15 SCLK clocking scheme, the input data and output data are latched on the same clock edge. In the timing diagram on page [16](#page-15-0), the numbers on the MOSI line are the bits that will be clocked into the input shift register at the rising edge of SCLK. They are drawn occurring before SCLK to account for the required setup time (minimum 15ns). The numbers on the MISO line are the bits that will be clocked out at the rising edge of SCLK. They are drawn occurring after SCLK to account for the output delay from the rising edge of SCLK (maximum 40ns). The numbers on the SCLK line are for reference only.

Note: when using the 15 bit clocking method with exactly one rising edge of SCLK when CE is in a logic high state, the output data to be sent out is latched at the same time the IREQ bit is latched in. The next frame following the assertion of the IREQ bit is the IREQ data. I.e., the frame after the sending of the IREQ bit will have the data from the IREQ register rather than skipping one frame. Note: regarding the reporting of the DONE bit after the completion of an A/D conversion: the DONE bit is sent out every time a conversion completes. This requires the user to hold the MOSI pin in a low state when it is not being used to transmit data. Refer to [Figure 4, Serial Interface Timing](#page-15-0) and [Figure 5, Step Motor](#page-15-1)  [Crossover Delay Timing](#page-15-1)

### **SUPERVISORY (RST) FUNCTION**

#### **Supervisory Circuitry**

The supervisor circuitry provides control of the RST line, an open drain signal, based on system operating conditions monitored by the 34921 IC.  $V_{5.0}$ ,  $V_{3.3}$ ,  $V_{CORE}$ , B+, and thermal shutdown detectors in various parts of the chip are monitored for error conditions. Because other devices in the system may trigger a reset, the RST line itself is also monitored, but the supervisor circuitry controls all reset timing, including externally generated resets. Driving the RST line low causes the system to be held in the reset state.  $V_{5.0}$ ,



 $V_{3,3}$ ,  $V_{CORF}$ , B+, and TSD have both positive- and negativegoing thresholds.

#### **Static Operating Specifications**

The state of RST is guaranteed as long as the minimum supervisor operating conditions of B+  $\geq$  9.0 V and V<sub>5.0</sub>  $\geq$ 2.0 V and  $V_{3,3} \ge 1.5$  V and  $V_{\text{CORF}}$  are met. Once all these conditions are met, RST is dependent on system operating conditions. During initial power-up, RST is held low if any one of the following error conditions is present: +5.0 V(low),  $V_{\text{CORF}}$ (low), +3.3 V(low), B+(low), or TSD. Once all voltages reach their positive-going threshold, RST is set high after the appropriate timing.

#### **Dynamic Operating Specifications**

The RST is a bidirectional signal with an open drain output driver and a CMOS digital input gate (see [Figure 12](#page-23-1)). This I/ O structure allows wired OR connection to the CPU's RST I/ O terminal, as well as allowing the CPU to initiate a reset cycle by driving its RST terminal low. When responding to a CPU request for a reset cycle, the 34921 IC must respond rapidly enough to prevent a glitch. [Figure 6, RST Timing,](#page-16-0) [page](#page-16-0) 17, shows the timing parameters for responding to an externally applied RST signal.



 **Figure 12. RST Terminal Interface**

<span id="page-23-1"></span>The rise time with the open drain circuit may be relatively slow, and the internal RST input gate must operate reliably (no oscillations during the transition) under these conditions;

<span id="page-23-2"></span>

i.e., the RST input can be inhibited for up to  $t_{\text{phsl}}$  (max). Error conditions must be present for a minimum time,  $t<sub>filter</sub>$ , before the 34921 responds to them. Once all error conditions are cleared,  $\overline{\text{RST}}$  is held low for an additional time of  $t_{\text{delay}}$ , 128 SCLK periods. If any monitored item falls below its negative-going threshold for t  $_{\text{filter}}$ , 1.5  $\mu$ s to 5.0  $\mu$ s, the t<sub>delav</sub> count is restarted when system operating conditions are met, regardless of whether the  $t_{delay}$  count has been completed. The trigger for the  $t_{delay}$  retriggerable one shot is  $([+5.0 \text{ V}$ (low) + 3.3 V(low) + V<sub>CORE</sub> (low) + B+(low) + TSD] and  $t_{filter}$ ), where  $t_{filter}$  is the 1.5  $\mu$ s to 5.0  $\mu$ s delay.

### **RST and Thermal Shutdown State (TSD) Definition**

There are seven registers in the INFO output word where the trigger for the reset is recorded. This includes externally generated resets as well as all the fault conditions listed in the Supervisory Functions section of this datasheet. These registers will remain valid as long as  $B + \geq 9.0$  V. The fault registers will only be cleared upon an externally generated  $\overline{\text{RST}}$  and will not be guaranteed for B+ < 9.0 V; i.e., initial power-up or a serious B+ fault. The EXT bit will only be set upon an externally generated reset.

Whenever RST is asserted and TSD is not set, the MISO terminal will enter a high-impedance state, all the step motor outputs will be off, and all the DC motor low-side drives will be on. In addition, all internal data registers excepting the RST fault registers in the INFO output word will be set to their default values.

The thermal shutdown circuitry will monitor the chipís internal temperature at various points. The overtemperature circuitry will disable all circuitry on the 34921 IC with the exception of the RST output. RST will be asserted when the temperature exceeds 140°C. This condition will be maintained (regulators shut down in accordance with [Table 6](#page-23-2), [page](#page-23-2) 24) until the die temperature falls by the thermal hysteresis amount, at which time the 5.0 V and 3.3 V regulators will restart and the supervisor circuit will issue a full length reset pulse. The system will then perform a normal restart. The purpose of this circuitry is to prevent damage to the 34921 owing to inadvertent high dissipation in the motor drivers.



#### Notes

<span id="page-23-0"></span>26. XDCMA and XDCMB: 0 means low-side ON, 1 means high-side ON, Z means both OFF.

#### **ANALOG ENCODER INTERFACE**

#### **Introduction**

The analog encoder interface is intended to provide a

complete interface for an analog quadrature encoder, such as an Agilent Technologies HEDS-9710/HEDS-9711 series of analog output small optical encoder modules.



The Agilent HEDS-9710/HEDS-9711 incremental analog quadrature encoder is a 200 lpi encoder that outputs a quadrature analog current reflecting the position of the encoder codewheel/codestrip within the encoder. The analog encoder interface must provide six functions to support this encoder: force a bias point of 1.3 V, current-to-voltage conversion, offset current nulling, output amplitude adjust

(variable gain), channel inversion, and digital phase generation (see [Figure 13](#page-24-0)).

Note: Freescale does not assume liability, endorse, or warrant components from external manufacturers that are referenced in this document. While Freescale offers component recommendations, it is the customerís responsibility to validate their application.



 **Figure 13. Analog Encoder Interface Block Diagram**

#### <span id="page-24-0"></span>**I/V Conversion Stage**

The I/V conversion stage is carried out by a transimpedance amplifier using an external resistor. There is a resistor to ground at the ANALOGIN\_x input to allow offset current trim and force the proper bias point on the encoder. The feedback resistor should be sized to accommodate ±2.5 V output voltage swing for the full encoder current waveform. For example, if the encoder produces a  $\pm 50 \mu A$ signal, the feedback resistor needs to be 50 k $\Omega$ .

The resistor to ground must have a specific relationship to the feedback resistor. It needs to be 1.17 times the feedback resistor, or 58.5 k $\Omega$  for the example above. This ensures that the encoder is biased at 1.35 V, and that the output of the transimpedance amplifier is 2.5 V.

The I/V conversion stage can trim an encoder offset current of up to  $\pm 8.0$   $\mu$ A in the encoder output.

#### **Variable Gain Amplifier**

The I/V conversion stage is followed by a variable gain amplifier that can compensate for variations in the encoder output. This is designed to accommodate manufacturing variations in the encoder, as well as aging and other effects. The gain can be changed over the serial interface at any time.

The output of the variable gain amplifiers can be routed to the ANALOGOUT x terminals for engineering evaluation. Otherwise, these terminals are general purpose A/D inputs.

#### **Channel Inversion and Digital Phase Generation**

The A and B channels are inverted by applying the function  $\overline{CHANNELx}$  = 2.5 V - CHANNELx. This results in four signals: A, B,  $\overline{A}$ , and  $\overline{B}$ . These signals are used produce the digital encoder signals DENCA and DENCB, which are converted by the ADC to provide the analog position

information. The value of the DENCA and DENCB signals determine which signal—A, B,  $\overline{A}$ , or  $\overline{B}$ —is converted. Refer to [Table 7](#page-25-0), [page](#page-25-0) 26, for more information.

#### **Position Information**

The entire position information is produced by concatenating the value of the a quadrature counter, driven by DENCA and DENCB bits, and the 8 bits of "fractional" information from the ADC.

#### **Calibration of the Encoder**

It is necessary to adjust the gain and offset of the I/V circuit initially and periodically to compensate for encoder-toencoder variation, aging, and other effects. The ADC "double" conversion" function allows this by continuously sampling the A and B signals, allowing a map of the encoder output to be built up. The user will need to provide the necessary algorithm to use the waveform map to produce gain and offset calibration values for both channels.

### **ANALOG-TO-DIGITAL CONVERTER**

#### **Introduction**

There is an 8-bit analog-to-digital converter (ADC) on the 34921 IC that uses the on-board voltage reference and derives all the necessary timing signals from the SCLK input. The ADC is referenced to the same ground as the system ground (GND).

#### **ADC Input Selection**

The ADC has an 8-channel analog multiplexer so that all inputs share one ADC. The input(s) to be converted are



determined by the A/Da[2:0] bits in the serial normal input frame (refer to  $Table 11$ , [page](#page-27-0)  $28$ ).

Three different types of conversion can occur (refer to [Table 7\)](#page-25-0):

**Single Conversion** 00X does a single conversion of inputs AN0/ANALOGOUT A or AN1/ANALOGOUT B.

| <b>NORMAL</b><br>Input<br>Frame<br>Bit 2 | <b>NORMAL</b><br>Input<br><b>Frame</b><br>Bit 3 | <b>NORMAL</b><br>Input<br>Frame<br>Bit 4 | <b>NORMAL</b><br>Output<br>Frame<br>Bit $2^{(27)}$ | <b>NORMAL</b><br>Output<br>Frame<br>Bit $3^{(27)}$ | Input(s) Selected                                                               |
|------------------------------------------|-------------------------------------------------|------------------------------------------|----------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------|
| A/Da0                                    | A/Da1                                           | A/Da2                                    | <b>DENCA</b>                                       | <b>DENCB</b>                                       |                                                                                 |
| 0                                        | 0                                               | 0                                        | X                                                  | X                                                  | AN0/ANALOGOUT A terminal                                                        |
| 1                                        | 0                                               | $\Omega$                                 | X                                                  | X                                                  | AN1/ANALOGOUT B terminal                                                        |
|                                          | 1                                               | $\mathbf{0}$                             | 1                                                  | 0                                                  | Analog encoder interface output A                                               |
|                                          |                                                 | 0                                        | $\mathbf 0$                                        | 1                                                  | Analog encoder interface output A                                               |
|                                          |                                                 | $\Omega$                                 | 1                                                  | 1                                                  | Analog encoder interface output B                                               |
|                                          |                                                 | 0                                        | 0                                                  | 0                                                  | Analog encoder interface output B                                               |
|                                          | 0                                               | 1                                        | X                                                  | $\times$                                           | Analog encoder interface outputs A and $\overline{A}$ with S/H (28)             |
| 0                                        | 0                                               | 1                                        | X                                                  | $\times$                                           | Analog encoder interface outputs A and B with S/H (28)                          |
| $\mathbf{0}$                             |                                                 | 1                                        | X                                                  | $\times$                                           | Analog encoder interface outputs B and B with S/H (28)                          |
| 1                                        |                                                 | 1                                        | X                                                  | X                                                  | AN2/ANALOGIN A and AN3/ANALOGIN B terminals (direct input) with<br>$S/H$ $(28)$ |

<span id="page-25-0"></span>**Table 7. A/D Input Conversion Channel Addressing**

Notes Notes

<span id="page-25-1"></span>27. DENCA and DENCB values are captured at the output of the 3 or 6 Edge filter on SCLK rising edge, then immediately shifted out in the MISO data when  $\overline{CE}$  is high.

<span id="page-25-2"></span>28. Inputs are listed in order of conversion.

#### **A/D Conversion Flow**

There is a START conversion bit in the serial channel. The presence of this bit begins a conversion cycle on the input(s) selected in that frame. If the ADC is converting when a subsequent START bit arrives, this start request will be ignored. [Figure 14, A/D Converter Input Structure](#page-26-0), [page](#page-26-0) 27, shows how this process works. The current conversion completes during the frame prior to the data being returned. If there is a START bit in that input frame, another conversion is begun as the previous conversion's data is being shifted

out. If there is no START bit in the input frame, then another conversion is begun the frame following receipt of the start bit. The single conversion rate is paced at four frames for configuration bit 3 =0 or eight frames (or less) for configuration bit 3 =1, including sampling time (refer to [Table 13](#page-28-0), CONFIG Input Frame Bit Allocation, [page](#page-28-0) 29). In order to simplify implementation of the 34921, the user must ensure that no A/D conversions are in progress when an INFO word is requested. For input pairs, the inputs are listed in the order of conversion in [Table 7.](#page-25-0)

ï **Double Conversion** 1XX does a double conversion of

channels A and B, A and  $\overline{A}$ , B and  $\overline{B}$ , or AN2/ANALOGIN\_A and AN3/ANALOGIN\_B,

**• Auto-Select Conversion** 011 does a single conversion of one of the outputs from the analog encoder interface, as selected by the digital outputs of the analog encoder interface, DENCA and DENCB.

respectively.



Note "Start" is bit 1 of the serial input normal frame.

#### **A/D Converter Input Structure**

The input impedance of a selected channel is an RC circuit. As shown in **Figure 14**, the input impedance of the selected channel is a resistor connected to the sample and hold (S/H) capacitor. The sample and hold time is  $15 * t_{SCLK}$ , or a minimum of 0.9285 µs. The tolerances of the internal S/ H components are such that a time constant is about 93.6 ns. Therefore to achieve a proper level on the S/H capacitor  $(5*93.6 \text{ ns}) = 0.468 \mu\text{s}$ , minimum, is required to satisfy internal component time constants. This only allows 460 ns for external time constants. Therefore, the maximum source impedance of the circuit driving the selected A/D channel is 7.8 k $\Omega$  when the SCLK speed matches the speed configuration bit.



 **Figure 14. A/D Converter Input Structure**

#### <span id="page-26-0"></span>**ADC Output Addressing**

The return word to the digital subsystem also contains two conversion done bits, A/Ddone1 and A/Ddone2 (refer to [Table 8](#page-26-1)). The A/Ddone1 bit is used for single conversions and the first conversion when input pairs are selected. The A/Ddone2 bit is used for the second conversion when input pairs are selected. A zero to one transition of these bits on successive return words indicates that a conversion cycle is complete and the data sent in that return word is valid for that conversion. The conversion done bits will only be asserted for one serial frame, although the data may be valid for multiple frames. The A/Dr bits indicate which A/D input is being reported when data is valid (refer to [Table 9](#page-26-2)).

#### <span id="page-26-1"></span>**Table 8. A/D Done Bits**

| A/Ddone1 | A/Ddone2 | <b>Return Data and A/Dr Value</b>    |
|----------|----------|--------------------------------------|
| Rising   |          | Valid for single or first conversion |
|          | Rising   | Valid for second conversion          |
|          |          | Don't care                           |

<span id="page-26-2"></span>**Table 9. A/D Channel of Current A/D Data**





### **FUNCTIONAL DEVICE OPERATION**

### *OPERATIONAL MODES*

#### **NORMAL MODE:**

Normal mode is the normal operating mode of the IC (as opposed to the Configuration mode or Information Request mode).

#### **Table 10. NORMAL Mode Input Frame Programming Model**



#### <span id="page-27-0"></span>**Table 11. NORMAL Input Frame Bit Allocation** [\(29\)](#page-27-3)



Notes

<span id="page-27-3"></span>29. All defaults = 0 at power up.

<span id="page-27-2"></span>30. When in DC motor mode.

<span id="page-27-1"></span>31. When in step motor mode, outputs are A,  $\overline{A}$ , B, and  $\overline{B}$ ; when in DC motor mode, outputs B and  $\overline{B}$  have no function.



#### **CONFIG MODE:**

Configuration mode is the mode in which the IC is programmed or configured by the external digital subsystem via the serial interface (i.e., MOSI, MISO, SCLK, CE).

### **Table 12. CONFIG Mode Input Frame Programming Model**



#### <span id="page-28-0"></span>**Table 13. CONFIG Input Frame Bit Allocation** [\(32\)](#page-28-2)



Notes

<span id="page-28-2"></span>32. All defaults = 0 at power up.

#### <span id="page-28-1"></span>**Table 14. Calibration Register Addressing**





#### **Table 15. NORMAL Mode Output Frame Programming Model**



#### **Table 16. NORMAL Mode Output Frame Bit Allocation Model**



#### **NFO (IREQ) MODE:**

NFO (IREQ) Mode is the mode in which the MC34921 IC reports status and error information via the serial interface.

### **Table 17. NFO (IREQ) Mode Output Frame Programming Model I**



#### **Table 18. INFO (IREQ) Mode Output Frame Bit Allocation**





### *LOGIC COMMANDS AND REGISTERS*

Truth Tables use the following notations:

For inputs, I<sub>LIMIT</sub> = 0 means TSD, I<sub>LIMIT</sub> condition *not* encountered. I<sub>LIMIT</sub> = 1 means TSD, I<sub>LIMIT</sub> condition encountered. For outputs XDCMA and XDCMB, 0 means low-side ON, 1 means high-side ON, Z means both OFF.

#### <span id="page-30-1"></span>**Table 19. DC Motors Truth Table**



#### <span id="page-30-0"></span>**Table 20. Low-Side Out (LSOUT) Drivers Truth Table (Motor Driver Configured for H-bridge DC Motor)**

**Note** The LSOUT terminals are controlled by the OUT1 and OUT2 signals (Bit 14 and Bit 15 in the NORMAL input frame). LSOUT is only available when Motor Driver C is configured as DC motor. (Set Bit 4 = 1 in CONFIG frame.)



### <span id="page-31-0"></span>**Table 21. High-Side Out (HSOUT) Drivers Truth Table (Motor Driver Configured for H-bridge DC Motor)**

**Note:** The HSOUT terminals are controlled by the OUT1 and OUT2 signals (Bit 14 and Bit 15 in the NORMAL input frame). HSOUT is only available when DC motor is configured as Motor Driver C. (Set Bit 4 = 0 in CONFIG frame.)



#### <span id="page-31-1"></span>**Table 22. Step Motor Driver Truth Table** [\(33\)](#page-31-2)



Notes

<span id="page-31-2"></span>33. To reduce parasitic dissipation associated with the body diode, the counterphase is turned on for synchronous rectification.

<span id="page-31-3"></span>34. The current limit sense function may be disabled when the outputs are disabled. Hence, the output will oscillate between the requested state from the Truth Table and this state.



### **TYPICAL APPLICATIONS**

In typical applications such as a personal computer printer, the MC34921 would supply the motor drive and control for two bidirectional dc motors, two unidirectional dc motors, and one unipolar stepper motor. In addition, the MC34921 would supply the power management for the printer including: the system MCU core voltage, the 3.3V logic supply, and the 5V logic supply. The MC34921 also would supply the system with the means to read and pre-process the carriage position information from an analog optical encoder.



 **Figure 15. TYPICAL APPLICATION DIAGRAM**



### **PACKAGE DIMENSIONS**

For the most current revision of the package, visit [www.freescale.com](http://www.freescale.com) and do a keyword search using the 98A number for the specific device related to the data sheet.



**34921**



PACKAGE DIMENSIONS

**NOTES**



#### *How to Reach Us:*

**Home Page:** www.freescale.com

#### **E-mail:**

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### **Japan:**

Freescale Semiconductor Japan Ltd. **Headquarters** ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### *For Literature Requests Only:*

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customerís technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should a Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, the Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2005. All rights reserved.



MC34921 Rev 5.0 07/2005