



# *Low-Power Smart Codec with Seven DSP Cores, Voice and Media Enhancement, and Integrated Sensor Hub*

## **Features**

- 900 MIPS, 900MMAC multicore audio-signal processor
- Sensor hub capability, with event time-stamp functions
- Programmable wideband, multimic audio processing
	- Cirrus Logic® adaptive ambient noise cancelation
	- Transmit-path noise reduction and echo cancelation
	- Wind noise, sidetone, and other programmable filters
- Multichannel asynchronous sample rate conversion
- Integrated multichannel 24-bit hi-fi audio hub codec
	- Six ADCs, 100-dB SNR mic input (48 kHz)
	- Eight DACs, 121-dB SNR headphone playback (48 kHz)
- Up to 9 analog or 12 digital microphone inputs
- Multipurpose headphone/earpiece/line output drivers  $-$  30 mW into 32-Ω load at 0.1% THD+N
- Class D speaker, and digital (PDM) output interfaces
- SLIMbus® audio and control interface
- Four full digital audio interfaces
	- Standard sample rates from 8 to 192 kHz
	- Multichannel TDM support on AIF1 and AIF2
- Flexible clocking, derived from MCLKn, AIFn, or SLIMbus
- Low-power frequency-locked loops (FLLs) support reference clocks down to 32 kHz
- Configurable functions on up to 40 GPIO pins
- Integrated regulators and charge pumps
- Small W-CSP package, 0.4-mm staggered ball array

## **Applications**

- Smartphones and multimedia handsets
- Tablets and Mobile Internet Devices (MIDs)







## **Description**

The CS47L85 is a highly integrated, low-power audio and sensor hub system for smartphones, tablets and other portable audio devices. It combines an advanced DSP feature set with a flexible, high-performance audio hub codec. The CS47L85 combines seven programmable DSP cores with a variety of power-efficient fixed-function audio processors. Extensive GPIO and I<sup>2</sup>C master interfaces enable powerful sensor fusion functions to be integrated.

The DSP cores support multiple concurrent audio features, including multimic wideband noise reduction, highperformance acoustic-echo cancellation (AEC), stereo ambient noise cancellation (ANC), speech enhancement, advanced media enhancement, and many more. The CS47L85 sensor hub technology enables applications to support increased contextual awareness, including advanced motion sensing and pedestrian navigation functionality. The DSP cores are supported by a fully flexible, all-digital mixing and routing engine with sample rate converters, for wide use-case flexibility. Support for third-party DSP programming provides far-reaching opportunities for product differentiation.

A SLIMbus interface supports multi-channel audio paths and host control register access. Four further digital audio interfaces are provided, each supporting a wide range of standard audio sample rates and serial interface formats. Automatic sample rate detection enables seamless wideband/narrowband voice-call handover.

Three stereo headphone drivers each provide stereo ground-referenced or mono BTL outputs. 121dB SNR, and noise levels as low as 0.8 μVRMS, offer hi-fi quality line or headphone output. The CS47L85 also features a stereo pair of 2.5-W Class D outputs, four channels of stereo PDM output, and an IEC-60958-3–compatible S/PDIF transmitter. A signal generator for controlling haptics devices is included; vibe actuators can connect directly to the Class D speaker output or via an external driver on the PDM output interface. All inputs, outputs, and system interfaces can function concurrently.

The CS47L85 supports up to 9 analog inputs, and up to 12 PDM digital inputs. Microphone activity detection with interrupt is available. A smart accessory interface supports most standard 3.5mm accessories. Impedance sensing and measurement is provided for external accessory and push-button detection.

The CS47L85 is configured using the SLIMbus, SPI™, or I<sup>2</sup>C interfaces. Three integrated FLLs provide support for a wide range of system clock frequencies. The device is powered from 1.8- and 1.2-V supplies. (A separate 4.2-V battery supply is typically required for the Class D speaker drivers). The power, clocking and output driver architectures are all designed to maximise battery life in voice, music and standby modes. Low-power (10µA) 'Sleep' is supported, with configurable wake-up events.



# **TABLE OF CONTENTS**

















## <span id="page-6-0"></span>**PIN CONFIGURATION**





# <span id="page-7-0"></span>**ORDERING INFORMATION**



**Note:** 

Reel quantity = 4500

## <span id="page-7-1"></span>**PIN DESCRIPTION**

A description of each pin on the CS47L85 is provided below.

Note that a table detailing the associated power domain for every input and output pin is provided on the following page. Note that, where multiple pins share a common name, these pins should be tied together on the PCB.

All Digital Output pins are CMOS outputs, unless otherwise stated.



















#### **Note:**

Separate P/N ground connections are provided for each speaker driver channel; this provides flexible support for current monitoring and output protection circuits. If this option is not used, then the respective ground connections should be tied together on the PCB.



The following table identifies the power domain and ground reference associated with each of the input / output pins.









## <span id="page-14-0"></span>**ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified.



ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device.

Cirrus Logic tests its package types according to IPC/JEDEC J-STD-020 for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are:

MSL1 = unlimited floor life at <30°C / 85% Relative Humidity. Not normally stored in moisture barrier bag.

MSL2 = out of bag storage for 1 year at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag.

MSL3 = out of bag storage for 168 hours at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag.

The Moisture Sensitivity Level for each package type is specified in Ordering Information.



#### **Notes:**

- 1. The DCVDD and FLLVDD pins should be tied together. The associated power domain is referred to as DCVDD.
- 2. The AVDD1 and AVDD2 pins should be tied together. The associated power domain is referred to as AVDD.
- 3. The AGND1 and AGND2 pins should be tied together. The associated ground domain is referred to as AGND.
- 4. The HPOUT1FBn and MICDETn functions share common pins. The Absolute Maximum Rating varies according to the applicable function of each pin.

5. CP1VOUT2N is an internal supply, generated by the CS47L85 Charge Pump (CP1). The CP1VOUT2N voltage may vary between CPGND and -CPVDD.



## <span id="page-15-0"></span>**RECOMMENDED OPERATING CONDITIONS**



#### **Notes:**

- 1. The impedance between DGND, AGND, CPGND and SUBGND should be less than 0.1Ω. The impedance between SPKGNDL, SPKGNDR and SUBGND should be less than 0.2Ω.
- 2. There are no switch-on power sequencing requirements; the supplies may be enabled in any order.
- 3. When powering down the device, if DCVDD is powered using the internal LDO (LDO1), then the LDO must be disabled, or else RESET must be asserted (low), before the LDOVDD supply is removed. There are no other switch-off power sequencing requirements.
- 4. The DCVDD and FLLVDD pins should be tied together. The associated power domain is referred to as DCVDD.
- 5. An internal LDO (powered by LDOVDD) can be used to provide the DCVDD and FLLVDD supplies.
- 6. 'Sleep' mode is supported when DCVDD is below the limits noted, provided AVDD and DBVDD1 are present.
- 7. It is recommended to connect a 4.7Ω resistor in series with the FLLVDD pin connection. Note that the minimum voltage limit applies at the supply end of the  $4.7\Omega$  resistor in this case.
- 8. If the SLIMbus interface is enabled, then the maximum DBVDD1 voltage is 1.98V.
- 9. The AVDD1 and AVDD2 pins should be tied together. The associated power domain is referred to as AVDD.
- 10. The AGND1 and AGND2 pins should be tied together. The associated ground domain is referred to as AGND.
- 11. An internal Charge Pump and LDO (powered by CPVDD1) provide the Microphone Bias supply; the MICVDD pin should not be connected to an external supply.
- 12. DCVDD and MICVDD minimum rise times do not apply when these domains are powered using the internal LDOs.
- 13. If DCVDD is supplied externally, and the rise time exceeds 2ms, then RESET must be asserted (low) during the rise, and held asserted until after DCVDD is within the recommended operating limits.
- 14. LDOVDD maximum rise time does not apply when DCVDD is supplied externally.
- 15. If DCVDD is powered using the internal LDO (LDO1), and the LDOVDD rise time exceeds 50ms, then RESET must be asserted (low), or LDOENA held low, during the rise. One or both these signals must be held low until after LDOVDD is within the recommended operating limits.
- 16. The specified minimum power supply rise times assume a minimum decoupling capacitance of 100nF per pin. However, Cirrus Logic strongly advises that the recommended decoupling capacitors are present on the PCB and that appropriate layout guidelines are observed.
- 17. The specified minimum power supply rise times also assume a maximum PCB inductance of 10nH between decoupling capacitor and pin.



# <span id="page-16-0"></span>**ELECTRICAL CHARACTERISTICS**

#### **Test Conditions**

#### $AVDD = 1.8V$ ,

With the exception of the condition(s) noted above, the following electrical characteristics are valid across the full range of recommended operating conditions.



#### **Notes:**

- 1. The full-scale input signal level is also the maximum analogue input level, before clipping occurs.
- 2. The full-scale input signal level changes in proportion with AVDD. For differential input, it is calculated as AVDD / 1.8.
- 3. A 1.0 $V_{RMS}$  differential signal equates to 0.5 $V_{RMS}$ -6dBV per input.
- 4. A sinusoidal input signal is assumed.

#### **Test Conditions**

 $T_A = +25^\circ C$ 

With the exception of the condition(s) noted above, the following electrical characteristics are valid across the full range of recommended operating conditions.



#### **Test Conditions**

The following electrical characteristics are valid across the full range of recommended operating conditions.



#### **Test Conditions**

The following electrical characteristics are valid across the full range of recommended operating conditions.



#### **Notes:**

1. The digital microphone input signal level is measured in dBFS, where 0dBFS is a signal level equal to the full-scale range (FSR) of the PDM input. The FSR is defined as the amplitude of a 1kHz sine wave whose positive and negative peaks are represented by the maximum and minimum digital codes respectively - this is the largest 1kHz sine wave that will fit in the digital output range without clipping.



## **Test Conditions**

The following electrical characteristics are valid across the full range of recommended operating conditions.



#### **Notes:**

1. The digital output signal level is measured in dBFS, where 0dBFS is a signal level equal to the full-scale range (FSR) of the PDM output. The FSR is defined as the amplitude of a 1kHz sine wave whose positive and negative peaks are represented by the maximum and minimum digital codes respectively - this is the largest 1kHz sine wave that will fit in the digital output range without clipping.

#### **Test Conditions**



**CIRRUS LOGIC<sup>®</sup>** 

## **Test Conditions**



**CIRRUS LOGIC®** 

## **Test Conditions**



**CIRRUS LOGIC<sup>®</sup>** 

## **Test Conditions**



**CIRRUS LOGIC®** 

## **Test Conditions**





## **Test Conditions**

The following electrical characteristics are valid across the full range of recommended operating conditions.





## **Test Conditions**

fs ≤ 48kHz

With the exception of the condition(s) noted above, the following electrical characteristics are valid across the full range of recommended operating conditions.



**CIRRUS LOGIC<sup>®</sup>** 

## **Test Conditions**



**CIRRUS LOGIC®** 

## **Test Conditions**



**CIRRUS LOGIC<sup>®</sup>** 

## **Test Conditions**

DBVDD1 = DBVDD2 = DBVDD3 = DBVDD4 = CPVDD1 = AVDD = LDOVDD = 1.8V, CPVDD2 = 1.2V DCVDD = FLLVDD = 1.2V (powered from LDO1), MICVDD = 2.5V (powered from LDO2), SPKVDDL = SPKVDDR = 4.2V,  $T_A$  = +25°C, 1kHz sinusoid signal, fs = 48kHz, PGA gain = 0dB, 24-bit audio data unless otherwise stated.



### **Test Conditions**

The following electrical characteristics are valid across the full range of recommended operating conditions.



Note that the reset thresholds are derived from simulations only, across all operational and process corners. Device performance is not assured outside the voltage ranges defined in the "[Recommended Operating Conditions](#page-15-0)" section. Refer to this section for the CS47L85 power-up sequencing requirements.



## <span id="page-27-0"></span>**TERMINOLOGY**

- 1. Signal-to-Noise Ratio (dB) SNR is a measure of the difference in level between the maximum full scale output signal and the output with no input signal applied.
- 2. Total Harmonic Distortion (dB) THD is the ratio of the RMS sum of the harmonic distortion products in the specified bandwidth (see note below) relative to the RMS amplitude of the fundamental (i.e., test frequency) output.
- 3. Total Harmonic Distortion plus Noise (dB) THD+N is the ratio of the RMS sum of the harmonic distortion products plus noise in the specified bandwidth (see note below) relative to the RMS amplitude of the fundamental (i.e., test frequency) output.
- 4. Power Supply Rejection Ratio (dB) PSRR is the ratio of a specified power supply variation relative to the output signal that results from it. PSRR is measured under quiescent signal path conditions.
- 5. Common Mode Rejection Ratio (dB) CMRR is the ratio of a specified input signal (applied to both sides of a differential input), relative to the output signal that results from it.
- **6.** Channel Separation (L/R) (dB) left-to-right and right-to-left channel separation is the difference in level between the active channel (driven to maximum full scale output) and the measured signal level in the idle channel at the test signal frequency. The active channel is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the associated idle channel.
- **7.** Multi-Path Crosstalk (dB) is the difference in level between the output of the active path and the measured signal level in the idle path at the test signal frequency. The active path is configured and supplied with an appropriate input signal to drive a full scale output, with signal measured at the output of the specified idle path.
- **8.** Mute Attenuation This is a measure of the difference in level between the full scale output signal and the output with mute applied.
- **9.** All performance measurements are specified with a 20kHz low pass 'brick-wall' filter and, where noted, an A-weighted filter. Failure to use these filters will result in higher THD and lower SNR readings than are found in the Electrical Characteristics. The low pass filter removes out-of-band noise.



## <span id="page-28-0"></span>**THERMAL CHARACTERISTICS**



#### **Notes:**

1. The Thermal Characteristics data is based on simulated test results, with reference to JEDEC JESD51 standards.

2. The thermal resistance (Θ) parameters describe the thermal behaviour in a standardised measurement environment.

3. The thermal characterisation (Ψ) parameters describe the thermal behaviour in the environment of a typical application.



## <span id="page-29-0"></span>**TYPICAL PERFORMANCE**

## <span id="page-29-1"></span>**TYPICAL POWER CONSUMPTION**

Typical power consumption data is provided below for a number of different operating conditions.

#### **Test Conditions:**

DBVDD1 = DBVDD2 = DBVDD3 = DBVDD4 = CPVDD1 = AVDD = LDOVDD = 1.8V, CPVDD2 = DCVDD = FLLVDD = 1.2V, SPKVDDL = SPKVDDR = 4.2V, MICVDD = 2.5V (powered from LDO2),  $T_A$  = +25<sup>o</sup>C, PGA gain = 0dB, fs = 48kHz, 24-bit audio data,  $l^2S$  Slave Mode, SYSCLK = 24.576 MHz (direct MCLK1) unless otherwise





## <span id="page-30-0"></span>**TYPICAL SIGNAL LATENCY**



### **Notes**

Signal is routed via the digital core ISRC function in the isochronous test cases only.

Signal is routed via the digital core ASRC function in the asynchronous test cases only.



# <span id="page-31-0"></span>**SIGNAL TIMING REQUIREMENTS**

## <span id="page-31-1"></span>**SYSTEM CLOCK & FREQUENCY LOCKED LOOP (FLL)**



**Figure 1 Master Clock Timing** 

#### **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions.





## **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions.



### **Note:**

When MCLK1 or MCLK2 is selected as a source for SYSCLK or ASYNCCLK (either directly or via one of the FLLs), the frequency must be within 1% of the applicable SYSCLK\_FREQ or ASYNCCLK\_FREQ register setting.



## <span id="page-33-1"></span><span id="page-33-0"></span>**AUDIO INTERFACE TIMING**

### **DIGITAL MICROPHONE (DMIC) INTERFACE TIMING**



**Figure 2 Digital Microphone Interface Timing** 

### **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions.



### **Notes:**

DMICDATn and DMICCLKn are each referenced to a selectable supply, V<sub>SUP</sub>. The applicable supply is selected using the INn\_DMIC\_SUP registers.

> The voltage reference for the IN1, IN2 and IN3 digital microphone interfaces is selectable, using the IN*n*\_DMIC\_SUP registers - each interface may be referenced to MICVDD, or to the MICBIAS1, MICBIAS2 or MICBIAS3 levels.

The voltage reference for the IN4, IN5 and IN6 digital microphone interfaces is DBVDD4.

<span id="page-34-0"></span>

## **DIGITAL SPEAKER (PDM) INTERFACE TIMING**



**Figure 3 Digital Speaker (PDM) Interface Timing - Mode A** 

### **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions.





**Figure 4 Digital Speaker (PDM) Interface Timing - Mode B** 

#### **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions.



<span id="page-35-0"></span>

### **DIGITAL AUDIO INTERFACE - MASTER MODE**



**Figure 5 Audio Interface Timing - Master Mode** 

Note that BCLK and LRCLK outputs can be inverted if required; [Figure 5 s](#page-35-1)hows the default, non-inverted polarity.

#### <span id="page-35-1"></span>**Test Conditions**

The following timing information is valid across the full range of recommended operating conditions, unless otherwise noted.  $C_{\text{LOAD}}$  = 15pF to 25pF (output pins). BCLK slew (10% to 90%) = 3.7ns to 5.6ns.



Note:

The descriptions above assume non-inverted polarity of AIFnBCLK.


## **DIGITAL AUDIO INTERFACE - SLAVE MODE**



## **Figure 6 Audio Interface Timing - Slave Mode**

Note that BCLK and LRCLK inputs can be inverted if required[; Figure 6 s](#page-36-0)hows the default, non-inverted polarity.

#### <span id="page-36-0"></span>**Test Conditions**

The following timing information is valid across the full range of recommended operating conditions, unless otherwise noted.



### **Notes:**

The descriptions above assume non-inverted polarity of AIFnBCLK.

When AIFnBCLK or AIFnLRCLK is selected as a source for SYSCLK or ASYNCCLK (either directly or via one of the FLLs), the frequency must be within 1% of the applicable SYSCLK\_FREQ or ASYNCCLK\_FREQ register setting.



## **DIGITAL AUDIO INTERFACE - TDM MODE**

When TDM operation is used on the AIFnTXDAT pins, it is important that two devices do not attempt to drive the AIFnTXDAT pin simultaneously. To support this requirement, the AIFnTXDAT pins can be configured to be tri-stated when not outputting data.

The timing of the AIFnTXDAT tri-stating at the start and end of the data transmission is described i[n Figure 7](#page-37-0) below.



## <span id="page-37-0"></span>**Figure 7 Audio Interface Timing - TDM Mode**

#### **Test Conditions**





# **CONTROL INTERFACE TIMING**

**2-WIRE (I2C) CONTROL MODE** 



## **Figure 8 Control Interface Timing - 2-wire (I2C) Control Mode**

## **Test Conditions**





## **4-WIRE (SPI) CONTROL MODE**



## **Figure 9 Control Interface Timing - 4-wire (SPI) Control Mode (Write Cycle)**



## **Figure 10 Control Interface Timing - 4-wire (SPI) Control Mode (Read Cycle)**

#### **Test Conditions**





## **SLIMBUS INTERFACE TIMING**



## <span id="page-40-0"></span>**Figure 11 SLIMbus Interface Timing**

The signal timing information shown in [Figure 11](#page-40-0) describe the timing requirements of the SLIMbus interface as a whole, not just the CS47L85 device. Accordingly, the following should be noted:

- $\bullet$  T<sub>DV</sub> is the propagation delay from the rising SLIMCLK edge (at CS47L85 input) to the SLIMDAT output being achieved at the input to all devices across the bus.
- T<sub>SETUP</sub> is the set-up time for SLIMDAT input (at CS47L85), relative to the falling SLIMCLK edge (at CS47L85).
- $T_H$  is the hold time for SLIMDAT input (at CS47L85) relative to the falling SLIMCLK edge (at CS47L85).

For more details of the interface timing, refer to the MIPI Alliance Specification for Serial Low-power Inter-chip Media Bus (SLIMbus).

### **Test Conditions**





# **Test Conditions**







# **JTAG INTERFACE TIMING**



**Figure 12 JTAG Interface Timing** 

### **Test Conditions**

The following timing information is valid across the full range of recommended operating conditions, unless otherwise noted.  $C_{\text{LOAD}}$  = 25pF (output pins). TCK slew (20% to 80%) = 5ns.





# **DEVICE DESCRIPTION**

## **INTRODUCTION**

The CS47L85 is a highly integrated low-power audio hub CODEC for mobile telephony and portable devices. It provides flexible, high-performance audio interfacing for handheld devices in a small and cost-effective package. It provides exceptional levels of performance and signal processing capability, suitable for a wide variety of mobile and handheld devices.

The CS47L85 digital core incorporates the Cirrus Logic Ambient Noise Cancellation (ANC), and provides an extensive capability for programmable signal processing algorithms, including receive (RX) path noise cancellation, transmit (TX) path noise reduction, and Acoustic Echo Cancellation (AEC) algorithms.

The digital core provides signal processing capability for sensor hub functions. The programmable DSP allows many external sensors to be efficiently integrated, enabling increased contextual awareness in a wide variety of advanced user applications.

The CS47L85 digital core supports audio enhancements, such as Dynamic Range Control (DRC), Multi-band Compression (MBC), and Virtual Surround Sound (VSS). Highly flexible digital mixing, including stereo full-duplex asynchronous sample rate conversion, provides use-case flexibility across a broad range of system architectures. A signal generator for controlling haptics vibe actuators is included.

The CS47L85 provides multiple digital audio interfaces, including SLIMbus, in order to provide independent and fully asynchronous connections to different processors (e.g., application processor, baseband processor and wireless transceiver).

A flexible clocking arrangement supports a wide variety of external clock references, including clocking derived from the digital audio interface. Three Frequency Locked Loop (FLL) circuits provide additional flexibility.

Unused circuitry can be disabled under software control, in order to save power; low leakage currents enable extended standby/off time in portable battery-powered applications. The CS47L85 'Always-On' circuitry can be used (in conjunction with the Apps Processor) to 'Wake-Up' the device following a headphone jack detection event.

Versatile GPIO functionality is provided, and support for external accessory / push-button detection inputs. Comprehensive Interrupt (IRQ) logic and status readback are also provided.

## **HI-FI AUDIO CODEC**

The CS47L85 is a high-performance low-power audio CODEC which uses a simple analogue architecture. Six ADCs are incorporated, with multiplexers to support up to nine analogue inputs. Eight DACs are incorporated, providing a dedicated DAC for each analogue output channel.

The analogue outputs comprise three 32mW (121dB SNR) stereo headphone amplifiers with ground-referenced output, and a Class D stereo speaker driver capable of delivering 2.5W per channel into a 4Ω load. Six analogue inputs are provided, each supporting single-ended or differential input modes. In differential mode, the input path SNR is 106dB (16kHz sample rate, i.e., wideband voice mode). The ADC input paths can be bypassed, supporting up to 12 channels of digital microphone input.

The audio CODEC is controlled directly via register access. The simple analogue architecture, combined with the integrated tone generator, enables simple device configuration and testing, minimising debug time and reducing software effort.

The CS47L85 output drivers are designed to support as many different system architectures as possible. Each output has a dedicated DAC which allows mixing, equalisation, filtering, gain and other audio processing to be configured independently for each channel. This allows each signal path to be individually tailored for the load characteristics. All outputs have integrated pop and click suppression features.

The headphone output drivers are ground-referenced, powered from an integrated charge pump, enabling high quality, power efficient headphone playback without any requirement for DC blocking capacitors. Ground loop feedback is incorporated, providing rejection of noise on the ground connections. A mono mode is available on the headphone outputs; this configures the drivers as differential (BTL) outputs, suitable for an earpiece or hearing aid coil.

The Class D speaker drivers deliver excellent power efficiency. High PSRR, low leakage and optimised supply voltage ranges enable powering from switching regulators or directly from the battery. Battery current consumption is minimised across a wide variety of voice communication and multimedia playback use cases.

The CS47L85 is cost-optimised for a wide range of mobile phone applications, and features two channels of Class D power amplification. For applications requiring more than two channels of power amplification (or when using the integrated Class D path to drive a haptics actuator), the PDM output channels can be used to drive up to four external PDM-input speaker drivers. In applications where stereo loudspeakers are physically widely separated, the PDM outputs can ease layout and EMC by avoiding the need to run the Class-D speaker outputs over long distances and interconnects.



#### **DIGITAL AUDIO CORE**

The CS47L85 uses a core architecture based on all-digital signal routing, making digital audio effects available on all signal paths, regardless of whether the source data input is analogue or digital. The digital mixing desk allows different audio effects to be applied simultaneously on many independent paths, whilst also supporting a variety of sample rates concurrently. This helps support many new audio use-cases. Soft mute and un-mute control allows smooth transitions between use-cases without interrupting existing audio streams elsewhere.

The CS47L85 digital core provides an extensive capability for programmable signal processing algorithms. The DSP can support functions such as wind noise, side-tone and other programmable filters. A wide range of application-specific filters and audio enhancements can also be implemented, including Dynamic Range Control (DRC), Multi-band Compression (MBC), and Virtual Surround Sound (VSS). These digital effects can be used to improve audibility and stereo imaging while minimising supply current.

The digital core also provides signal processing capability for sensor hub functions of the CS47L85. Sensors and accessories can be connected through 3 master I2C interfaces; the programmable DSP, together with peripheral timer and event logging functions, enables applications to use these inputs to support increased contextual awareness, including advanced motion sensing and navigation functionality.

The Cirrus Logic Ambient Noise Cancellation (ANC) processor within the CS47L85 provides the capability to improve the intelligibility of a voice call by using destructive interference to reduce the acoustic energy of the ambient sound. The Cirrus Logic ANC technology supports receive (RX) path noise cancellation; Transmit (TX) path noise reduction, and multimic Acoustic Echo Cancellation (AEC) algorithms are also supported. The CS47L85 is ideal for mobile telephony, providing enhanced voice communication quality for both near-end and far-end users in a wide variety of applications.

Highly flexible digital mixing, including mixing between audio interfaces, is possible. The CS47L85 performs multi-channel full-duplex asynchronous sample rate conversion, providing use-case flexibility across a broad range of system architectures. Automatic sample rate detection is provided, enabling seamless wideband/narrowband voice call handover.

Dynamic Range Controller (DRC) functions are available for optimising audio signal levels. In playback modes, the DRC can be used to maximise loudness, while limiting the signal level to avoid distortion, clipping or battery droop, in particular for high-power output drivers such as speaker amplifiers. In record modes, the DRC assists in applications where the signal level is unpredictable.

The 5-band parametric equaliser (EQ) functions can be used to compensate for the frequency characteristics of the output transducers. EQ functions can be cascaded to provide additional frequency control. Programmable high-pass and lowpass filters are also available for general filtering applications such as removal of wind and other low-frequency noise.

#### **DIGITAL INTERFACES**

Four serial digital audio interfaces (AIFs) each support PCM, TDM and I2S data formats for compatibility with most industry-standard chipsets. AIF1 and AIF2 support eight input/output channels; AIF3 and AIF4 support two input/output channels. Bidirectional operation at sample rates up to 192kHz is supported.

12 digital PDM input channels are available (six stereo interfaces); these are typically used for digital microphones, powered from the integrated MICBIAS power supply regulators. Four PDM output channels are also available (two stereo interfaces); these are typically used for external power amplifiers. Embedded mute codes provide a control mechanism for external PDM-input devices.

The CS47L85 features a MIPI-compliant SLIMbus interface, providing eight channels of audio input/output. Mixed audio sample rates are supported on the SLIMbus interface. The SLIMbus interface also supports read/write access to the CS47L85 control registers.

An IEC-60958-3 compatible S/PDIF transmitter is incorporated, enabling stereo S/PDIF output on a GPIO pin. Standard S/PDIF sample rates of 32kHz up to 192kHz are all supported.

Control register access, and high bandwidth data transfer, is supported by two slave SPI interfaces and a slave I2C control interface. The SPI interfaces operate up to 26MHz; the I2C slave interface operates up to 3.4MHz. Full access to the register map is also provided via the SLIMbus port.

The CS47L85 incorporates three master I2C interfaces, offering a flexible capability for additional sensor / accessory input. Typical sensors include accelerometers, gyroscopes and magnetometers for motion sensing and navigation applications. Other example accessories include barometers, or ambient light sensors, for environmental awareness.

## **OTHER FEATURES**

The CS47L85 incorporates two 1kHz tone generators which can be used for 'beep' functions through any of the audio signal paths. The phase relationship between the two generators is configurable, providing flexibility in creating differential signals, or for test scenarios.

A white noise generator is provided, which can be routed within the digital core. The noise generator can provide 'comfort noise' in cases where silence (digital mute) is not desirable.



Two Pulse Width Modulation (PWM) signal generators are incorporated. The duty cycle of each PWM signal can be modulated by an audio source, or can be set to a fixed value using a control register setting. The PWM signal generators can be output directly on a GPIO pin.

The CS47L85 supports up to 40 GPIO pins, offering a range of input/output functions for interfacing, detection of external hardware, and to provide logic outputs to other devices. The CS47L85 provides 8 dedicated GPIO pins; a further 32 GPIOs are multiplexed with other functions. Comprehensive Interrupt (IRQ) functionality is also provided for monitoring internal and external event conditions.

A signal generator for controlling haptics devices is included, compatible with both Eccentric Rotating Mass (ERM) and Linear Resonant Actuator (LRA) haptic devices. The haptics signal generator is highly configurable, and can execute programmable drive event profiles, including reverse drive control. An external vibe actuator can be driven directly by the Class D speaker output.

The CS47L85 incorporates eight general purpose timers, providing support for the sensor hub capability. Sensor event logging, and other real time application functions, allows many advanced functions to be implemented with a high degree of autonomy from a host processor.

A smart accessory interface is included, supporting most standard 3.5mm accessories. Jack detection, accessory sensing and impedance measurement is provided, for external accessory and push-button detection. Accessory detection can be used as a 'Wake-Up' trigger from low-power standby. Microphone activity detection with interrupt is also available.

System clocking can be derived from the MCLK1 or MCLK2 input pins. Alternatively, the SLIMbus interface, or the audio interfaces (configured in Slave mode), can be used to provide a clock reference. Three integrated Frequency Locked Loop (FLL) circuits provide support for a wide range of clocking configurations, including the use of a 32kHz input clock reference.

The CS47L85 can be powered from 1.8V and 1.2V external supplies. A separate supply (4.2V) is typically required for the Class D speaker driver. Integrated Charge Pump and LDO Regulators circuits are used to generate supply rails for internal functions and to support powering or biasing of external microphones.



# **INPUT SIGNAL PATH**

The CS47L85 provides flexible input channels, supporting up to 9 analogue inputs or up to 12 digital inputs. Selectable combinations of analogue (mic or line) and digital inputs are multiplexed into 6 stereo input signal paths. Input paths IN1, IN2 and IN3 support analogue and digital inputs; Input paths IN4, IN5 and IN6 support digital inputs only.

The analogue input paths support single-ended and differential modes, programmable gain control and are digitised using a high performance 24-bit sigma-delta ADC.

The digital input paths interface directly with external digital microphones; a separate microphone interface clock is provided for six separate stereo pairs of digital microphones. Digital delay can be applied to any of the digital input paths; this can be used for phase adjustment of any digital input, including directional control of multiple microphones.

Four microphone bias (MICBIAS) generators are available, which provide a low noise reference for biasing electret condenser microphones (ECMs) or for use as a low noise supply for MEMS microphones and digital microphones.

Digital volume control is available on all inputs (analogue and digital), with programmable ramp control for smooth, glitchfree operation. Any pair of analogue or digital inputs may be selected as input to the Ambient Noise Cancellation (ANC) processing function.

The signal paths and control registers for inputs IN1, IN2 and IN3 are illustrated in [Figure 13.](#page-47-0) The IN4, IN5 and IN6 signal paths supports digital microphone input only.





<span id="page-47-0"></span>**Figure 13 Input Signal Paths** 



### **ANALOGUE MICROPHONE INPUT**

Up to nine analogue microphones can be connected to the CS47L85, either in single-ended or differential mode. The applicable mode, and input pin selection, is controlled using the IN*nx*\_SRC registers, as described later.

The CS47L85 includes external accessory detection circuits, which can detect the presence of a microphone, and the status of a hookswitch or other push-buttons. When using this function, it is recommended to use the IN1B or IN2B analogue microphone input paths, to ensure best immunity to electrical transients arising from the push-buttons.

For single-ended input, the microphone signal is connected to the non-inverting input of the PGAs (IN*n*LP or IN*n*RP). The inverting inputs of the PGAs are connected to an internal reference in this configuration.

For differential input, the non-inverted microphone signal is connected to the non-inverting input of the PGAs (IN*n*LP or IN*n*RP), whilst the inverted (or 'noisy ground') signal is connected to the inverting input pins (IN*n*LN or IN*n*RN).

The gain of the input PGAs is controlled via register settings, as defined in [Table 4.](#page-64-0) Note that the input impedance of the analogue input paths is fixed across all PGA gain settings.

The Electret Condenser Microphone (ECM) analogue input configurations are illustrated in [Figure 14](#page-48-0) and [Figure 15.](#page-48-1) The integrated MICBIAS generators provide a low noise reference for biasing the ECMs.



<span id="page-48-1"></span>

<span id="page-48-0"></span>**Figure 14 Single-Ended ECM Input Figure 15 Differential ECM Input** 

Analogue MEMS microphones can be connected to the CS47L85 in a similar manner to the ECM configurations described above; typical configurations are illustrated in [Figure 16](#page-48-2) and [Figure 17.](#page-48-3) In this configuration, the integrated MICBIAS generators provide a low-noise power supply for the microphones.



<span id="page-48-2"></span>**Figure 16 Single-Ended MEMS Input**  Figure 17 Differential MEMS Input

<span id="page-48-3"></span>

Note that the MICVDD pin can also be used (instead of MICBIASn) as a reference or power supply for external microphones. The MICBIAS outputs are recommended, as these offer better noise performance and independent enable/disable control.



#### **ANALOGUE LINE INPUT**

Line inputs can be connected to the CS47L85 in a similar manner to the microphone inputs described above. Singleended and differential modes are supported on each of the analogue input paths.

The applicable mode (single-ended or differential) is selected using the IN*nx*\_SRC registers, as described later.

The analogue line input configurations are illustrated in [Figure 18 a](#page-49-0)n[d Figure 19.](#page-49-1) Note that the microphone bias (MICBIAS) is not used for line input connections.





<span id="page-49-0"></span>**Figure 18 Single-Ended Line Input Figure 19 Differential Line Input** 

<span id="page-49-1"></span>

#### **DIGITAL MICROPHONE INPUT**

Up to 12 digital microphones can be connected to the CS47L85. Digital Microphone (DMIC) operation on Input paths IN1, IN2 and IN3 is selected using the IN*n*\_MODE registers, as described later. DMIC operation on Input paths IN4, IN5 and IN6 is implemented on multi-function GPIO pins, which must be configured for the respective DMIC functions when required; see "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins for DMIC operation.

In digital microphone mode, two channels of audio data are multiplexed on the associated DMICDAT*n* pin. Each stereo digital microphone interface is clocked using the respective DMICCLK*n* pin.

When digital microphone input is enabled, the CS47L85 outputs a clock signal on the applicable DMICCLK*n* pin(s). The DMICCLK*n* frequency is controlled by the respective IN*n*\_OSR register, as described in [Table 1.](#page-49-2) See [Table 3](#page-59-0) for details of the IN<sub>n</sub> OSR registers.

Note that, if the 384kHz or 768kHz DMICCLKn frequency is selected for one or more of the digital microphone input paths, then the maximum valid Input Path sample rate (all input paths) will be affected as described in [Table 1.](#page-49-2)

Note that the DMICCLK*n* frequencies noted in [Table 1](#page-49-2) assume that the SYSCLK frequency is a multiple of 6.144MHz (SYSCLK\_FRAC=0). If the SYSCLK frequency is a multiple of 5.6448MHz (SYSCLK\_FRAC=1), then the DMICCLK*n* frequencies will be scaled accordingly.

| <b>CONDITION</b> | <b>DMICCLKn FREQUENCY</b> | <b>VALID SAMPLE RATES</b> | <b>SIGNAL PASSBAND</b> |
|------------------|---------------------------|---------------------------|------------------------|
| $INn$ OSR = 010  | 384kHz                    | up to 48kHz               | up to 4kHz             |
| $INn$ OSR = 011  | 768kHz                    | up to 96kHz               | up to 8kHz             |
| $INn$ OSR = 100  | 1.536MHz                  | up to 192kHz              | up to 20kHz            |
| $INn$ OSR = 101  | 3.072MHz                  | up to 192kHz              | up to 20kHz            |
| $INn$ OSR = 110  | 6.144MHz                  | up to 192kHz              | up to 96kHz            |

<span id="page-49-2"></span>**Table 1 DMICCLK Frequency** 

The voltage reference for the IN1, IN2 and IN3 digital microphone interfaces is selectable, using the IN*n*\_DMIC\_SUP registers - each interface may be referenced to MICVDD, or to the MICBIAS1, MICBIAS2 or MICBIAS3 levels. The voltage reference for each digital input path should be set equal to the applicable power supply of the respective microphone(s).

The voltage reference for the IN4, IN5 and IN6 digital microphone interfaces is DBVDD4. The power supply for digital microphones on these input paths (MICBIAS4 is recommended) should be set equal to the DBVDD4 voltage.

A pair of digital microphones is connected as illustrated in [Figure 20.](#page-50-0) The microphones must be configured to ensure that the Left mic transmits a data bit when DMICCLK is high, and the Right mic transmits a data bit when DMICCLK is low. The CS47L85 samples the digital microphone data at the end of each DMICCLK phase. Each microphone must tri-state its data output when the other microphone is transmitting.

Note that the CS47L85 provides integrated pull-down resistors on the DMICDAT*n* pins. This provides a flexible capability for interfacing with other devices.







### <span id="page-50-0"></span>**Figure 20 Digital Microphone Input**

Two digital microphone channels are interleaved on DMICDAT*n*. The digital microphone interface timing is illustrated in [Figure 21.](#page-50-1) Each microphone must tri-state its data output when the other microphone is transmitting.



#### <span id="page-50-1"></span>**Figure 21 Digital Microphone Interface Timing**

When digital microphone input is enabled, the CS47L85 outputs a clock signal on the applicable DMICCLK pin(s). The DMICCLK frequency is selectable, as described i[n Table 1.](#page-49-2) 

Note that SYSCLK must be present and enabled when using the Digital Microphone inputs; see "[Clocking and Sample](#page-286-0)  [Rates](#page-286-0)" for details of SYSCLK and the associated register control fields.



## **INPUT SIGNAL PATH ENABLE**

The input signal paths are enabled using the register bits described in [Table 2.](#page-52-0) The respective bit(s) must be enabled for analogue or digital input on the respective input path(s).

The input signal paths are muted by default. It is recommended that de-selecting the mute should be the final step of the path enable control sequence. Similarly, the mute should be selected as the first step of the path disable control sequence. The input signal path mute functions are controlled using the register bits described i[n Table 4.](#page-64-0) 

The MICVDD power domain must be enabled when using the analogue input signal path(s). This power domain is provided using an internal Charge Pump (CP2) and LDO Regulator (LDO2). See "[Charge Pumps, Regulators and Voltage](#page-334-0)  [Reference](#page-334-0)" for details of these circuits.

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. The input signal paths should be kept disabled (IN*nx*\_ENA=0) if SYSCLK is not enabled. The ASYNCCLK and 32kHz clock may also be required, depending on the path configuration. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring SYSCLK while audio paths are enabled).

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the input signal paths and associated ADCs. If an attempt is made to enable an input signal path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Register R769 indicate the status of each of the input signal paths. If an Underclocked Error condition occurs, then these bits provide readback of which input signal path(s) have been successfully enabled.







<span id="page-52-0"></span>**Table 2 Input Signal Path Enable** 

## **INPUT SIGNAL PATH SAMPLE RATE CONTROL**

The input signal paths may be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core. The sample rate for the input signal paths is configured using the IN\_RATE register - see [Table 22 w](#page-114-0)ithin the "[Digital Core](#page-67-0)" section.

Note that sample rate conversion is required when routing the input signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.



## **INPUT SIGNAL PATH CONFIGURATION**

The CS47L85 supports up to 9 analogue inputs or up to 12 digital inputs. Selectable combinations of analogue (mic or line) and digital inputs are multiplexed into 6 stereo input signal paths.

Input paths IN1, IN2 and IN3 can be configured as single-ended, differential, or digital microphone configuration. The input signal path configuration is selected using the IN<sub>n</sub> MODE and IN<sub>nx</sub> SRC registers. Note that input paths IN4, IN5 and IN6 support digital inputs only.

A configurable high pass filter (HPF) is provided on the left and right channels of each input path. The applicable cut-off frequency is selected using the IN\_HPF\_CUT register. The filter can be enabled on each path independently using the IN*nx*\_HPF bits.

The analogue input signal paths (single-ended or differential) each incorporate a PGA to provide gain in the range 0dB to +31dB in 1dB steps. Note that these PGAs do not provide pop suppression functions; it is recommended that the gain should not be adjusted whilst the respective signal path is enabled.

The analogue input PGA gain is controlled using the IN*n*L\_PGA\_VOL and IN*n*R\_PGA\_VOL registers. Note that separate volume control is provided for the Left and Right channels of each stereo pair.

When the IN1, IN2 or IN3 input signal path is configured for digital microphone input, the voltage reference for the associated input/output pins is selectable using the IN*n*\_DMIC\_SUP registers - each interface may be referenced to MICVDD, or to the MICBIAS1, MICBIAS2 or MICBIAS3 levels. The voltage reference for each digital input path should be set equal to the applicable power supply of the respective microphone(s).

The voltage reference for the IN4, IN5 and IN6 digital microphone interfaces is DBVDD4. The power supply for digital microphones on these input paths (MICBIAS4 is recommended) should be set equal to the DBVDD4 voltage.

When the input signal path is configured for digital microphone input, the respective DMICCLKn frequency can be configured using the INn\_OSR register bits. Note that, if a digital microphone path is selected as a source for the Rx ANC function (se[e Table 6\),](#page-66-0) the respective DMICCLKn frequency will be 3.072MHz, regardless of the INn\_OSR setting.

A digital delay may be applied to any of the digital microphone input channels. This feature can be used for phase adjustment of any digital input, including directional control of multiple microphones. The delay is controlled using the INnL\_DMIC\_DLY and INnR\_DMIC\_DLY registers.

The MICVDD voltage is generated by an internal Charge Pump and LDO Regulator. The MICBIAS1, MICBIAS2 and MICBIAS3 outputs are derived from MICVDD - see "[Charge Pumps, Regulators and Voltage Reference](#page-334-0)".



The input signal paths are configured using the register bits described in [Table 3.](#page-59-0) 













and the control of the control of the control of







and the control of the control of the control of











<span id="page-59-0"></span>**Table 3 Input Signal Path Configuration** 



## **INPUT SIGNAL PATH DIGITAL VOLUME CONTROL**

A digital volume control is provided on each of the input signal paths, providing -64dB to +31.5dB gain control in 0.5dB steps. An independent mute control is also provided for each input signal path.

Whenever the gain or mute setting is changed, the signal path gain is ramped up or down to the new settings at a programmable rate. For increasing gain (or un-mute), the rate is controlled by the IN\_VI\_RAMP register. For decreasing gain (or mute), the rate is controlled by the IN\_VD\_RAMP register. Note that the IN\_VI\_RAMP and IN\_VD\_RAMP registers should not be changed while a volume ramp is in progress.

The IN\_VU bits control the loading of the input signal path digital volume and mute controls. When IN\_VU is set to 0, the digital volume and mute settings will be loaded into the respective control register, but will not actually change the signal path gain. The digital volume and mute settings on all of the input signal paths are updated when a 1 is written to IN\_VU. This makes it possible to update the gain of multiple signal paths simultaneously.

Note that, although the digital volume control registers provide 0.5dB steps, the internal circuits provide signal gain adjustment in 0.125dB steps. This allows a very high degree of gain control, and smooth volume ramping under all operating conditions.

The 0dBFS level of the IN1-IN6 digital input paths is not equal to the 0dBFS level of the CS47L85 digital core. The maximum digital input signal level is -6dBFS (see "[Electrical Characteristics](#page-16-0)"). Under 0dBFS gain conditions, a -6dBFS input signal corresponds to a 0dBFS input to the CS47L85 digital core functions.



The digital volume control register fields are described in [Table 4 a](#page-64-0)n[d Table 5.](#page-65-0)

















and the control of the control of the



<span id="page-64-0"></span>**Table 4 Input Signal Path Digital Volume Control** 



| <b>Input Volume</b> | Volume  | <b>Input Volume</b> | Volume  | <b>Input Volume</b> | Volume | <b>Input Volume</b>     | Volume   |
|---------------------|---------|---------------------|---------|---------------------|--------|-------------------------|----------|
| Register            | (dB)    | Register            | (dB)    | Register            | (dB)   | Register                | (dB)     |
| 00h                 | $-64.0$ | 40h                 | $-32.0$ | 80h                 | 0.0    | C <sub>0</sub> h        | Reserved |
| 01h                 | $-63.5$ | 41h                 | $-31.5$ | 81h                 | 0.5    | C <sub>1</sub> h        | Reserved |
| 02h                 | $-63.0$ | 42h                 | $-31.0$ | 82h                 | 1.0    | C <sub>2</sub> h        | Reserved |
| 03h                 | $-62.5$ | 43h                 | $-30.5$ | 83h                 | 1.5    | C3h                     | Reserved |
| 04h                 | $-62.0$ | 44h                 | $-30.0$ | 84h                 | 2.0    | C4h                     | Reserved |
| 05h                 | $-61.5$ | 45h                 | $-29.5$ | 85h                 | 2.5    | C5h                     | Reserved |
| 06h                 | $-61.0$ | 46h                 | $-29.0$ | 86h                 | 3.0    | C6h                     | Reserved |
| 07h                 | $-60.5$ | 47h                 | $-28.5$ | 87h                 | 3.5    | C7h                     | Reserved |
| 08h                 | $-60.0$ | 48h                 | $-28.0$ | 88h                 | 4.0    | C8h                     | Reserved |
| 09h                 | $-59.5$ | 49h                 | $-27.5$ | 89h                 | 4.5    | C9h                     | Reserved |
| 0Ah                 | $-59.0$ | 4Ah                 | $-27.0$ | 8Ah                 | 5.0    | CAh                     | Reserved |
| 0Bh                 | $-58.5$ | 4Bh                 | $-26.5$ | 8Bh                 | 5.5    | CBh                     | Reserved |
| 0Ch                 | $-58.0$ | 4Ch                 | $-26.0$ | 8Ch                 | 6.0    | CCh                     | Reserved |
| 0Dh                 | $-57.5$ | 4Dh                 | $-25.5$ | 8Dh                 | 6.5    | CDh                     | Reserved |
| 0Eh                 | $-57.0$ | 4Eh                 | $-25.0$ | 8Eh                 | 7.0    | CEh                     | Reserved |
| 0Fh                 | $-56.5$ | 4Fh                 | $-24.5$ | 8Fh                 | 7.5    | CFh                     | Reserved |
| 10h                 | $-56.0$ | 50h                 | $-24.0$ | 90h                 | 8.0    | D <sub>0</sub> h        | Reserved |
| 11h                 | $-55.5$ | 51h                 | $-23.5$ | 91h                 | 8.5    | D <sub>1</sub> h        | Reserved |
| 12h                 | $-55.0$ | 52h                 | $-23.0$ | 92h                 | 9.0    | D <sub>2</sub> h        | Reserved |
| 13h                 | $-54.5$ | 53h                 | $-22.5$ | 93h                 | 9.5    | D3h                     | Reserved |
| 14h                 | $-54.0$ | 54h                 | $-22.0$ | 94h                 | 10.0   | D4h                     | Reserved |
| 15h                 | $-53.5$ | 55h                 | $-21.5$ | 95h                 | 10.5   | D <sub>5</sub> h        | Reserved |
|                     | $-53.0$ | 56h                 | $-21.0$ | 96h                 | 11.0   | D6h                     | Reserved |
| 16h                 |         | 57h                 |         | 97h                 | 11.5   |                         |          |
| 17h<br>18h          | $-52.5$ | 58h                 | $-20.5$ | 98h                 | 12.0   | D7h<br>D <sub>8</sub> h | Reserved |
|                     | $-52.0$ |                     | $-20.0$ |                     |        |                         | Reserved |
| 19h                 | $-51.5$ | 59h                 | $-19.5$ | 99h                 | 12.5   | D <sub>9</sub> h        | Reserved |
| 1Ah                 | $-51.0$ | 5Ah<br>5Bh          | $-19.0$ | 9Ah                 | 13.0   | DAh                     | Reserved |
| 1Bh                 | $-50.5$ |                     | $-18.5$ | 9Bh                 | 13.5   | DBh                     | Reserved |
| 1Ch                 | $-50.0$ | 5Ch                 | $-18.0$ | 9Ch                 | 14.0   | <b>DCh</b>              | Reserved |
| 1Dh                 | $-49.5$ | 5Dh                 | $-17.5$ | 9Dh                 | 14.5   | <b>DDh</b>              | Reserved |
| 1Eh                 | $-49.0$ | 5Eh                 | $-17.0$ | 9Eh                 | 15.0   | DEh                     | Reserved |
| 1Fh                 | $-48.5$ | 5Fh                 | $-16.5$ | 9Fh                 | 15.5   | DFh                     | Reserved |
| 20h                 | $-48.0$ | 60h                 | $-16.0$ | A <sub>0</sub> h    | 16.0   | E0h                     | Reserved |
| 21h                 | $-47.5$ | 61h                 | $-15.5$ | A <sub>1</sub> h    | 16.5   | E <sub>1</sub> h        | Reserved |
| 22h                 | $-47.0$ | 62h                 | $-15.0$ | A <sub>2</sub> h    | 17.0   | E2h                     | Reserved |
| 23h                 | $-46.5$ | 63h                 | $-14.5$ | A3h                 | 17.5   | E3h                     | Reserved |
| 24h                 | $-46.0$ | 64h                 | $-14.0$ | A4h                 | 18.0   | E4h                     | Reserved |
| 25h                 | $-45.5$ | 65h                 | $-13.5$ | A <sub>5</sub> h    | 18.5   | E <sub>5</sub> h        | Reserved |
| 26h                 | $-45.0$ | 66h                 | $-13.0$ | A6h                 | 19.0   | E6h                     | Reserved |
| 27h                 | $-44.5$ | 67h                 | $-12.5$ | A7h                 | 19.5   | E7h                     | Reserved |
| 28h                 | $-44.0$ | 68h                 | $-12.0$ | A8h                 | 20.0   | E8h                     | Reserved |
| 29h                 | $-43.5$ | 69h                 | $-11.5$ | A9h                 | 20.5   | E9h                     | Reserved |
| 2Ah                 | $-43.0$ | 6Ah                 | $-11.0$ | AAh                 | 21.0   | EAh                     | Reserved |
| 2Bh                 | $-42.5$ | 6Bh                 | $-10.5$ | ABh                 | 21.5   | EBh                     | Reserved |
| 2Ch                 | $-42.0$ | 6Ch                 | $-10.0$ | ACh                 | 22.0   | ECh                     | Reserved |
| 2Dh                 | $-41.5$ | 6Dh                 | $-9.5$  | ADh                 | 22.5   | EDh                     | Reserved |
| 2Eh                 | $-41.0$ | 6Eh                 | $-9.0$  | AEh                 | 23.0   | EEh                     | Reserved |
| 2Fh                 | $-40.5$ | 6Fh                 | $-8.5$  | AFh                 | 23.5   | EFh                     | Reserved |
| 30h                 | $-40.0$ | 70h                 | $-8.0$  | B <sub>0</sub> h    | 24.0   | F <sub>0</sub> h        | Reserved |
| 31h                 | $-39.5$ | 71h                 | $-7.5$  | B <sub>1</sub> h    | 24.5   | F <sub>1</sub> h        | Reserved |
| 32h                 | $-39.0$ | 72h                 | $-7.0$  | B <sub>2</sub> h    | 25.0   | F <sub>2</sub> h        | Reserved |
| 33h                 | $-38.5$ | 73h                 | $-6.5$  | B3h                 | 25.5   | F3h                     | Reserved |
| 34h                 | -38.0   | 74h                 | -6.0    | B4h                 | 26.0   | F4h                     | Reserved |
| 35h                 | $-37.5$ | 75h                 | $-5.5$  | B <sub>5</sub> h    | 26.5   | F <sub>5</sub> h        | Reserved |
| 36h                 | $-37.0$ | 76h                 | $-5.0$  | B6h                 | 27.0   | F6h                     | Reserved |
| 37h                 | $-36.5$ | 77h                 | $-4.5$  | B7h                 | 27.5   | F7h                     | Reserved |
| 38h                 | $-36.0$ | 78h                 | $-4.0$  | B8h                 | 28.0   | F8h                     | Reserved |
| 39h                 | $-35.5$ | 79h                 | $-3.5$  | B9h                 | 28.5   | F9h                     | Reserved |
| 3Ah                 | $-35.0$ | 7Ah                 | $-3.0$  | <b>BAh</b>          | 29.0   | FAh                     | Reserved |
| 3Bh                 | $-34.5$ | 7Bh                 | $-2.5$  | <b>BBh</b>          | 29.5   | FBh                     | Reserved |
| 3Ch                 | $-34.0$ | 7Ch                 | $-2.0$  | <b>BCh</b>          | 30.0   | FCh                     | Reserved |
| 3Dh                 | $-33.5$ | 7Dh                 | $-1.5$  | <b>BDh</b>          | 30.5   | FDh                     | Reserved |
| 3Eh                 | $-33.0$ | 7Eh                 | $-1.0$  | BEh                 | 31.0   | FEh                     | Reserved |
| 00.                 | $-32.5$ | 7Fh                 | $-0.5$  | <b>BFh</b>          | 31.5   | FFh                     | Reserved |

<span id="page-65-0"></span>**Table 5 Input Signal Path Digital Volume Range** 



## **INPUT SIGNAL PATH ANC CONTROL**

The CS47L85 incorporates a stereo Ambient Noise Cancellation (ANC) processor which can provide noise reduction in a variety of different operating conditions.

The Left and Right ANC input sources for the Receive Path ANC function are selected using the IN\_RXANCL\_SEL and IN\_RXANCR\_SEL registers, as described in Table 6.

| <b>REGISTER</b><br><b>ADDRESS</b> | <b>BIT</b> | <b>LABEL</b>              | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                                 |
|-----------------------------------|------------|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R3841<br>(OF01h)<br>ANC SRC       | 6:4        | IN RXANCR SE<br>$L$ [2:0] | 000            | Right Input source for Rx ANC function<br>$000 = No$ selection<br>$001$ = Input Path 1<br>$010 =$ Input Path 2<br>$011$ = Input Path 3<br>$100 =$ Input Path 4<br>$101$ = Input Path 5<br>$110 =$ Input Path 6<br>$111 =$ Reserved |
|                                   | 2:0        | IN RXANCL SE<br>$L$ [2:0] | 000            | Left Input source for Rx ANC function<br>$000 = No$ selection<br>$001$ = Input Path 1<br>$010 =$ Input Path 2<br>$011$ = Input Path 3<br>$100 =$ Input Path 4<br>$101$ = Input Path 5<br>$110 =$ Input Path 6<br>$111 =$ Reserved  |

See "[Ambient Noise Cancellation](#page-164-0)" for further details of the ANC function.

<span id="page-66-0"></span>**Table 6 Input Signal Paths ANC Control** 

#### **DIGITAL MICROPHONE PIN CONFIGURATION**

Digital Microphone (DMIC) operation on Input paths IN1, IN2 and IN3 is selected using the IN*n*\_MODE registers, as described in [Table 3.](#page-59-0) When DMIC is selected, the respective DMICCLKn and DMICDATn pins are configured as digital outputs and inputs respectively.

DMIC operation on Input paths IN4, IN5 and IN6 is implemented on multi-function GPIO pins, which must be configured for the respective DMIC functions when required. The DMIC connections are pin-specific alternative functions on specific GPIO pins. See "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins for DMIC operation.

The CS47L85 provides integrated pull-down resistors on each of the DMICDATn pins. This provides a flexible capability for interfacing with other devices.

The DMICDAT1, DMICDAT2 and DMICDAT3 pull-down resistors can be configured independently using the register bits described in [Table 7.](#page-66-1) Note that, if the DMICDATn digital microphone input paths are disabled, then the pull-down will be disabled on the respective pin.

In the case of the DMIC4, DMIC5 and DMIC6 interfaces, integrated pull-up and pull-down resistors are provided as part of the GPIO functionality, and can be configured using the register bits described in [Table 94.](#page-246-0)



<span id="page-66-1"></span>**Table 7 Digital Microphone Interface Pull-Down Control** 



## <span id="page-67-0"></span>**DIGITAL CORE**

The CS47L85 digital core provides extensive mixing and processing capabilities for multiple signal paths. The configuration is highly flexible, and virtually every conceivable input/output connection can be supported between the available processing blocks.

The digital core provides parametric equalisation (EQ) functions, dynamic range control (DRC), low-pass / high-pass filters (LHPF), and programmable DSP capability. The DSP can support functions such as wind noise, side-tone or other programmable filters, also dynamic range control and compression, or virtual surround sound and other audio enhancements.

The CS47L85 supports multiple signal paths through the digital core. Stereo full-duplex sample rate conversion is provided to allow digital audio to be routed between input (ADC) paths, output (DAC) paths, Digital Audio Interfaces (AIF1, AIF2, AIF3 and AIF4) and SLIMbus paths operating at different sample rates and/or referenced to asynchronous clock domains.

The DSP functions are highly programmable, using application-specific control sequences. It should be noted that the DSP configuration data is lost whenever the DCVDD power domain is removed; the DSP configuration data must be downloaded to the CS47L85 each time the device is powered up.

The procedure for configuring the CS47L85 DSP functions is tailored to each customer's application; please contact your local Cirrus Logic representative for more details.

The digital core incorporates a S/PDIF transmitter, which can provide a stereo S/PDIF output on a GPIO pin. Standard S/PDIF sample rates of 32kHz up to 192kHz can be supported.

The CS47L85 incorporates two 1kHz tone generators which can be used for 'beep' functions through any of the audio signal paths. A white noise generator is incorporated, to provide 'comfort noise' in cases where silence (digital mute) is not desirable.

A haptic signal generator is provided, for use with external haptic devices (e.g., mechanical vibration actuators). Two Pulse Width Modulation (PWM) signal generators are also provided; the PWM waveforms can be modulated by an audio source within the digital core, and can be output on a GPIO pin.

The CS47L85 also incorporates the Cirrus Logic Ambient Noise Cancellation (ANC) functionality; note that this is described in a separate section, see "[Ambient Noise Cancellation](#page-164-0)".

An overview of the digital core mixing and signal processing functions is provided in [Figure 22.](#page-68-0)

The control registers associated with the digital core signal paths are shown in [Figure 23](#page-73-0) through to [Figure 39.](#page-120-0) The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register](#page-347-0)  [Map](#page-347-0)" for further information. Generic register definitions are provided i[n Table 8.](#page-72-0)





<span id="page-68-0"></span>**Figure 22 Digital Core** 



### **DIGITAL CORE MIXERS**

The CS47L85 provides an extensive digital mixing capability. The digital core mixing and signal processing blocks are illustrated i[n Figure 22.](#page-68-0) 

A 4-input digital mixer is associated with many of these functions, as illustrated. The digital mixer circuit is identical in each instance, providing up to 4 selectable input sources, with independent volume control on each input.

The control registers associated with the digital core signal paths are shown in [Figure 23](#page-73-0) through to [Figure 39.](#page-120-0) The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register](#page-347-0)  [Map](#page-347-0)" for further information.

Further description of the associated control registers is provided below. Generic register definitions are provided in [Table](#page-72-0)  [8.](#page-72-0)

The digital mixer input sources are selected using the associated \*\_SRC*n* registers; the volume control is implemented via the associated \*\_VOL*n* registers.

The ASRC, ISRC, and DSP Aux Input functions support selectable input sources, but do not incorporate any digital mixing. The respective input source (\*\_SRC*n*) registers are identical to those of the digital mixers.

The \*\_SRC*n* registers select the input source(s) for the respective mixer or signal processing block. Note that the selected input source(s) must be configured for the same sample rate as the block(s) to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter](#page-115-0)  [\(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The \* SRCn registers for all digital core functions should be held at 00h if SYSCLK is not enabled – SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core mixers are enabled).

A status bit associated with each of the configurable input sources provides readback for the respective signal path. If an Underclocked Error condition occurs, then these bits provide readback of which signal path(s) have been successfully enabled.

The generic register definition for the digital mixers is provided in [Table 8.](#page-72-0)












<span id="page-72-0"></span>**Table 8 Digital Core Mixer Control Registers** 



#### **DIGITAL CORE INPUTS**

The digital core comprises multiple input paths as illustrated in [Figure 23.](#page-73-0) Any of these inputs may be selected as a source to the digital mixers or signal processing functions within the CS47L85 digital core.

Note that the outputs from other blocks within the Digital Core may also be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core. Those input sources, which are not shown in [Figure 23,](#page-73-0) are described separately in other sections of the "[Digital Core](#page-67-0)" description.

The bracketed numbers in [Figure 23,](#page-73-0) e.g.,"(10h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

The sample rate for the input signal paths is configured using the applicable IN\_RATE, AIFn\_RATE or SLIMRXn\_RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when routing the input signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

| Silence (mute) (00h)<br>AEC1 Loopback (08h)<br>AEC2 Loopback (09h)                                                                                                                                                                                                                                                   |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN1L signal path (10h)<br>IN1R signal path (11h)<br>IN2L signal path (12h)<br>IN2R signal path (13h)<br>IN3L signal path (14h)<br>IN3R signal path (15h)<br>IN4L signal path (16h)<br>IN4R signal path (17h)<br>IN5L signal path (18h)<br>IN5R signal path (19h)<br>IN6L signal path (1Ah)<br>IN6R signal path (1Bh) |  |
| AIF1 RX1 (20h)<br>AIF1 RX2 (21h)<br>AIF1 RX3 (22h)<br>AIF1 RX4 (23h)<br>AIF1 RX5 (24h)<br>AIF1 RX6 (25h)<br>AIF1 RX7 (26h)<br>AIF1 RX8 (27h)                                                                                                                                                                         |  |
| AIF2 RX1 (28h)<br>AIF2 RX2 (29h)<br>AIF2 RX3 (2Ah)<br>AIF2 RX4 (2Bh)<br>AIF2 RX5 (2Ch)<br>AIF2 RX6 (2Dh)<br>AIF2 RX7 (2Eh)<br>AIF2 RX8 (2Fh)                                                                                                                                                                         |  |
| AIF3 RX1 (30h)<br>AIF3 RX2 (31h)                                                                                                                                                                                                                                                                                     |  |
| AIF4 RX1 (34h)<br>AIF4 RX2 (35h)                                                                                                                                                                                                                                                                                     |  |
| SLIMbus RX1 (38h)<br>SLIMbus RX2 (39h)<br>SLIMbus RX3 (3Ah)<br>SLIMbus RX4 (3Bh)<br>SLIMbus RX5 (3Ch)<br>SLIMbus RX6 (3Dh)<br>SLIMbus RX7 (3Eh)<br>SLIMbus RX8 (3Fh)                                                                                                                                                 |  |

<span id="page-73-0"></span>**Figure 23 Digital Core Inputs** 



### **DIGITAL CORE OUTPUT MIXERS**

The digital core comprises multiple output paths. The output paths associated with AIF1, AIF2, AIF3 and AIF4 are illustrated in [Figure 24.](#page-75-0) The output paths associated with OUT1, OUT2, OUT3, OUT4, OUT5 and OUT6 are illustrated in [Figure 25.](#page-76-0) The output paths associated with the SLIMbus interface are illustrated i[n Figure 26.](#page-76-1) 

A 4-input mixer is associated with each output. The 4 input sources are selectable in each case, and independent volume control is provided for each path.

The AIF1, AIF2, AIF3 and AIF4 output mixer control registers (see [Figure 24\)](#page-75-0) are located at register addresses R1792 (700h) through to R1967 (7AEh). The OUT1, OUT2, OUT3, OUT4, OUT5 and OUT6 output mixer control registers (see [Figure 25\)](#page-76-0) are located at addresses R1664 (680h) through to R1759 (6DFh). The SLIMbus output mixer control registers (se[e Figure 26\)](#page-76-1) are located at addresses R1984 (7C0h) through to R2047 (7FFh).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \* SRCn registers select the input source(s) for the respective mixers. Note that the selected input source(s) must be configured for the same sample rate as the mixer to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous](#page-119-0)  [Sample Rate Converter \(ISRC\)](#page-119-0)".

The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled – SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core mixers are enabled).

The sample rate for the output signal paths is configured using the applicable OUT RATE, AIFn RATE or SLIMTXn RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when routing the output signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

The OUT\_RATE, AIFn\_RATE or SLIMTXn\_RATE registers should not be changed if any of the respective \*\_SRCn registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to OUT\_RATE, AIFn\_RATE or SLIMTXn\_RATE. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the associated OUT\_RATE, AIFn\_RATE or SLIMTXn\_RATE registers. Se[e Table 22 f](#page-114-0)or further details.

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the output mixer paths. If an attempt is made to enable an output mixer path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.





<span id="page-75-0"></span>**Figure 24 Digital Core AIF Outputs** 





**Figure 25 Digital Core OUTn Outputs** 

<span id="page-76-0"></span>

<span id="page-76-1"></span>**Figure 26 Digital Core SLIMbus Outputs** 



### **5-BAND PARAMETRIC EQUALISER (EQ)**

The digital core provides four EQ processing blocks as illustrated in [Figure 27.](#page-77-0) A 4-input mixer is associated with each EQ. The 4 input sources are selectable in each case, and independent volume control is provided for each path. Each EQ block supports 1 output.

The EQ provides selective control of 5 frequency bands as described below.

The low frequency band (Band 1) filter can be configured either as a peak filter or a shelving filter. When configured as a shelving filter, is provides adjustable gain below the Band 1 cut-off frequency. As a peak filter, it provides adjustable gain within a defined frequency band that is centred on the Band 1 frequency.

The mid frequency bands (Band 2, Band 3, Band 4) filters are peak filters, which provide adjustable gain around the respective centre frequency.

The high frequency band (Band 5) filter is a shelving filter, which provides adjustable gain above the Band 5 cut-off frequency.



<span id="page-77-0"></span>**Figure 27 Digital Core EQ** B**locks** 

The EQ1, EQ2, EQ3 and EQ4 mixer control registers (see [Figure 27\)](#page-77-0) are located at register addresses R2176 (880h) through to R2207 (89Fh).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \*\_SRCn registers select the input source(s) for the respective EQ processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the EQ to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The bracketed numbers in [Figure 27,](#page-77-0) e.g.,"(50h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

The EQ blocks should be kept disabled (EQ*n*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the EQ function is configured using the FX\_RATE register - se[e Table 22.](#page-114-0) Note that the EQ, DRC and LHPF functions must all be configured for the same sample rate. Sample rate conversion is required when routing the EQ signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

The FX\_RATE register should not be changed if any of the associated \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing a new value to FX\_RATE. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the FX\_RATE register. See [Table 22](#page-114-0) for further details.

The control registers associated with the EQ functions are described in [Table 10.](#page-80-0)

The cut-off or centre frequencies for the 5-band EQ are set using the coefficients held in the registers identified in [Table 9.](#page-78-0) These coefficients are derived using tools provided in Cirrus Logic's WISCE™ evaluation board control software; please contact your local Cirrus Logic representative for more details.





<span id="page-78-0"></span>**Table 9 EQ Coefficient Registers** 











<span id="page-80-0"></span>**Table 10 EQ Enable and Gain Control** 



<span id="page-80-1"></span>**Table 11 EQ Gain Control Range** 

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded EQ and digital mixing functions. If an attempt is made to enable an EQ signal path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The FX\_STS field in Register R3585 indicates the status of each of the EQ, DRC and LHPF signal paths. If an Underclocked Error condition occurs, then this register provides readback of which EQ, DRC or LHPF signal path(s) have been successfully enabled.

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.



### **DYNAMIC RANGE CONTROL (DRC)**

The digital core provides two stereo Dynamic Range Control (DRC) processing blocks as illustrated in [Figure 28.](#page-81-0) A 4-input mixer is associated with each DRC input channel. The 4 input sources are selectable in each case, and independent volume control is provided for each path. The stereo DRC blocks support 2 outputs each.

The function of the DRC is to adjust the signal gain in conditions where the input amplitude is unknown or varies over a wide range, e.g. when recording from microphones built into a handheld system, or to restrict the dynamic range of an output signal path.

The DRC can apply Compression and Automatic Level Control to the signal path. It incorporates 'anti-clip' and 'quick release' features for handling transients in order to improve intelligibility in the presence of loud impulsive noises.

The DRC also incorporates a Noise Gate function, which provides additional attenuation of very low-level input signals. This means that the signal path is quiet when no signal is present, giving an improvement in background noise level under these conditions.

A Signal Detect function is provided within the DRC; this can be used to detect the presence of an audio signal, and used to trigger other events. The Signal Detect function can be used as an Interrupt event, or used to trigger the Control Write Sequencer (note - DRC1 only).



<span id="page-81-0"></span>**Figure 28 Dynamic Range Control (DRC) Block** 

The DRC1 and DRC2 mixer control registers (see [Figure 28\)](#page-81-0) are located at register addresses R2240 (8C0h) through to R2271 (08DFh).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \* SRCn registers select the input source(s) for the respective DRC processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the DRC to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The bracketed numbers in [Figure 28,](#page-81-0) e.g.,"(58h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

The DRC blocks should be kept disabled (DRC*nx*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital



core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the DRC function is configured using the FX\_RATE register - see [Table 22.](#page-114-0) Note that the EQ, DRC and LHPF functions must all be configured for the same sample rate. Sample rate conversion is required when routing the DRC signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

The FX\_RATE register should not be changed if any of the associated \* SRCn registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing a new value to FX\_RATE. A minimum delay of 125us should be allowed between clearing the \* SRCn registers and writing to the FX\_RATE register. See [Table 22](#page-114-0) for further details.

**REGISTER ADDRESS**  BIT LABEL DEFAULT DESCRIPTION R3712 (0E80h) DRC1\_ctrl1 1 | DRC1L ENA | 0 | DRC1 (Left) Enable  $0 = Disabled$  $1 =$ Enabled 0 DRC1R\_ENA 0 DRC1 (Right) Enable  $0 = Disabled$  $1 =$ Enabled R3720 (0E88h) DRC<sub>2</sub>\_ctrl1 1 DRC2L ENA 0 DRC2 (Left) Enable 0 = Disabled  $1 =$ Enabled 0 DRC2R\_ENA 0 DRC2 (Right) Enable 0 = Disabled  $1 =$ Enabled

The DRC functions are enabled using the control registers described in [Table 12.](#page-82-0)

<span id="page-82-0"></span>**Table 12 DRC Enable** 

The following description of the DRC is applicable to each of the DRCs. The associated register control fields are described in [Table 14](#page-89-0) and [Table 15](#page-92-0) for DRC1 and DRC2 respectively.

## **DRC COMPRESSION / EXPANSION / LIMITING**

The DRC supports two different compression regions, separated by a "Knee" at a specific input amplitude. In the region above the knee, the compression slope DRCn\_HI\_COMP applies; in the region below the knee, the compression slope DRCn\_LO\_COMP applies. (Note that 'n' identifies the applicable DRC 1 or 2.)

The DRC also supports a noise gate region, where low-level input signals are heavily attenuated. This function can be enabled or disabled according to the application requirements. The DRC response in this region is defined by the expansion slope DRCn\_NG\_EXP.

For additional attenuation of signals in the noise gate region, an additional "knee" can be defined (shown as "Knee2" in [Figure 29\)](#page-83-0). When this knee is enabled, this introduces an infinitely steep drop-off in the DRC response pattern between the DRCn\_LO\_COMP and DRCn\_NG\_EXP regions.

The overall DRC compression characteristic in "steady state" (i.e. where the input amplitude is near-constant) is illustrated in [Figure 29.](#page-83-0)



DRCn Output Amplitude (dB)



## <span id="page-83-0"></span>**Figure 29 DRC Response Characteristic**

The slope of the DRC response is determined by register fields DRCn\_HI\_COMP and DRCn\_LO\_COMP. A slope of 1 indicates constant gain in this region. A slope less than 1 represents compression (i.e. a change in input amplitude produces only a smaller change in output amplitude). A slope of 0 indicates that the target output amplitude is the same across a range of input amplitudes; this is infinite compression.

When the noise gate is enabled, the DRC response in this region is determined by the DRCn\_NG\_EXP register. A slope of 1 indicates constant gain in this region. A slope greater than 1 represents expansion (i.e., a change in input amplitude produces a larger change in output amplitude).

When the DRCn\_KNEE2\_OP knee is enabled ("Knee2" in [Figure 29\)](#page-83-0), this introduces the vertical line in the response pattern illustrated, resulting in infinitely steep attenuation at this point in the response.



The DRC parameters are listed in [Table 13.](#page-83-1)

#### <span id="page-83-1"></span>**Table 13 DRC Response Parameters**

The noise gate is enabled when the DRCn\_NG\_ENA register is set. When the noise gate is not enabled, parameters 5, 6, 7 above are ignored, and the DRCn\_LO\_COMP slope applies to all input signal levels below Knee1.

The DRCn\_KNEE2\_OP knee is enabled when the DRCn\_KNEE2\_OP\_ENA register is set. When this bit is not set, then parameter 7 above is ignored, and the Knee2 position always coincides with the low end of the DRCn\_LO\_COMP region.

The "Knee1" point in [Figure 29](#page-83-0) is determined by register fields DRCn\_KNEE\_IP and DRCn\_KNEE\_OP.

Parameter Y0, the output level for a 0dB input, is not specified directly, but can be calculated from the other parameters, using the equation:

 $Y0 = DRCn$  KNEE OP - (DRCn KNEE IP x DRCn HI COMP)



### **GAIN LIMITS**

The minimum and maximum gain applied by the DRC is set by register fields DRCn\_MINGAIN, DRCn\_MAXGAIN and DRCn NG MINGAIN. These limits can be used to alter the DRC response from that illustrated in [Figure 29.](#page-83-0) If the range between maximum and minimum gain is reduced, then the extent of the dynamic range control is reduced.

The minimum gain in the Compression regions of the DRC response is set by DRCn\_MINGAIN. The mimimum gain in the Noise Gate region is set by DRCn NG\_MINGAIN. The minimum gain limit prevents excessive attenuation of the signal path.

The maximum gain limit set by DRCn\_MAXGAIN prevents quiet signals (or silence) from being excessively amplified.

## **DYNAMIC CHARACTERISTICS**

The dynamic behaviour determines how quickly the DRC responds to changing signal levels. Note that the DRC responds to the average (RMS) signal amplitude over a period of time.

The DRCn*\_*ATK determines how quickly the DRC gain decreases when the signal amplitude is high. The DRCn*\_*DCY determines how quickly the DRC gain increases when the signal amplitude is low.

These register fields are described in [Table 14.](#page-89-0) Note that the register defaults are suitable for general purpose microphone use.

## **ANTI-CLIP CONTROL**

The DRC includes an Anti-Clip feature to avoid signal clipping when the input amplitude rises very quickly. This feature uses a feed-forward technique for early detection of a rising signal level. Signal clipping is avoided by dynamically increasing the gain attack rate when required. The Anti-Clip feature is enabled using the DRCn*\_*ANTICLIP bit.

Note that the feed-forward processing increases the latency in the input signal path.

Note that the Anti-Clip feature operates entirely in the digital domain. It cannot be used to prevent signal clipping in the analogue domain nor in the source signal. Analogue clipping can only be prevented by reducing the analogue signal gain or by adjusting the source signal.

## **QUICK RELEASE CONTROL**

The DRC includes a Quick-Release feature to handle short transient peaks that are not related to the intended source signal. For example, in handheld microphone recording, transient signal peaks sometimes occur due to user handling, key presses or accidental tapping against the microphone. The Quick Release feature ensures that these transients do not cause the intended signal to be masked by the longer time constant of DRCn*\_*DCY.

The Quick-Release feature is enabled by setting the DRCn*\_*QR bit. When this bit is enabled, the DRC measures the crest factor (peak to RMS ratio) of the input signal. A high crest factor is indicative of a transient peak that may not be related to the intended source signal. If the crest factor exceeds the level set by DRCn*\_*QR\_THR, then the normal decay rate (DRCn\_DCY) is ignored and a faster decay rate (DRCn\_QR\_DCY) is used instead.



## **SIGNAL ACTIVITY DETECT**

The DRC incorporates a configurable signal detect function, allowing the signal level at the DRC input to be monitored and to be used to trigger other events. This can be used to detect the presence of a microphone signal on an ADC or digital mic channel, or can be used to detect an audio signal received over the digital audio interface.

The DRC Signal Detect function is enabled by setting DRCn\_SIG\_DET register bit. (Note that the respective DRCn must also be enabled.) The detection threshold is either a Peak level (Crest Factor) or an RMS level, depending on the DRCn\_SIG\_DET\_MODE register bit. When Peak level is selected, the threshold is determined by DRCn\_SIG\_DET\_PK, which defines the applicable Crest Factor (Peak to RMS ratio) threshold. If RMS level is selected, then the threshold is set using DRCn\_SIG\_DET\_RMS.

The DRC Signal Detect function is an input to the Interrupt control circuit and can be used to trigger an Interrupt event see "[Interrupts](#page-256-0)".

The Control Write Sequencer can be triggered by the DRC1 Signal Detect function. This is enabled using the DRC1\_WSEQ\_SIG\_DET\_ENA register bit. See "[Control Write Sequencer](#page-323-0)" for further details.

Note that signal detection is supported on DRC1 and DRC2, but the triggering of the Control Write Sequencer is available on DRC1 only.

## **DRC REGISTER CONTROLS**

The DRC control registers are described i[n Table 14 a](#page-89-0)n[d Table 15 f](#page-92-0)or DRC1 and DRC2 respectively.





## **CS47L85**











**Service State** 







<span id="page-89-0"></span>**Table 14 DRC1 Control Registers** 





# **CS47L85**





## **CS47L85**





| <b>REGISTER</b><br><b>ADDRESS</b> | BIT  | <b>LABEL</b>            | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                                           |
|-----------------------------------|------|-------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R3723<br>(0E8Bh)<br>DRC2 ctrl4    | 10:5 | DRC2 KNEE IP<br>[5:0]   | 000000         | DRC2 Input signal level at the<br>Compressor 'Knee'.<br>$000000 = 0dB$<br>$000001 = -0.75dB$<br>$000010 = -1.5dB$<br>$(-0.75dB$ steps)<br>$111100 = -45dB$<br>$111101$ = Reserved<br>$11111X =$ Reserved                                     |
|                                   | 4:0  | DRC2_KNEE_O<br>P[4:0]   | 00000          | DRC2 Output signal at the<br>Compressor 'Knee'.<br>$00000 = 0dB$<br>$00001 = -0.75dB$<br>$00010 = -1.5dB$<br>$\ldots$ (-0.75dB steps)<br>$11110 = -22.5dB$<br>$11111 =$ Reserved                                                             |
| R3724<br>(0E8Ch)<br>DRC2 ctrl5    | 9:5  | DRC2_KNEE2_I<br>P[4:0]  | 00000          | DRC2 Input signal level at the Noise<br>Gate threshold 'Knee2'.<br>$00000 = -36dB$<br>$00001 = -37.5dB$<br>$00010 = -39dB$<br>$\ldots$ (-1.5dB steps)<br>$11110 = -81dB$<br>$11111 = -82.5dB$<br>Only applicable when<br>DRC2 NG $ENA = 1$ . |
|                                   | 4:0  | DRC2_KNEE2_<br>OP [4:0] | 00000          | DRC2 Output signal at the Noise<br>Gate threshold 'Knee2'.<br>$00000 = -30dB$<br>$00001 = -31.5dB$<br>$00010 = -33dB$<br>$\ldots$ (-1.5dB steps)<br>$11110 = -75dB$<br>$11111 = -76.5dB$<br>Only applicable when<br>DRC2_KNEE2_OP_ENA = 1.   |

<span id="page-92-0"></span>**Table 15 DRC2 Control Registers** 

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded DRC and digital mixing functions. If an attempt is made to enable a DRC signal path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The FX\_STS field in Register R3585 indicates the status of each of the EQ, DRC and LHPF signal paths. If an Underclocked Error condition occurs, then this register provides readback of which EQ, DRC or LHPF signal path(s) have been successfully enabled.

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.



### **LOW PASS / HIGH PASS DIGITAL FILTER (LHPF)**

The digital core provides four Low Pass Filter (LPF) / High Pass Filter (HPF) processing blocks as illustrated in [Figure 30.](#page-93-0) A 4-input mixer is associated with each filter. The 4 input sources are selectable in each case, and independent volume control is provided for each path. Each Low/High Pass Filter (LHPF) block supports 1 output.

The Low Pass Filter / High Pass Filter can be used to remove unwanted 'out of band' noise from a signal path. Each filter can be configured either as a Low Pass filter or High Pass filter.



#### <span id="page-93-0"></span>**Figure 30 Digital Core LPF/HPF Blocks**

The LHPF1, LHPF2, LHPF3 and LHPF4 mixer control registers (see [Figure 30\)](#page-93-0) are located at register addresses R2304 (900h) through to R2335 (91Fh).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \*\_SRC*n* registers select the input source(s) for the respective LHPF processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the LHPF to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The bracketed numbers in [Figure 30,](#page-93-0) e.g.,"(60h)" indicate the corresponding \* SRCn register setting for selection of that signal as an input to another digital core function.

The LHPF blocks should be kept disabled (LHPF*n*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the LHPF function is configured using the FX\_RATE register - see [Table 22.](#page-114-0) Note that the EQ, DRC and LHPF functions must all be configured for the same sample rate. Sample rate conversion is required when routing the LHPF signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

The FX\_RATE register should not be changed if any of the associated \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing a new value to FX\_RATE. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the FX\_RATE register. See [Table 22](#page-114-0) for further details.

The control registers associated with the LHPF functions are described in [Table 16.](#page-95-0)

The cut-off frequencies for the LHPF blocks are set using the coefficients held in registers R3777, R3781, R3785 and R3789 for LHPF1, LHPF2, LHPF3 and LHPF4 respectively. These coefficients are derived using tools provided in Cirrus Logic's WISCE evaluation board control software; please contact your local Cirrus Logic representative for more details.









<span id="page-95-0"></span>**Table 16 Low Pass Filter / High Pass Filter Control** 

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded LHPF and digital mixing functions. If an attempt is made to enable an LHPF signal path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The FX\_STS field in Register R3585 indicates the status of each of the EQ, DRC and LHPF signal paths. If an Underclocked Error condition occurs, then this register provides readback of which EQ, DRC or LHPF signal path(s) have been successfully enabled.

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

### **DIGITAL CORE DSP**

The digital core provides seven programmable DSP processing blocks as illustrated in [Figure 31.](#page-95-1) Each block supports 8 inputs (Left, Right, Aux1, Aux2, … Aux6). A 4-input mixer is associated with the Left and Right inputs, providing further expansion of the number of input paths. Each of the input sources is selectable, and independent volume control is provided for Left and Right input mixer channels. Each DSP block supports 6 outputs.

The functionality of the DSP processing blocks is not fixed, and a wide range of audio enhancements algorithms may be performed. The procedure for configuring the CS47L85 DSP functions is tailored to each customer's application; please contact your local Cirrus Logic representative for more details.

For details of the DSP Firmware requirements relating to clocking, register access, and code execution, refer to the "[DSP](#page-126-0)  [Firmware Control](#page-126-0)" section.



<span id="page-95-1"></span>**Figure 31 Digital Core DSP Blocks** 



The DSPn mixer / input control registers (see [Figure 31\)](#page-95-1) are located at register addresses R2368 (940h) through to R2676 (A74h).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \* SRCn registers select the input source(s) for the respective DSP processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the DSP to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The bracketed numbers in [Figure 31,](#page-95-1) e.g.,"(68h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

The \* SRCn registers for all digital core functions should be held at 00h if SYSCLK is not enabled – SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core mixers are enabled).

The sample rate for each of the DSP functions is configured using the respective DSPn\_RATE registers - see [Table 22.](#page-114-0) Sample rate conversion is required when routing the DSPn signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

The DSPn\_RATE registers should not be changed if any of the respective \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to DSPn\_RATE. A minimum delay of 125us should be allowed between clearing the \* SRCn registers and writing to the associated DSPn\_RATE registers. See [Table 22](#page-114-0) for further details.

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the commanded DSP mixing functions. If an attempt is made to enable a DSP mixer path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

### **SPDIF OUTPUT GENERATOR**

The CS47L85 incorporates an IEC-60958-3 compatible S/PDIF output generator, as illustrated i[n Figure 32;](#page-96-0) this provides a stereo S/PDIF output on a GPIO pin. The S/PDIF transmitter allows full control over the S/PDIF validity bits and channel status information.

The input sources to the S/PDIF transmitter are selectable for each channel, and independent volume control is provided for each path. The \*TX1 and \*TX2 registers control channels 'A' and 'B' (respectively) of the S/PDIF output.

The S/PDIF signal can be output directly on a GPIO pin. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

Note that the S/PDIF signal cannot be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core.



<span id="page-96-0"></span>**Figure 32 Digital Core S/PDIF Output Generator** 



The S/PDIF input control registers (see [Figure 32\)](#page-96-0) are located at register addresses R2048 (800h) through to R2057 (809h).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \* SRCn registers select the input source(s) for the two S/PDIF channels. Note that the selected input source(s) must be synchronised to the SYSCLK clocking domain, and configured for the same sample rate as the S/PDIF generator. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate](#page-115-0)  [Converter \(ASRC\)](#page-115-0)" and "[Isochronous Sample Rate Converter \(ISRC\)](#page-119-0)".

The S/PDIF output generator should be kept disabled (SPD1\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate of the S/PDIF generator is configured using the SPD1\_RATE register - see [Table 22.](#page-114-0) The S/PDIF transmitter supports sample rates in the range 32kHz up to 192kHz. Note that sample rate conversion is required when linking the S/PDIF generator to any signal chain that is asynchronous and/or configured for a different sample rate.

The SPD1\_RATE register should not be changed if any of the associated \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to SPD1\_RATE. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the SPD1\_RATE register. See [Table 22](#page-114-0) for further details.

The S/PDIF generator is enabled using the SPD1 ENA register bit, as described in Table 17.

The S/PDIF output contains audio data derived from the selected sources. Audio samples up to 24-bit width can be accommodated. The Validity bits and the Channel Status bits in the S/PDIF data are configured using the corresponding fields in registers R1474 (5C2h) to R1477 (5C5h).



Refer to S/PDIF specification (IEC 60958-3) for full details of the S/PDIF protocol and configuration parameters.

<span id="page-97-0"></span>**Table 17 S/PDIF Output Generator Control** 

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the digital mixer paths. If an attempt is made to enable the SPDIF generator, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)



The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

### **TONE GENERATOR**

The CS47L85 incorporates two 1kHz tone generators which can be used for 'beep' functions through any of the audio signal paths. The phase relationship between the two generators is configurable, providing flexibility in creating differential signals, or for test scenarios.



<span id="page-98-0"></span>**Figure 33 Digital Core Tone Generator** 

The tone generators can be selected as input to any of the digital mixers or signal processing functions within the CS47L85 digital core. The bracketed numbers in [Figure 33,](#page-98-0) e.g.,"(04h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

SYSCLK must be present and enabled before setting the TONE*n*\_ENA bits. The tone generators should be kept disabled (TONE*n*\_ENA=0) if SYSCLK is not enabled. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the tone generators is configured using the TONE\_RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when routing the tone generator output(s) to any signal chain that is asynchronous and/or configured for a different sample rate.

The tone generators are enabled using the TONE1\_ENA and TONE2\_ENA register bits as described in [Table 18.](#page-99-0) The phase relationship is configured using TONE\_OFFSET.

The tone generators can also provide a configurable DC signal level, for use as a test signal. The DC output is selected using the TONEn\_OVD register bits, and the DC signal amplitude is configured using the TONEn\_LVL registers, as described in [Table 18.](#page-99-0)







<span id="page-99-0"></span>**Table 18 Tone Generator Control** 

### **NOISE GENERATOR**

The CS47L85 incorporates a white noise generator, which can be routed within the digital core. The main purpose of the noise generator is to provide 'comfort noise' in cases where silence (digital mute) is not desirable.



<span id="page-99-1"></span>**Figure 34 Digital Core Noise Generator** 

The noise generator can be selected as input to any of the digital mixers or signal processing functions within the CS47L85 digital core. The bracketed number (0Dh) in [Figure 34](#page-99-1) indicates the corresponding \*\_SRC*n* register setting for selection of the noise generator as an input to another digital core function.

SYSCLK must be present and enabled before setting the NOISE\_GEN\_ENA bit. The noise generator should be kept disabled (NOISE\_GEN\_ENA=0) if SYSCLK is not enabled. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the noise generator is configured using the NOISE\_GEN\_RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when routing the noise generator output to any signal chain that is asynchronous



and/or configured for a different sample rate.

The noise generator is enabled using the NOISE GEN ENA register bit as described in [Table 19.](#page-100-0) The signal level is configured using NOISE\_GEN\_GAIN.



<span id="page-100-0"></span>**Table 19 Noise Generator Control** 

### **HAPTIC SIGNAL GENERATOR**

The CS47L85 incorporates a signal generator for use with haptic devices (e.g., mechanical vibration actuators). The haptic signal generator is compatible with both Eccentric Rotating Mass (ERM) and Linear Resonant Actuator (LRA) haptic devices.

The haptic signal generator is highly configurable, and includes the capability to execute a programmable event profile comprising three distinct operating phases.

The resonant frequency of the haptic signal output (for LRA devices) is selectable, providing support for many different actuator components.

The haptic signal generator is a digital signal generator which is incorporated within the digital core of the CS47L85. The haptic signal may be routed, via one of the digital core output mixers, to a Class D speaker output for connection to the external haptic device, as illustrated in [Figure 35.](#page-100-1) (Note that the digital PDM output paths may also be used for haptic signal output.)



<span id="page-100-1"></span>**Figure 35 Digital Core Haptic Signal Generator** 

The bracketed number (06h) in [Figure 35](#page-100-1) indicates the corresponding \* SRCn register setting for selection of the haptic signal generator as an input to another digital core function.

The haptic signal generator is selected as input to one of the digital core output mixers by setting the \*\_SRC*n* register of the applicable output mixer to (06h).

SYSCLK must be present and enabled before setting HAP\_CTRL>00. The haptic signal generator should be kept disabled (HAP\_CTRL=00) if SYSCLK is not enabled. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The sample rate for the haptic signal generator is configured using the HAP\_RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when routing the haptic signal generator output to any signal chain that is asynchronous and/or configured for a different sample rate.

The haptic signal generator is configured for an ERM or LRA actuator using the HAP ACT register bit. The required resonant frequency is configured using the LRA\_FREQ field. (Note that the resonant frequency is only applicable to LRA actuators.)



The signal generator can be enabled in Continuous mode or configured for One-Shot mode using the HAP\_CTRL register, as described i[n Table 20.](#page-102-0) In One-Shot mode, the output is triggered by writing to the ONESHOT\_TRIG bit.

In One-Shot mode, the signal generator profile comprises the distinct phases (1, 2, 3). The duration and intensity of each output phase is programmable.

In Continuous mode, the signal intensity is controlled using the PHASE2\_INTENSITY field only.

In the case of an ERM actuator  $(HAP_ACT = 0)$ , the haptic output is a DC signal level, which may be positive or negative, as selected by the \*\_INTENSITY registers.

For an LRA actuator (HAP\_ACT = 1), the haptic output is an AC signal; selecting a negative signal level corresponds to a 180 degree phase inversion. In some applications, phase inversion may be desirable during the final phase, to halt the physical motion of the haptic device.







<span id="page-102-0"></span>**Table 20 Haptic Signal Generator Control** 



### **PWM GENERATOR**

The CS47L85 incorporates two Pulse Width Modulation (PWM) signal generators as illustrated in [Figure 36.](#page-103-0) The duty cycle of each PWM signal can be modulated by an audio source, or can be set to a fixed value using a control register setting.

A 4-input mixer is associated with each PWM generator. The 4 input sources are selectable in each case, and independent volume control is provided for each path.

The PWM signal generators can be output directly on a GPIO pin. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

Note that the PWM signal generators cannot be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core.



<span id="page-103-0"></span>**Figure 36 Digital Core Pulse Width Modulation (PWM) Generator** 

The PWM1 and PWM2 mixer control registers (see [Figure 36\)](#page-103-0) are located at register addresses R1600 (640h) through to R1615 (64Fh).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \*\_SRC*n* registers select the input source(s) for the respective mixers. Note that the selected input source(s) must be configured for the same sample rate as the mixer to which they are connected. Sample rate conversion functions are available to support flexible interconnectivity - see "[Asynchronous Sample Rate Converter \(ASRC\)](#page-115-0)" and "[Isochronous](#page-119-0)  [Sample Rate Converter \(ISRC\)](#page-119-0)".

The PWM generators should be kept disabled (PWM*n*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before



selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The PWM sample rate (cycle time) is configured using the PWM\_RATE register - see [Table 22.](#page-114-0) Note that sample rate conversion is required when linking the PWM generators to any signal chain that is asynchronous and/or configured for a different sample rate.

The PWM\_RATE register should not be changed if any of the associated \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing a new value to PWM\_RATE. A minimum delay of 125us should be allowed between clearing the \* SRCn registers and writing to the PWM\_RATE register. See [Table 22 f](#page-114-0)or further details.

The PWM generators are enabled using PWM1\_ENA and PWM2\_ENA respectively, as described in Table 21.

Under default conditions (PWM*n*\_OVD = 0), the duty cycle of the PWM generators is controlled by an audio signal path; a 4-input mixer is associated with each PWM generator, as illustrated i[n Figure 36.](#page-103-0) 

When the PWMn\_OVD bit is set, the duty cycle of the respective PWM generator is set to a fixed ratio; in this case, the duty cycle ratio is configurable using the PWM*n*\_LVL registers.

The PWM generator clock frequency is selected using PWM\_CLK\_SEL. For best performance, this register should be set to the highest available setting. Note that the PWM generator clock must not be set to a higher frequency than SYSCLK (if PWM\_RATE<1000) or ASYNCCLK (if PWM\_RATE≥1000).







<span id="page-105-0"></span>**Table 21 Pulse Width Modulation (PWM) Generator Control** 

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the digital mixer paths. If an attempt is made to enable a PWM signal mixer path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

### **SAMPLE RATE CONTROL**

The CS47L85 supports multiple signal paths through the digital core. Stereo full-duplex sample rate conversion is provided to allow digital audio to be routed between interfaces operating at different sample rates and/or referenced to asynchronous clock domains.

Two independent clock domains are supported for the audio signal paths, referenced to SYSCLK and ASYNCCLK respectively, as described in "[Clocking and Sample Rates](#page-286-0)". Every digital signal path must be synchronised either to SYSCLK or to ASYNCCLK.

Up to five different sample rates may be in use at any time on the CS47L85. Three of these sample rates must be synchronised to SYSCLK; the remaining two, where required, must be synchronised to ASYNCCLK.

Sample rate conversion is required when routing any audio path between digital functions that are asynchronous and/or configured for different sample rates.

There are two Asynchronous Sample Rate Converters (ASRCs). Each ASRC supports 2-way stereo conversion paths between the SYSCLK and ASYNCCLK domains. The ASRCs are described later, and is illustrated i[n Figure 38.](#page-116-0)

There are four Isochronous Sample Rate Converters (ISRCs). ISRC1 and ISRC2 support 2-way, 4-channel conversion paths between sample rates on the SYSCLK domain, or between sample rates on the ASYNCCLK domain. ISRC3 and ISRC4 provide similar functionality for up to 2 channels each. The ISRCs are described later, and are illustrated in [Figure](#page-120-0)  [39.](#page-120-0) 

The sample rate of different blocks within the CS47L85 digital core are controlled as illustrated in [Figure 37](#page-106-0) - the \*\_RATE registers select the applicable sample rate for each respective group of digital functions.

The \*\_RATE registers should not be changed if any of the \*\_SRC*n* registers associated with the respective functions is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to the \*\_RATE registers. A minimum delay of 125us should be allowed between clearing the \* SRCn registers and writing to the associated \* RATE registers. See [Table 22 f](#page-114-0)or further details.





<span id="page-106-0"></span>**Figure 37 Digital Core Sample Rate Control** 

## **CS47L85**



The input signal paths may be selected as input to the digital mixers or signal processing functions. The sample rate for the input signal paths is configured using the IN\_RATE register.

The output signal paths are derived from the respective output mixers. The sample rate for the output signal paths is configured using the OUT\_RATE register. The sample rate of the AEC Loopback path is also set by the OUT\_RATE register.

The AIFn RX inputs may be selected as input to the digital mixers or signal processing functions. The AIFn TX outputs are derived from the respective output mixers. The sample rates for digital audio interfaces (AIF1, AIF2, AIF3 and AIF4) are configured using the AIFn\_RATE registers (where 'n' identifies the applicable AIF 1, 2, 3 or 4) respectively.

The SLIMbus interface supports up to 8 input channels and 8 output channels. The sample rate of each channel can be configured independently, using the SLIMTXn\_RATE and SLIMRXn\_RATE registers.

Note that the SLIMbus interface provides simultaneous support for SYSCLK-referenced and ASYNCCLK-referenced sample rates on different channels. For example, 48kHz and 44.1kHz SLIMbus audio paths can be simultaneously supported.

The EQ, LHPF and DRC functions can be enabled in any signal path within the digital core. The sample rate for these functions is configured using the FX RATE register. Note that the EQ, DRC and LHPF functions must all be configured for the same sample rate.

The DSPn functions can be enabled in any signal path within the digital core. The applicable sample rates are configured using the DSPn\_RATE registers (where 'n' identifies the applicable DSP 1 through to 7) respectively.

The S/PDIF transmitter can be enabled on a GPIO pin. Stereo inputs to this function can be configured from any of the digital core inputs, mixers, or signal processing functions. The sample rate of the S/PDIF transmitter is configured using the SPD1\_RATE register.

The tone generators and noise generator can be selected as input to any of the digital mixers or signal processing functions. The sample rates for these sources are configured using the TONE\_RATE and NOISE\_GEN\_RATE registers respectively.

The haptic signal generator can be used to control an external vibe actuator, which can be driven directly by the Class D speaker output. The sample rate for the haptic signal generator is configured using the HAP\_RATE register.

The PWM signal generators can be modulated by an audio source, derived from the associated signal mixers. The sample rate (cycle time) for the PWM signal generators is configured using the PWM\_RATE register.

The sample rate control registers are described in [Table 22.](#page-114-0) Refer to the register descriptions for details of the valid selections in each case. Note that the input (ADC) and output (DAC) signal paths must always be associated with the SYSCLK clocking domain; different sample rates may be selected concurrently, but both these rates must be synchronised to SYSCLK.

The control registers associated with the ASRC and ISRCs are described i[n Table 23](#page-118-0) and [Table 24](#page-125-0) respectively within the following sections.

Note that 32-bit register addressing is used from R12888 (3000h) upwards; 16-bit format is used otherwise. The registers noted i[n Table 22 c](#page-114-0)ontain a mixture of 16-bit and 32-bit register addresses.




























and the control of the control of the



**Table 22 Digital Core Sample Rate Control** 



#### **ASYNCHRONOUS SAMPLE RATE CONVERTER (ASRC)**

The CS47L85 supports multiple signal paths through the digital core. Two independent clock domains are supported for the audio signal paths, referenced to SYSCLK and ASYNCCLK respectively, as described in "[Clocking and Sample Rates](#page-286-0)". Every digital signal path must be synchronised either to SYSCLK or to ASYNCCLK.

There are two Asynchronous Sample Rate Converters (ASRCs). Each ASRC provides two stereo signal paths between the SYSCLK and ASYNCCLK domains, as illustrated in [Figure 38.](#page-116-0) 

The sample rate on the SYSCLK domain is selected using the ASRCn\_RATE1 registers - the rate can be set equal to SAMPLE\_RATE\_1, SAMPLE\_RATE\_2 or SAMPLE\_RATE\_3.

The sample rate on the ASYNCCLK domain is selected using the ASRCn\_RATE2 registers - the rate can be set equal to ASYNC\_SAMPLE\_RATE\_1 or ASYNC\_SAMPLE\_RATE\_2.

See "[Clocking and Sample Rates](#page-286-0)" for details of the sample rate control registers.

The ASRCn\_RATE1 and ASRCn\_RATE2 registers should not be changed if any of the respective \*\_SRC*n* registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to ASRCn\_RATE1 or ASRCn\_RATE2. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the associated ASRCn\_RATE1 or ASRCn\_RATE2 registers. Se[e Table 23 f](#page-118-0)or further details.

Each ASRC supports sample rates in the range 8kHz to 192kHz. For each ASRC, the ratio of the applicable SAMPLE\_RATE\_n and ASYNC\_SAMPLE\_RATE\_n registers must not exceed 6.

The ASRC*n* IN1 (Left and Right) paths convert from the SYSCLK domain to the ASYNCCLK domain. These paths are enabled using the ASRC*n*\_IN1L\_ENA and ASRC*n*\_IN1R\_ENA register bits respectively.

The ASRCn IN2 (Left and Right) paths convert from the ASYNCCLK domain to the SYSCLK domain. These paths are enabled using the ASRC*n*\_IN2L\_ENA and ASRC*n*\_IN2R\_ENA register bits respectively.

Synchronisation (lock) between different clock domains is not instantaneous when the clocking or sample rate configurations are updated. The lock status of each ASRC path is an input to the Interrupt control circuit and can be used to trigger an Interrupt event - see "[Interrupts](#page-256-0)".

The ASRC Lock status of each ASRC path can be output directly on a GPIO pin as an external indication of ASRC Lock. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

The CS47L85 performs automatic checks to confirm that the SYSCLK or ASYNCCLK frequency is high enough to support the commanded ASRC and digital mixing functions. If an attempt is made to enable an ASRC signal path, and there are insufficient SYSCLK or ASYNCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Register R3809 indicate the status of each of the ASRC signal paths. If an Underclocked Error condition occurs, then these bits provide readback of which ASRC signal path(s) have been successfully enabled.

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

The Asynchronous Sample Rate Converter (ASRC) signal paths and control registers are illustrated in [Figure 38.](#page-116-0)





<span id="page-116-0"></span>**Figure 38 Asynchronous Sample Rate Converters (ASRCs)** 

The ASRC1 and ASRC2 input control registers (see [Figure 38\)](#page-116-0) are located at register addresses R2688 (A80h) through to R2744 (AB8h).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \*\_SRC*n* registers select the input source(s) for the respective ASRC processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the ASRC to which they are connected.

The bracketed numbers in [Figure 38,](#page-116-0) e.g.,"(90h)" indicate the corresponding \*\_SRC*n* register setting for selection of that signal as an input to another digital core function.

The ASRC paths should be kept disabled (ASRC*n*\_IN*mx*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled – SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).



The register bits associated with the ASRCs are described in [Table 23.](#page-118-0)









and the control of the control of the control of



<span id="page-118-0"></span>**Table 23 Digital Core ASRC Control** 



#### **ISOCHRONOUS SAMPLE RATE CONVERTER (ISRC)**

The CS47L85 supports multiple signal paths through the digital core. The Isochronous Sample Rate Converters (ISRCs) provide sample rate conversion between synchronised sample rates on the SYSCLK clock domain, or between synchronised sample rates on the ASYNCCLK clock domain.

There are four Isochronous Sample Rate Converters (ISRCs). ISRC1 and ISRC2 provide four signal paths between two different sample rates; ISRC3 and ISRC4 provide two signal paths between two different sample rates, as illustrated in [Figure 39.](#page-120-0) 

The sample rates associated with each ISRC can be set independently. Note that the two sample rates associated with any single ISRC must both be referenced to the same clock domain (SYSCLK or ASYNCCLK).

When an ISRC is used on the SYSCLK domain, then the associated sample rates may be selected from SAMPLE\_RATE\_1, SAMPLE\_RATE\_2 or SAMPLE\_RATE\_3.

When an ISRC is used on the ASYNCCLK domain, then the associated sample rates are ASYNC\_SAMPLE\_RATE\_1 and ASYNC\_SAMPLE\_RATE\_2.

See "[Clocking and Sample Rates](#page-286-0)" for details of the sample rate control registers.

Each ISRC supports sample rates in the range 8kHz to 192kHz. The higher of the sample rates associated with each ISRC must be an integer multiple of the lower sample rate; all possible integer ratios are supported (i.e., up to 24).

Each ISRC converts between a sample rate selected by ISRCn\_FSL and a sample rate selected by ISRCn\_FSH, (where 'n' identifies the applicable ISRC 1, 2, 3 or 4). Note that, in each case, the higher of the two sample rates must be selected by ISRCn\_FSH.

The ISRCn\_FSL and ISRCn\_FSH registers should not be changed if any of the respective \*\_SRCn registers is non-zero. The associated \*\_SRC*n* registers should be cleared to 00h before writing new values to ISRCn\_FSL or ISRCn\_FSH. A minimum delay of 125us should be allowed between clearing the \*\_SRC*n* registers and writing to the associated ISRCn\_FSL or ISRCn\_FSH registers. Se[e Table 24 f](#page-125-0)or further details.

The ISRC*n* 'interpolation' paths (increasing sample rate) are enabled using the ISRC*n*\_INT*m*\_ENA register bits, (where '*m*' identifies the applicable channel).

The ISRC*n* 'decimation' paths (decreasing sample rate) are enabled using the ISRC*n*\_DEC*m*\_ENA register bits.

The CS47L85 performs automatic checks to confirm that the SYSCLK or ASYNCCLK frequency is high enough to support the commanded ISRC and digital mixing functions. If an attempt is made to enable an ISRC signal path, and there are insufficient SYSCLK or ASYNCCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Registers R1600 to R3192 indicate the status of each of the digital mixers. If an Underclocked Error condition occurs, then these bits provide readback of which mixer(s) have been successfully enabled.

The Isochronous Sample Rate Converter (ISRC) signal paths and control registers are illustrated in [Figure 39.](#page-120-0)





<span id="page-120-0"></span>**Figure 39 Isochronous Sample Rate Converters (ISRCs)** 



The ISRC input control registers (see [Figure 39\)](#page-120-0) are located at register addresses R2816 (B00h) through to R3015 (0BC7h).

The full list of digital mixer control registers (Register R1600 through to R3192) is provided in a separate document - see "[Register Map](#page-347-0)" for further information. Generic register definitions are provided in [Table 8.](#page-72-0)

The \*\_SRC registers select the input source(s) for the respective ISRC processing blocks. Note that the selected input source(s) must be configured for the same sample rate as the ISRC to which they are connected.

The bracketed numbers in [Figure 39,](#page-120-0) e.g.,"(A4h)" indicate the corresponding \*\_SRC register setting for selection of that signal as an input to another digital core function.

The ISRC paths should be kept disabled (ISRC*n*\_INT*m*\_ENA=0, ISRC*n*\_DEC*m*\_ENA=0) if SYSCLK is not enabled. The \*\_SRC*n* registers for all digital core functions should be held at 00h if SYSCLK is not enabled. SYSCLK must be present and enabled before selecting other values for these registers. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The register bits associated with the ISRCs are described in [Table 24.](#page-125-0)

















| <b>REGISTER</b><br><b>ADDRESS</b>               | BIT   | <b>LABEL</b>       | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|-------------------------------------------------|-------|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R3833<br>(OEF9h)<br>ISRC4 CT<br>RL 1            | 14:11 | ISRC4 FSH [3:0]    | 0000           | <b>ISRC4 High Sample Rate</b><br>(Sets the higher of the ISRC4 sample<br>rates)<br>$0000 = SAMPLE_RATE_1$<br>$0001 = SAMPLE RATE 2$<br>$0010 = SAMPLE RATE$ 3<br>1000 = ASYNC_SAMPLE_RATE_1<br>1001 = ASYNC_SAMPLE_RATE_2<br>All other codes are Reserved.<br>The selected sample rate is valid in the<br>range 8kHz to 192kHz.<br>The ISRC4_FSH and ISRC4_FSL fields<br>must both select sample rates referenced<br>to the same clock domain (SYSCLK or<br>ASYNCCLK).<br>All ISRC4_DECn_SRC registers should<br>be set to 00h before changing<br>ISRC4 FSH. |  |
| R3834<br>(0EFAh)<br>ISRC4 CT<br>RL <sub>2</sub> | 14:11 | ISRC4 FSL [3:0]    | 0000           | ISRC4 Low Sample Rate<br>(Sets the lower of the ISRC4 sample<br>rates)<br>$0000 = SAMPLE RATE 1$<br>$0001 = SAMPLE RATE$ 2<br>$0010 = SAMPLE RATE$ 3<br>1000 = ASYNC SAMPLE RATE 1<br>1001 = ASYNC_SAMPLE_RATE_2<br>All other codes are Reserved.<br>The selected sample rate is valid in the<br>range 8kHz to 192kHz.<br>The ISRC4_FSH and ISRC4_FSL fields<br>must both select sample rates referenced<br>to the same clock domain (SYSCLK or<br>ASYNCCLK).<br>All ISRC4 INTn SRC registers should be<br>set to 00h before changing ISRC4_FSL.             |  |
| R3835<br>(OEFBh)<br>ISRC4 CT<br>RL_3            | 15    | ISRC4 INT1 EN<br>А | 0              | <b>ISRC4 INT1 Enable</b><br>(Interpolation Channel 1 path from<br>ISRC4_FSL rate to ISRC4_FSH rate)<br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                 | 14    | ISRC4_INT2_EN<br>А | 0              | <b>ISRC4 INT2 Enable</b><br>(Interpolation Channel 2 path from<br>ISRC4_FSL rate to ISRC4_FSH rate)<br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                 | 9     | ISRC4_DEC1_EN<br>A | $\Omega$       | <b>ISRC4 DEC1 Enable</b><br>(Decimation Channel 1 path from<br>ISRC4_FSH rate to ISRC4_FSL rate)<br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                 | 8     | ISRC4 DEC2 EN<br>A | 0              | <b>ISRC4 DEC2 Enable</b><br>(Decimation Channel 2 path from<br>ISRC4_FSH rate to ISRC4_FSL rate)<br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

<span id="page-125-0"></span>**Table 24 Digital Core ISRC Control** 



### **DSP FIRMWARE CONTROL**

The CS47L85 digital core incorporates seven DSP processing blocks, capable of running a wide range of audio enhancement functions. Different firmware configurations can be loaded onto each DSP, enabling the CS47L85 to be highly customised for specific application requirements. Full read/write access to the device register map is supported from each DSP core, including access to the firmware registers of the other DSPs. Synchronisation of different DSPs is supported, and shared data memory space is provided for the DSP2 and DSP3 blocks; these features enable enhanced processing capabilities for the associated DSPs.

Examples of the DSP functions include Virtual Surround Sound (VSS), Multiband Compressor (MBC), and the Cirrus Logic SoundClear<sup>®</sup> suite of audio processing algorithms. Note that it is possible to implement more than one type of audio enhancement function on a single DSP; the precise combination(s) of functions will vary from one firmware configuration to another.

The DSP blocks each employ the same internal architecture, and provide an equivalent processing capability. Note that the DSPs differ in terms of the firmware memory sizes associated with each. DSPs 1 to 5 can be clocked at up to 150MHz, corresponding to 150 MIPS each. DSP6 and DSP7 are designed for low power operation, clocked at up to 75MHz each. The DSP6 core is optimised for always-on (voice trigger) software functions.

DSP firmware can be configured using Cirrus Logic-supplied software packages. A software programming guide can also be provided to assist users in developing their own software algorithms - please contact your local Cirrus Logic representative for further information.

In order to use the DSP blocks, the required firmware configuration must first be loaded onto the device by writing the appropriate files to the CS47L85 register map. The firmware configuration will comprise Program, Coefficient and Data content. In some cases, the Coefficient content must be derived using tools provided in Cirrus Logic's WISCE evaluation board control software.

Details of how to load the firmware configuration onto the CS47L85 are described below. Note that the WISCE evaluation board control software provides support for easy loading of Program, Coefficient and Data content onto the CS47L85. Please contact your local Cirrus Logic representative for more details of the WISCE evaluation board control software.

After loading the DSP firmware, the DSP functions must be enabled using the associated register control fields.

The audio signal paths connecting to/from the DSP processing blocks are configured as described in the "[Digital Core](#page-67-0)" section. Note that the DSP firmware must be loaded and enabled before audio signal paths can be enabled.

#### **DSP FIRMWARE MEMORY AND REGISTER MAPPING**

The DSP firmware memory is programmed by writing to the registers referenced in [Table 25.](#page-127-0) Note that clocking is not required for access to the firmware registers by the host processor.

The CS47L85 Program, Coefficient and Data register memory space is described in [Table 25.](#page-127-0) The full register map listing is provided in a separate document - see "[Register Map](#page-347-0)" for further information. The shared DSP2/DSP3 memory space is implemented at two different register address locations; reading or writing at either address will access the same memory data.

If multiple DSPs write to a shared memory address at the same time, then the address at which the collision occurred will be reported in the DSP3\_DUALMEM\_COLLISION\_ADDR register. Note that this field is coded in 24-bit DSP data word units, and is defined relative to the base address of the applicable shared memory area.

The DSP memory controller provides an input to the Interrupt control circuit. An interrupt event is triggered if a memory collision occurs. (Note that the DSP software should be written to ensure this never happens; the interrupt is intended for development purposes only.) See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

The Program firmware parameters are formatted as 40-bit words. For this reason, 3 x 32-bit register addresses are required for every 2 x 40-bit words.



|                  | <b>DESCRIPTION</b>                  | <b>REGISTER ADDRESS</b> | <b>DSP MEMORY SIZE</b> |                    |
|------------------|-------------------------------------|-------------------------|------------------------|--------------------|
| DSP1             | Program memory                      | 08 0000h to 08 5FFEh    | (12288 registers)      | 8k x 40-bit words  |
|                  | X Data memory                       | 0A 0000h to 0A 7FFEh    | (16384 registers)      | 16k x 24-bit words |
|                  | Y Data memory                       | 0C 0000h to 0C 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
|                  | Coefficient memory                  | 0E 0000h to 0E 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP <sub>2</sub> | Program memory                      | 10 0000h to 10 EFFEh    | (30720 registers)      | 20k x 40-bit words |
|                  | X Data memory                       | 12 0000h to 12 BFFEh    | (24576 registers)      | 24k x 24-bit words |
|                  | X Data memory<br>(Shared DSP2/DSP3) | 13 6000h to 13 7FFEh    | (4096 registers)       | 4k x 24-bit words  |
|                  | Y Data memory                       | 14 0000h to 14 BFFEh    | (24576 registers)      | 24k x 24-bit words |
|                  | Coefficient memory                  | 16 0000h to 16 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP3             | Program memory                      | 18 0000h to 18 EFFEh    | (30720 registers)      | 20k x 40-bit words |
|                  | X Data memory                       | 1A 0000h to 1B 1FFEh    | (36864 registers)      | 36k x 24-bit words |
|                  | X Data memory<br>(Shared DSP2/DSP3) | 1B 6000h to 1B 7FFEh    | (4096 registers)       | 4k x 24-bit words  |
|                  | Y Data memory                       | 1C 0000h to 1C BFFEh    | (24576 registers)      | 24k x 24-bit words |
|                  | Coefficient memory                  | 1E 0000h to 1E 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP4             | Program memory                      | 20 0000h to 20 8FFEh    | (18432 registers)      | 12k x 40-bit words |
|                  | X Data memory                       | 22 0000h to 23 1FFEh    | (36864 registers)      | 36k x 24-bit words |
|                  | Y Data memory                       | 24 0000h to 24 BFFEh    | (24576 registers)      | 24k x 24-bit words |
|                  | Coefficient memory                  | 26_0000h to 26_1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP <sub>5</sub> | Program memory                      | 28 0000h to 28 8FFEh    | (18432 registers)      | 12k x 40-bit words |
|                  | X Data memory                       | 2A 0000h to 2A_9FFEh    | (20480 registers)      | 20k x 24-bit words |
|                  | Y Data memory                       | 2C 0000h to 2C 3FFEh    | (8192 registers)       | 8k x 24-bit words  |
|                  | Coefficient memory                  | 2E 0000h to 2E 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP6             | Program memory                      | 30 0000h to 30 5FFEh    | (12288 registers)      | 8k x 40-bit words  |
|                  | X Data memory                       | 32 0000h to 33 3FFEh    | (40960 registers)      | 40k x 24-bit words |
|                  | Y Data memory                       | 34 0000h to 34 BFFEh    | (24576 registers)      | 24k x 24-bit words |
|                  | Coefficient memory                  | 36 0000h to 36 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
| DSP7             | Program memory                      | 38 0000h to 38 8FFEh    | (18432 registers)      | 12k x 40-bit words |
|                  | X Data memory                       | 3A_0000h to 3A_7FFEh    | (16384 registers)      | 16k x 24-bit words |
|                  | Y Data memory                       | 3C 0000h to 3C 1FFEh    | (4096 registers)       | 4k x 24-bit words  |
|                  | Coefficient memory                  | 3E 0000h to 3E 1FFEh    | (4096 registers)       | 4k x 24-bit words  |

<span id="page-127-0"></span>**Table 25 DSP Program, Coefficient and Data Registers** 

The X-Memory on each DSP supports read/write access to all register fields throughout the device - including the CODEC control registers, and the firmware memory of all of the integrated DSP cores. Access to the register address space is supported using a number of register 'windows' within the X-Memory on each DSP.

The register window space is additional to the X Data memory sizes described in [Table 25.](#page-127-0) Note that the X-memory addresses of these register windows are the same for all DSP cores - regardless of the different X-memory sizes.

Addresses 0xC000 to 0xDFFF in X-Memory map directly to addresses 0x0000 to 0x1FFF in the device register space. This fixed register window contains primarily the CODEC control registers; it also includes the 'Virtual DSP' control registers (described later in this section). Each X-Memory address within this window maps onto one 16-bit register in the CODEC memory space.

Four moveable register windows are also provided, starting at X-Memory addresses 0xF000, 0xF400, 0xF800, and 0xFC00 respectively. Each window represents 1024 addresses in the X-Memory space. The start address, within the corresponding device register space, for each window is configured using the DSPn\_EXT\_[A/B/C/D]\_PAGE registers (where 'A' defines the first window, 'B' defines the second window, etc.).

Two different mapping modes are supported, selected using the DSPn\_EXT\_[A/B/C/D]\_PSIZE16 control bits for the respective window. In 16-bit mode, each address within the window maps onto one 16-bit register in the device memory space; the window equates to 1024 x 16-bit registers. In 32-bit mode, each address within the window maps onto two 16 bit registers in the device memory space; the window equates to 1024 x 32-bit registers.

Note that the X-Memory is only 24-bits wide; as a result, the upper 8 bits of the odd-numbered register addresses are not mapped, and cannot be accessed, in 32-bit mode.

The DSPn\_EXT\_[A/B/C/D]\_PAGE registers are defined with an LSB = 512. Accordingly, the base address of each window



must be aligned with 512-word boundaries. Note that the base addresses are entirely independent of each other; for example, overlapping windows are permissible if required, and there is no requirement for the A/B/C/D windows to be at incremental locations.

The register map window functions are illustrated i[n Figure 40.](#page-128-0) Further information on the definition and usage of the DSP firmware memories is provided in the software programming guide - please contact your local Cirrus Logic representative if required.

Note that SYSCLK must be present and enabled, if the DSP firmware requires read or write access to control registers below address 0x40000. See "[Clocking and Sample Rates](#page-286-0)" for further details of the CS47L85 system clocks.



<span id="page-128-0"></span>

Note that the full CS47L85 register space is illustrated here as 16-bit width. (SPI/I2C/SLIMbus register access uses 32-bit data width at 0x3000 and above.) However, the window 'Base Address' registers are referenced to 16-bit width, and 16-bit register mapping is shown. Hence, the device register map is shown here entirely as 16-bit width for ease of explanation.

The control registers associated with the register map window functions are described in [Table 26.](#page-129-0)





<span id="page-129-0"></span>**Table 26 X Data Memory Window Control** 

#### **DSP FIRMWARE CONTROL**

The DSP memory (Program, Coefficient, X-Data, and Y-Data) is enabled using the DSPn\_MEM\_ENA register bit for the respective DSP. This memory must be enabled (DSPn\_MEM\_ENA=1) for read/write access, code execution, and DMA functions. The DSP memory is disabled, and the contents lost, whenever the respective DSPn\_MEM\_ENA bit is set to 0.

The DSP6\_MEM\_ENA bit has no function; the DSP6 memory is enabled at all times during normal operation.

The DSPn\_MEM\_ENA bits are not affected by Software Reset; these bits will remain in their previous state under Software Reset conditions. Accordingly, the DSP memory contents will be maintained through Software Reset, provided DCVDD is held above its reset threshold.

On DSP1 to DSP5, and on DSP7, the DSP firmware memory is cleared under Hardware Reset conditions. For DSP6 only, the contents of the DSP memory are retained during Hardware Reset, provided DCVDD is held above its reset threshold.

The DSP firmware memory is always cleared under Power-On Reset (POR), and 'Sleep' mode conditions. See the "[Applications Information](#page-348-0)" section for a summary of the CS47L85 reset behaviour.

Clocking is required for each of the DSP processing blocks, when executing software or when supporting DMA functions. (Note that clocking is not required for access to the firmware registers by the host processor.)



Clocking within each DSP is enabled and disabled automatically, as required by the respective DSP Core and DMA channel status.

The clock source for each DSP is derived from DSPCLK. See "[Clocking and Sample Rates](#page-286-0)" for details of how to configure DSPCLK.

The clock frequency for each DSP is selected using the DSPn\_CLK\_SEL register (where 'n' identifies the applicable DSP block, 1 to 7). The DSP clock frequency must be less than or equal to the DSPCLK frequency. For DSP6 and DSP7, the maximum DSP clock frequency is 75MHz.

Note that the DSPn\_CLK\_SEL fields select a range of frequencies for each valid decode value. The clock frequency for each DSP will be derived as DSPCLK divided by 1, 2, 4, 8, or 16. The required division ratios, within the selected DSP clock frequency ranges, are configured automatically for each DSP core.

The DSPn\_CLK\_SEL\_STS fields provide readback of the clock frequency range for the respective DSP cores. These can be used to confirm the clock frequency, in cases where code execution has a minimum clock frequency requirement. The DSPn\_CLK\_SEL\_STS field is only valid when the respective core is running code; typical usage of this field would be for the DSP core itself to readback the clock status, and to take action as applicable (in particular, if the available clock does not meet the application requirements).

Note that the DSPn\_CLK\_SEL\_STS fields indicate a range of frequencies for each decode value. The exact clock frequency for each DSP cannot be provided directly by the CS47L85, but can be derived using knowledge of the DSPCLK frequency, if available.

After the DSP firmware has been loaded, and the clocks configured, the DSP blocks are enabled using the DSPn\_CORE\_ENA register bits. When the DSP is configured and enabled, the firmware execution can be started by writing '1' to the respective DSPn START bit.

Alternative methods to trigger the firmware execution can also be configured using the DSPn\_START\_IN\_SEL register fields. Note that this provides the capability to synchronously trigger multiple DSP blocks.

Using the DSPn\_START\_IN\_SEL registers, the DSP firmware execution can be linked to the respective DMA function, the IRQ2 status, 'DSPn Start' signals from another DSP, or to the FIFO status in one of the Event Loggers:

- DMA function firmware execution commences when all enabled DSP input (WDMA) channel buffers have been filled, and all enabled DSP output (RDMA) channel buffers have been emptied
- DSPn Start signals firmware execution commences when the respective Start signal is triggered in the selected DSP core (1 to 4 only)
- IRQ2 firmware execution commences when one or more of the unmasked IRQ2 events has occurred
- Event Logger status firmware execution commences when the FIFO 'Not Empty' status is asserted within the respective Event Logger

The DSPn\_CORE\_ENA bit must be set to '1' to enable firmware execution on the respective DSP block. Note that the usage of the DSPn\_START bit may vary depending on the particular firmware that is being executed: in some applications (e.g., when an alternative trigger is selected using DSPn\_START\_IN\_SEL), writing to the DSPn\_START bit will not be required.

The DSPCLK system clock must be configured and enabled before any DSP processing core is enabled. The DSP blocks should be kept disabled (DSPn\_CORE\_ENA=0) if DSPCLK is not enabled. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring DSPCLK while DSP cores are enabled).

The audio signal paths connecting to/from the DSP processing blocks are configured as described in the "[Digital Core](#page-67-0)" section. Note that the DSP firmware must be loaded and enabled before audio signal paths can be enabled.

The DSP memory and clocking control registers are described in [Table 27.](#page-132-0) 









<span id="page-132-0"></span>**Table 27 DSP Memory and Clocking Control** 



#### **DSP DIRECT MEMORY ACCESS (DMA) CONTROL**

Each DSP provides a multi-channel DMA function; this is configured using the registers described in [Table 28.](#page-135-0) 

There are 8 WDMA (DSP input) and 6 RDMA (DSP output) channels for each DSP; these are enabled using the DSPn\_WDMA\_CHANNEL\_ENABLE and DSPn\_RDMA\_CHANNEL\_ENABLE fields. The status of each WDMA channel is indicated in DSPn\_WDMA\_ACTIVE\_CHANNELS.

The DMA can access the X data memory or Y data memory associated with the respective DSP. The applicable memory is selected using bit [15] of the respective \* START\_ADDRESS register.

The start address of each DMA channel is configured as described in [Table 28.](#page-135-0) Note that the required address is defined relative to the base address of the selected (X data or Y data) memory.

The buffer length of the DMA channels is configured using the DSPn\_DMA\_BUFFER\_LENGTH field. The selected buffer length applies to all enabled DMA channels.

Note that the start address registers, and buffer length registers, are defined in 24-bit DSP data word units. This means that the LSB of these fields represents one 24-bit DSP memory word. (Note that this differs from the CS47L85 register map layout, as described in [Table 25\).](#page-127-0)

The parameters of a DMA channel (i.e., Start Address or Offset Address) must not be changed whilst the respective DMA is enabled. All of the DMA channels must be disabled before changing the DMA buffer length.

Each DMA channel uses a twin buffer mechanism to support uninterrupted data flow through the DSP. The buffers are called 'ping' and 'pong' respectively, and are of configurable size, as noted above. Data is transferred to/from each of the buffers in turn.

When the 'ping' input data buffer is full, the DSPn\_PING\_FULL bit will be asserted (set to '1'), and a 'DSP Start' signal will be generated. The 'Start' signal from the DMA is typically used to start Firmware execution, as noted in [Table 27.](#page-132-0) Meanwhile, further DSP input data will be filling up the 'pong' buffer.

When the 'pong' input buffer is full, the DSPn\_PONG\_FULL bit will be asserted, and another 'DSP Start' signal will be generated. The DSP Firmware must take care to read the input data from the applicable buffer, in accordance with the DSPn\_PING\_FULL and DSPn\_PONG\_FULL status bits.

Twin buffers are also used on the DSP output (RDMA) channels. The output 'ping' buffers are emptied at the same time as the input 'ping' buffers are filled; the output 'pong' buffers are emptied at the same time as the input 'pong' buffers are filled.

The DSP cores support 24-bit signal processing. Under default conditions, the DSP audio data is in 2's complement Q3.20 format (ie. 0xF00000 corresponds to the -1.0 level, and 0x100000 corresponds to the +1.0 level; a sine wave with peak values of +/-1.0 corresponds to the 0 dBFS level). If DSP*n*\_DMA\_WORD\_SEL is set, audio data is transferred to and from DSP*n* in Q0.23 format. The applicable format should be set according to the requirements of the specific DSP firmware.

Note that the DSP cores are optimised for Q3.20 audio data processing; Q0.23 data can be supported, but the firmware implementation may incur a reduction in power efficiency due to the higher MIPS required for arithmetic operations in nonnative data word format.

The DSPCLK system clock must be configured and enabled before any DMA channel is enabled. The DMA channels should be kept disabled (DSPn\_[WDMA/RDMA]\_CHANNEL\_ENABLE=00h) if DSPCLK is not enabled. See "Clocking and [Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring DSPCLK while DMA channels are enabled).

Further details of the DMA are provided in the software programming guide - please contact your local Cirrus Logic representative if required.











<span id="page-135-0"></span>**Table 28 DSP Direct Memory Access (DMA) Control** 



#### **DSP INTERRUPTS**

The DSP cores provide inputs to the Interrupt circuit, and can be used to trigger an Interrupt event when the associated conditions occur. For each DSP, the following Interrupts are provided:

- DMA Interrupt asserted when all enabled DSP input (WDMA) channel buffers have been filled, and all enabled DSP output (RDMA) channel buffers have been emptied
- DSP Start 1, DSP Start 2 Interrupts asserted when the respective Start signal is triggered
- DSP Busy Interrupt asserted when the DSP is busy (i.e., when firmware execution or DMA processes are started)

The CS47L85 also provides 16 control bits that allow the DSP cores to generate programmable Interrupt events. When a '1' is written to these bits (see [Table 29\)](#page-137-0), the respective DSP Interrupt (DSP\_IRQn\_EINTx) will be triggered. The associated Interrupt bits are latched once set; they can be polled at any time, or used to control the IRQ signal.

See "[Interrupts](#page-256-0)" for further details.







<span id="page-137-0"></span>**Table 29 DSP Interrupts** 



#### **DSP DEBUG SUPPORT**

General purpose 'scratch' registers are provided for each DSP. These have no assigned function, and can be used to assist in algorithm development.

The JTAG interface provides test and debug access to the CS47L85, as described in the "[JTAG Interface](#page-340-0)" section. The JTAG interface clock can be enabled independently for each DSP core, using the DSPn\_DBG\_CLK\_ENA register bits.

When using the JTAG interface to access any DSP core, the respective DSPn\_DBG\_CLK\_ENA and DSPn\_CORE\_ENA bits must also be set.



**Table 30 DSP Debug Support** 

#### **VIRTUAL DSP REGISTERS**

The DSP control registers, described throughout this section, are implemented for each DSP core. Each control register has a unique location within the CS47L85 register map.

An additional set of DSP control registers is also defined, which can be used in firmware to access any of the DSPs; these are known as 'Virtual DSP' or 'DSP 0' registers, and are defined at address R4096 (1000h) in the device register map. The full register map listing is provided in a separate document - see "[Register Map](#page-347-0)" for further information.

Note that read/write access to the Virtual DSP registers is only possible via firmware running on the integrated DSP cores. When DSP firmware accesses the virtual registers, then the registers will automatically be mapped onto the control registers corresponding to whichever DSP core is making the read/write access. For example, if DSP1 accesses these registers, then the registers will read/write the DSP1 control registers. If DSP2 accesses the virtual registers, they will be mapped onto the DSP2 control registers.

The Virtual DSP registers are designed to allow software to be transferable to any of the DSPs without modification to the software code.

The Virtual DSP registers are defined at register addresses R4096 (1000h) to R4192 (1060h) in the device register map. Note that these registers cannot be accessed directly at the addresses shown; they can only be accessed through DSP firmware code, using the register window function illustrated in [Figure 40.](#page-128-0) The virtual DSP registers are located at address 0xD000 in the X Data memory map.



#### **DSP PERIPHERAL CONTROL**

The CS47L85 incorporates a suite of DSP peripheral functions, which can be integrated together to support the sensor hub capability. Three Master I2C Interfaces are provided, for external sensor connectivity. Configurable Event Log functions provide multi-channel monitoring of internal and external signals. The General Purpose Timers provide timestamp data for the Event Logs, and support watchdog and other miscellaneous time-based functions. Maskable GPIO provides an efficient mechanism for multiple DSPs to access the respective input and output signals.

The DSP peripherals are designed to provide a comprehensive sensor hub capability, operating with a high degree of autonomy from the host processor.

#### **MASTER INTERFACES**

The CS47L85 incorporates three I2C Master Interfaces, offering a flexible capability for additional sensor / accessory input. The Master Interfaces (MIF1, MIF2, MIF3) can support single-master I2C operation up to 1MHz. The Master Interfaces support 7-bit and 10-bit Slave addressing modes.

The Master Interfaces are ideally suited for connection to external sensors such as accelerometers, gyroscopes and magnetometers for motion sensing and navigation applications. Other example accessories include barometers, or ambient light sensors, for environmental awareness. Flow control bits for the TX and RX data buffers enable easy integration with external devices, and with internal DSP functions.

Clocking for the Master Interfaces is derived from DSPCLK, which must be enabled and present when using any of these interfaces. Standard I2C bus rates can be supported for typical DSPCLK frequencies using the register settings described in [Table 31.](#page-139-0)



1. The 'Base Address' register for each Master Interface (MIF*n*) is noted i[n Table 32.](#page-144-0)

2. It is assumed that the DSPCLK frequency is one of the nominal (typical) frequencies specified i[n Table 105.](#page-298-0)

<span id="page-139-0"></span>**Table 31 Master Interface Clock Configuration** 

The Transmit (Master Write) and Receive (Master Read) actions are each supported by 16-byte data buffers, allowing I2C transfers of up to 2,097,152 data bytes (2MB). The number of data bytes transmitted (or received) in each I2C operation is selected using the MIFn\_TX\_LENGTH (or MIFn\_RX\_LENGTH) field respectively.

Data to be transmitted is managed using the TX data buffers; the application software must load data into the buffer registers (MIFn\_TX\_BYTEx), and then write '1' to the MIFn\_TX\_DONE bit to commit that data for transmission. The MIFn\_TX\_REQUEST bit indicates when the buffer registers are ready for loading new data. Internal buffering of the TX data enables uninterrupted I2C Writes. If new data is not ready for transmission, SCLK will halt until the buffer registers have been filled.

Data received on the interface is managed using the RX data buffers; the MIFn\_RX\_REQUEST bit indicates when the buffer registers contain new data. The application software must read the buffer registers (MIFn\_RX\_BYTEn), and then write '1' to the MIFn RX DONE bit to confirm the data has been read. Internal buffering of the RX data enables uninterrupted I2C Reads. If the buffers are not ready to receive new data, SCLK will halt until the buffer registers have been read.

The Master Interface divides each I2C transaction into one or more data Blocks. The Block Length is configurable using the MIFn\_TX\_BLOCK\_LENGTH and MIFn\_RX\_BLOCK\_LENGTH register fields. The Block Length is equal to the number of bytes transmitted/received for each TX\_DONE/RX\_DONE action. The maximum Block Length is 16 bytes, corresponding to the size of the TX and RX data buffers.

Note that the order in which the data bytes in the TX/RX buffers are transferred depends upon the selected MIFn\_WORD\_SIZE setting. Correct setting of the word size ensures that each data word is transmitted/received as Most-Significant-Byte first.

The Master Interface is configured for Read (RX) or Write (TX) operation using the MIF*n*\_READ\_WRITE\_SEL bit. Each I2C transfer is started by writing 1 to the MIF*n*\_START bit. In the case of a Master Write, data must be committed to the TX data buffers using the TX\_DONE bit, to enable the transfer to proceed - note that the first block of transmit data can be



committed to the TX buffers before or after writing to the START bit for the respective transfer.

The DSPCLK system clock must be configured and enabled before a Master Interface transaction is scheduled. The Master Interfaces should be kept idle if DSPCLK is not enabled. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring DSPCLK while DSP peripherals are enabled).

The MIFn\_BUSY\_STS bit indicates when the Master Interface is executing an I2C transaction. This bit is set high during each I2C transaction, and set low on completion. An Interrupt event is also triggered on completion of the I2C transfer, if the corresponding MIFn\_DONE\_EINTx is unmasked as an input to the IRQ circuit.

Additional status bits are provided to indicate Watchdog Timeout, or a NACK error signal received. See [Table 32](#page-144-0) for further details of these bits.

Note that the 'MIF DONE' indication described above will be asserted each time an I2C transfer completes, including when an error condition has occurred. It is recommended that the Master Interface status bits be checked after each I2C transaction, in order that corrective action can be taken when necessary.

The external connections associated with each I2C Master Interface (MIF) are implemented on multi-function GPIO pins, which must be configured for the respective MIF functions when required. The MIFnSCLK and MIFnSDA connections are pin-specific alternative functions available on specific GPIO pins. See "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins for the MIF operation.

The Master Interface provides inputs to the Interrupt control circuit. An interrupt event is triggered on completion of each TX/RX Block, and on completion of the I2C transaction - see "[Interrupts](#page-256-0)".

Typical Master I2C transfers are illustrated i[n Figure 41 t](#page-140-0)hrough to [Figure 43.](#page-140-1) 



**Figure 41 Master I2C Write** 

<span id="page-140-0"></span>

**Figure 42 Master I2C Read** 



<span id="page-140-1"></span>**Figure 43 Master I2C Write & Read** 



The MIF control registers are described in [Table 32.](#page-144-0)














**Table 32 Master Interface (MIFn) Control** 



#### **EVENT LOGGERS**

The CS47L85 provides 8 Event Log functions, supporting multi-channel, edge-sensitive monitoring and recording of internal or external signals. An "event" is recorded when a logic transition (edge) is detected on a selected signal source. The Event Loggers allow status information to be captured from a large number of sources, to be prioritised and acted upon as required.

The logged events are held in a FIFO buffer, which is managed by the application software. A 32-bit timestamp, derived from one of the General Purpose Timers, is associated and recorded with each FIFO index, to provide a comprehensive record of the detected events.

Each Event Logger must be associated with one of the General Purpose Timers. The selected Timer is the source of timestamp data for any logged events. If DSPCLK is disabled, then the Timer also provides the clock source for the Event Logger. (If DSPCLK is enabled, then DSPCLK is used as the clock source instead.)

A maximum of one event per cycle of the clock source (see above) can be logged. If more than one event occurs within the cycle time, then the highest priority (lowest channel number) event will be logged at the rising edge of the clock. In this case, any lower priority events will be queued, and will be logged as soon as no higher priority events are pending. It is possible for recurring events on a high priority channel to be logged, while low priority ones remain queued. Note that recurring instances of events that are 'queued' would not be logged.

The Event Logger can use a slow clock (e.g., 32kHz), but higher clock frequencies may also be commonly used, depending on the application and use case. The clock frequency determines the maximum possible event logging rate, as described above.

The Event Logger is enabled using the EVENTLOGn\_ENA register bit (where 'n' identifies the respective Event Logger, 1 to 8).

The Event Logger can be reset by writing '1' to the EVENTLOGn\_RST bit. Executing this function will clear all the Event Logger status flags, and will clear the contents of the FIFO buffer.

The associated Timer (and timestamp source) is selected using EVENTLOGn\_TIME\_SEL. Note that the Event Logger must be disabled (EVENTLOGn  $ENA = 0$ ) when selecting the Timer source.

The Event Logger allows up to 16 input channels to be configured for detection and logging. The EVENTLOGn\_CHx\_SEL register selects the applicable input source for each channel (where 'x' identifies the channel number, 1 to 16). The polarity selection and de-bounce options are configured using the EVENTLOGn\_CHx\_POL and EVENTLOGn\_CHx\_DB bits respectively.

The input channels can be enabled or disabled freely, using EVENTLOGn\_CHx\_ENA, without having to disable the Event Logger entirely. An input channel must be disabled whenever the associated SEL, POL, or DB fields are written. It is possible to re-configure input channels while the Event Logger is enabled, provided the channel(s) being re-configured are disabled when doing so.

The available input sources include GPIO inputs, External Accessory status (Jack, Mic, Sensors), and signals generated by the integrated DSP Cores. A list of the valid input sources for the Event Loggers is provided in [Table 34.](#page-153-0) 

Note that, to log both rising and falling events from any source, two separate input channels must be configured - one for each polarity.

If an Input channel is configured for Rising Edge detection (EVENTLOGn CHx POL=0), and the corresponding input signal is 'Logic 1' at the time when the Event Logger is enabled, then an event will be logged in respect of this initial state. Similarly, if an Input channel is configured for Falling Edge detection, and is Logic '0' when the Event Logger is enabled, then a corresponding event will be logged. If Rising and Falling edges are both configured for detection, then an event will always be logged in respect of the initial condition.

Each event (signal transition) which meets the criteria of an enabled channel will be written to the 16-stage FIFO buffer. The buffer is filled cyclically, but does not overwrite unread data when full. An error condition occurs if the buffer fills up completely.

Note the "FIFO" behaviour is not enforced or fully implemented in the device hardware, but assumes that a compatible software implementation is in place. New events are written to the buffer in a cyclic manner, but the data can be read out in any order, if desired. The designed FIFO behaviour requires the software to update the Read Pointer (RPTR) in the intended manner for smooth operation.

The entire contents of the 16-stage FIFO buffer can be accessed directly in the register map. Each FIFO index  $(y = 0$  to 15) comprises the EVENTLOGn\_FIFOy\_ID (identifying the source signal of the associated log event), the EVENTLOGn\_FIFOy\_POL (the polarity of the respective event transition), and the EVENTLOGn\_FIFOy\_TIME field (containing the 32-bit timestamp, from the associated Timer).



The FIFO buffer is managed using the EVENTLOGn\_FIFO\_WPTR and EVENTLOGn\_FIFO\_RPTR registers. The Write Pointer (WPTR) field identifies the index location (0 to 15) in which the next event will be logged. The Read Pointer (RPTR) field identifies the index location of the first set of unread data, if any exists. Both of these fields are initialised to 0 when the Event Logger is reset.

If RPTR <> WPTR, then the buffer contains new data. The number of new events is equal to the difference between the two pointer values (WPTR - RPTR, allowing for wrap-around beyond index 15). For example, if WPTR = 12 and RPTR = 8, this means that there are 4 unread data sets in the buffer, at index locations 8, 9, 10, and 11.

After reading the new data from the buffer, the RPTR value should be incremented by the corresponding amount (e.g., increment by 4, in the example described above). Note that the RPTR value can either be incremented once for each read, or can be incremented in larger steps after a 'batch' read.

If RPTR = WPTR, then the buffer is either empty (0 events) or full (16 events). In this case, the status bits described below will confirm the current status of the buffer.

The EVENTLOGn\_NOT\_EMPTY bit indicates whether the FIFO buffer is empty. When this bit is set, it indicates one or more new sets of data in the FIFO.

The EVENTLOGn\_WMARK\_STS bit indicates when the number of FIFO index locations available for new events reaches a configurable threshold, known as the watermark level. The watermark level is held in the EVENTLOGn\_WMARK register.

The EVENTLOGn\_FULL bit indicates when the FIFO buffer is full. When this bit is set, it indicates that there are 16 sets of new event data in the FIFO. Note that this does not mean that a buffer overflow condition has occurred; but further events will not be logged or indicated until the buffer has been cleared.

Following a 'Buffer Full' condition, the FIFO operation will resume as soon as the RPTR field has been updated to a new value. Note that writing the same value to RPTR will not re-start the FIFO operation, even if the entire buffer contents have been read. After all of the required data has been read from the buffer, the RPTR value should be set equal to the WPTR value; note that an intermediate (different) value must always be written to the RPTR field in order to clear the 'Buffer Full' status and re-start the FIFO operation.

The Control Write Sequencer is automatically triggered whenever the NOT\_EMPTY status of the Event Log buffer is asserted. A different control sequence may be configured for each of the Event Loggers. See "[Control Write Sequencer](#page-323-0)" for further details.

The Event Log status flags are inputs to the Interrupt control circuit and can be used to trigger an Interrupt event when the respective FIFO condition (Full, Not Empty, or Watermark level) occurs - see "[Interrupts](#page-256-0)".

The Event Log status can be output directly on a GPIO pin as an external indication of the Event Logger. See "[General](#page-244-0)  [Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

The Event Log NOT\_EMPTY status can also be selected as a 'Start' trigger for [DSP](#page-126-0) firmware execution. See "DSP [Firmware Control](#page-126-0)" for further details.



The Event Logger control registers are described i[n Table 33.](#page-152-0)























<span id="page-152-0"></span>**Table 33 Event Logger (EVENTLOGn) Control** 

A list of the valid input sources for the Event Loggers is provided in [Table 34.](#page-153-0)

The "EDGE" type noted is coded as "S" (single edge) or "D" (dual edge). Note that a single-edge input source will only provide valid input to the Event Logger in the default (Rising Edge Triggered) polarity.

It is advised to take care when enabling IRQ1 or IRQ2 as an input source for the Event Loggers; a recursive loop, where the IRQ signal is also an output from the same Event Logger, must be avoided.





| ID  | <b>DESCRIPTION</b> | <b>EDGE</b> | ID  | <b>DESCRIPTION</b> | <b>EDGE</b> | ID  | <b>DESCRIPTION</b> | <b>EDGE</b> |
|-----|--------------------|-------------|-----|--------------------|-------------|-----|--------------------|-------------|
| 136 | asrc1 in1 lock     | D           | 280 | gpio25             | D           | 416 | dsp1_start1        | S           |
| 137 | asrc1 in2 lock     | D           | 281 | gpio26             | D           | 417 | dsp2_start1        | $\mathsf S$ |
| 138 | asrc2 in1 lock     | D           | 282 | gpio27             | D           | 418 | dsp3_start1        | S           |
| 139 | asrc2 in2 lock     | D           | 283 | gpio28             | D           | 419 | dsp4_start1        | S           |
| 160 | dsp_irq1           | S           | 284 | gpio29             | D           | 420 | dsp5_start1        | $\mathsf S$ |
| 161 | dsp_irq2           | $\mathbf S$ | 285 | gpio30             | D           | 421 | dsp6 start1        | $\mathbf S$ |
| 162 | dsp_irq3           | S           | 286 | gpio31             | D           | 422 | dsp7_start1        | S           |
| 163 | dsp_irq4           | $\mathbb S$ | 287 | gpio32             | D           | 432 | dsp1_start2        | S           |
| 164 | dsp_irq5           | $\mathbf S$ | 288 | gpio33             | D           | 433 | dsp2_start2        | $\mathsf S$ |
| 165 | dsp_irq6           | $\mathbb S$ | 289 | gpio34             | D           | 434 | dsp3_start2        | S           |
| 166 | dsp_irq7           | $\mathbb S$ | 290 | gpio35             | D           | 435 | dsp4_start2        | $\mathbf S$ |
| 167 | dsp_irq8           | $\mathbf S$ | 291 | gpio36             | D           | 436 | dsp5_start2        | $\mathsf S$ |
| 168 | dsp_irq9           | $\mathbb S$ | 292 | gpio37             | D           | 437 | dsp6_start2        | S           |
| 169 | dsp_irq10          | $\mathbf S$ | 293 | gpio38             | D           | 438 | dsp7_start2        | $\mathbf S$ |
| 170 | dsp_irq11          | $\mathbb S$ | 294 | gpio39             | D           | 448 | dsp1 start         | S           |
| 171 | dsp_irq12          | $\mathbf S$ | 295 | gpio40             | D           | 449 | dsp2_start         | $\mathbf S$ |
| 172 | dsp_irq13          | S           | 320 | Timer1             | S           | 450 | dsp3 start         | $\mathsf S$ |
| 173 | dsp_irq14          | S           | 321 | Timer <sub>2</sub> | S           | 451 | dsp4_start         | $\mathbf S$ |
| 174 | dsp_irq15          | $\mathbf S$ | 322 | Timer <sub>3</sub> | S           | 452 | dsp5_start         | $\mathsf S$ |
| 175 | dsp_irq16          | $\mathbb S$ | 323 | Timer4             | S           | 453 | dsp6_start         | S           |
| 176 | hp1l_sc            | S           | 324 | Timer <sub>5</sub> | S           | 454 | dsp7_start         | S           |
| 177 | hp1r_sc            | $\mathbb S$ | 325 | Timer <sub>6</sub> | S           | 464 | dsp1_busy          | D           |
| 178 | hp2l_sc            | $\mathbf S$ | 326 | Timer7             | S           | 465 | dsp2_busy          | D           |
| 179 | hp2r_sc            | $\mathbf S$ | 327 | Timer <sub>8</sub> | S           | 466 | dsp3_busy          | D           |
| 180 | hp3l_sc            | $\mathbb S$ | 336 | event1 not empty   | S           | 467 | dsp4_busy          | D           |
| 181 | hp3r_sc            | $\mathbf S$ | 337 | event2_not_empty   | S           | 468 | dsp5_busy          | D           |
| 182 | spkoutl short      | D           | 338 | event3_not_empty   | S           | 469 | dsp6_busy          | D           |
| 183 | spkoutr short      | D           | 339 | event4_not_empty   | S           | 470 | dsp7_busy          | D           |
| 224 | spk shutdown       | D           | 340 | event5 not empty   | S           | 480 | mif1 done          | S           |
| 225 | spk overheat       | S           | 341 | event6 not empty   | S           | 481 | mif2_done          | S           |
| 226 | spk overheat warn  | S           | 342 | event7_not_empty   | S           | 482 | mif3 done          | S           |
| 256 | gpio1              | D           | 343 | event8 not empty   | S           | 496 | mif1 block         | S           |
| 257 | gpio2              | D           | 352 | event1 full        | S           | 497 | mif2_block         | S           |
| 258 | gpio3              | D           | 353 | event2 full        | S           | 498 | mif3 block         | S           |

<span id="page-153-0"></span>**Table 34 Event Logger Input Sources** 



#### **GENERAL PURPOSE TIMERS**

The CS47L85 incorporates 8 general purpose timers, which support a wide variety of possible uses. In particular, these timers provide essential support for the sensor hub capability. The timers allow time stamp information to be associated with external sensor activity, and other system events, enabling real time data to be more easily integrated into user applications. The timers allow many advanced functions to be implemented with a high degree of autonomy from a host processor.

The timers can use either internal system clocks, or external clock signals, as a reference. The selected reference is scaled down, using configurable dividers, to the required clock count frequency.

The reference clock for each Timer is selected using TIMERn\_REFCLK\_SRC, (where 'n' identifies the applicable Timer, 1 through to 8).

If SYSCLK, ASYNCCLK, or DSPCLK is selected, then a lower clock frequency, derived from the applicable system clock, can be selected using the TIMERn\_REFCLK\_FREQ\_SEL register. The applicable division ratio is determined automatically, assuming the respective clock source has been correctly configured as described in the "[Clocking and](#page-286-0)  [Sample Rates](#page-286-0)" section.

If any source other than DSPCLK is selected, then the clock can be further divided using the TIMERn\_REFCLK\_DIV register. Division ratios in the range 1 to 128 can be selected.

Note that, if DSPCLK is enabled, then the CS47L85 will synchronise the selected reference clock to DSPCLK. As a result of this, if a non-DSPCLK is selected as source, the following additional constraints must be observed: the reference clock frequency (after TIMERn\_REFCLK\_FREQ\_SEL and after TIMERn\_REFCLK\_DIV) must be less than DSPCLK / 3, and must be less than 12MHz; it must also be close to 50% duty cycle. The TIMERn\_REFCLK\_DIV register can be used to ensure that these criteria are met.

One final division, controlled by TIMERn\_PRESCALE, determines the Timer count frequency. This register is valid for all clock reference sources; division ratios in the range 1 to 128 can be selected. The output from this division corresponds to the frequency at which the TIMERn\_COUNT registers are incremented (or decremented).

The maximum count value of the Timer is determined by the TIMERn MAX COUNT field. This is the final count value (when counting up), or the initial count value (when counting down). The current value of the Timer counter can be read from the TIMERn\_CUR\_COUNT field.

The Timer is started by writing '1' to the TIMERn\_START bit. Note that, if the Timer is already running, it will re-start from its initial value. The Timer is stopped by writing '1' to the TIMERn STOP bit. The count direction (up or down) is selected using the TIMERn\_DIR bit.

The TIMERn\_CONTINUOUS bit selects whether the Timer automatically re-starts after the 'end of count' condition has been reached. The TIMERn\_RUNNING\_STS indicates whether the Timer is running, or if it has stopped.

Note that the Timers should be stopped before making any changes to the respective configuration registers. The Timer configuration should only be changed when TIMERn\_RUNNING\_STS=0.

The reference clock for each Timer should be configured and enabled before starting the Timer, and whenever the Timer is running. If the reference clock is interrupted while the Timer is running, the Timer operation pauses, and resumes again when the clock restarts. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring SYSCLK or DSPCLK while DSP peripherals are enabled).

The Timer status is an input to the Interrupt control circuit and can be used to trigger an Interrupt event after the final count value is reached - see "[Interrupts](#page-256-0)". Note that the Interrupt does not occur immediately when the final count value is reached; the Interrupt is triggered at the point when the next update to the Timer count value would be due.

The Timer status can be output directly on a GPIO pin as an external indication of the Timer activity. See "[General](#page-244-0)  [Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

The Timers can be used as a Watchdog function to trigger a shutdown of the Class D speaker drivers. See "[Thermal](#page-340-0)  [Shutdown and Short Circuit Protection](#page-340-0)" to configure this function.

The Timer block is illustrated in [Figure 44.](#page-155-0)





<span id="page-155-0"></span>**Figure 44 General Purpose Timer** 

The Timer control registers are described i[n Table 35.](#page-157-0) 











<span id="page-157-0"></span>**Table 35 General Purpose Timer (TIMERn) Control** 



#### **DSP GPIO**

The CS47L85 supports up to 40 GPIO pins, which can be assigned to application-specific functions. There are 8 dedicated GPIO pins, and a further 32 GPIOs that are implemented as alternate functions to a pin-specific capability.

The GPIOs can be used to provide status outputs and control signals to external hardware; the supported functions include Interrupt (IRQ) output, FLL Clock output, Accessory Detection status, and S/PDIF or PWM-coded audio channels. See "[General Purpose Input / Output](#page-244-0)" for further details.

The GPIOs can support miscellaneous logic input and output, interfacing directly with the integrated DSPs, or with the Host Application software. A basic level of I/O functionality is described in the "[General Purpose Input / Output](#page-244-0)" section, under the configuration where GPn\_FN = 001h. (The GPn\_FN register selects the functionality for the respective pin, GPIOn.)

The DSP GPIO function provides an advanced I/O capability, supporting the requirements of the CS47L85 as a multipurpose sensor hub. The DSP GPIO pins are accessed using maskable sets of I/O control registers; this allows the selected combinations of GPIOs to be controlled with ease, regardless of how the allocation of GPIO pins has been implemented in hardware. In a typical use case, one GPIO mask is defined for each DSP, or for each functional process; this provides a highly efficient mechanism for each DSP to independently access the respective input and output signals.

The DSP GPIO function is selected by setting GPn\_FN = 002h for the respective GPIO pin (where 'n' identifies the applicable GPIOn pin).

Each DSP GPIO is controlled using register bits that determine the direction (input/output) and the logic state (0/1) of the pin. These register bits are replicated in 8 control 'sets'; each of the control sets has the capability to determine the logic level of any DSP GPIO.

Mask bits are provided within each control set, to determine which of the control sets has control of each DSP GPIO. To avoid logic contention, a DSP GPIO output must be controlled (unmasked) in a maximum of one control set at any time.

Note that write access to the direction control bits (DSPGPn\_SETx\_DIR) and level control bits (DSPGPn\_SETx\_LVL) is only valid when the channel (DSPGPn) is unmasked in the respective control set. Register writes to these fields will be implemented for the unmasked DSP GPIOs, and will be ignored in respect of the masked DSP GPIOs. Note that the level control bits (DSPGPn\_SETx\_LVL) are provide output level control only; they cannot be used for input readback.

The logic level of the unmasked DSP GPIO outputs in any control set are typically configured using a single register write. (GPIOs 1 to 32 are set in a single operation; a separate register write is required for GPIOs 33 to 40.) Writing to these registers will determine the logic level of the unmasked DSP GPIOs in that set only; all other outputs are unaffected.

Status bits are provided, for readback of DSP GPIO inputs. There is only one set of status bits, indicating the logic level of every input or output pin that is configured as a DSP GPIO. (Note that, for any pin configured as a GPIO input, with GPn FN = 001h, the applicable DSPGPn STS bit will also provide valid readback of the pin status.)

The status bits will also indicate the logic level of the DSP GPIO outputs. The respective pins are driven as outputs if configured as a DSP GPIO output, and unmasked in one of the control sets. Note that a DSP GPIO will continue to be driven as an output, even if the mask bit is subsequently asserted in that set. The pin will only cease to be driven if it is configured as a DSP GPIO input, and is unmasked in one of the control sets, or else if the pin is configured as an input, under a different GPn\_FN register selection.

The DSP GPIO functions are implemented alongside the 'standard' GPIO capability, providing an alternative method of maskable I/O control for all of the GPIO pins. The DSP GPIO control bits in the register map are implemented in a manner that supports efficient read/write access for multiple GPIOs at once.

The DSP GPIO logic is illustrated in [Figure 45](#page-159-0), also showing the control registers that are common to the 'standard' GPIO.

The DSP GPIO function is selected by setting GPn\_FN = 002h for the respective GPIO pin. Integrated pull-up and pulldown resistors are provided on each of the GPIO pins, which are also valid for DSP GPIO function. A 'bus keeper' function is supported on the GPIO pins; this is enabled using the respective pull-up and pull-down control bits. The bus keeper function holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tri-stated). See [Table 94](#page-246-0) for details of the GPIO pull-up and pull-down control bits.





<span id="page-159-0"></span>**Figure 45 DSP GPIO Control** 

The control registers associated with the DSP GPIO are described in [Table 36.](#page-163-0)

















<span id="page-163-0"></span>**Table 36 DSP GPIO Control** 



### **AMBIENT NOISE CANCELLATION**

The Cirrus Logic Ambient Noise Cancellation (ANC) processor within the CS47L85 provides the capability to improve the intelligibility of a voice call by using destructive interference to reduce the acoustic energy of the ambient sound. The stereo ANC capability supports a wide variety of headset/handset applications.

The ANC processor is configured using parameters that are determined during product development and downloaded to the CS47L85. The configuration settings are specific to the acoustic properties of the target application. The primary acoustic elements in an application are typically the microphones and the speaker, but other components such as the plastics and the PCBs also have significant importance to the acoustic coefficient data.

Note that the ANC configuration parameters are application-specific, and must be recalculated following any change in the design of the acoustic elements of that application. Any mismatch between the acoustic coefficient data and the target application will give inferior ANC performance.

The signal path configuration settings are adjusted during product calibration to compensate for component tolerances. Also, calibration allows DC offsets in the earpiece output path to be measured and compensated, thus reducing power consumption and minimising any pops and clicks in the output signal path.

The ANC processor employs stereo digital circuits to process the ambient noise (microphone) signals; the noise input paths (analogue or digital) are selected as described in [Table 6.](#page-66-0) The selected sources are filtered and processed in accordance with the acoustic parameters programmed into the CS47L85. The resulting noise cancellation signals can be mixed with the output signal paths using the register bits described in [Table 73.](#page-208-0)

Noise cancellation is applied selectively to different audio frequency bands; a low frequency limiter ensures that the ANC algorithms deliver noise reduction in the most sensitive frequency bands, without introducing distortion in other frequency bands.

The ANC processor is adaptive to different ambient noise levels in order to provide the most natural sound at the headphone audio output. The stereo ANC signal processing supports a very high level of noise cancellation capability for a wide variety of headset/handset applications. It also incorporates a noise gating function, which ensures that the noise cancellation performance is optimised across a wide range of input signal conditions.

Note that the ANC configuration data is lost whenever the DCVDD power domain is removed; the ANC configuration data must be downloaded to the CS47L85 each time the device is powered up.

The procedure for configuring the CS47L85 ANC functions is tailored to each customer's application; please contact your local Cirrus Logic representative for more details.



### **DIGITAL AUDIO INTERFACE**

The CS47L85 provides four audio interfaces, AIF1, AIF2, AIF3 and AIF4. Each of these is independently configurable on the respective transmit (TX) and receive (RX) paths. AIF1 and AIF2 support up to 8 channels of input and output signal paths; AIF3 and AIF4 support up to 2 channels of input and output signal paths.

The data source(s) for the audio interface transmit (TX) paths can be selected from any of the CS47L85 input signal paths, or from the digital core processing functions. The audio interface receive (RX) paths can be selected as inputs to any of the digital core processing functions or digital core outputs. See "[Digital Core](#page-67-0)" for details of the digital core routing options.

The digital audio interfaces provide flexible connectivity for multiple processors and other audio devices. Typical connections include Applications Processor, Baseband Processor and Wireless Transceiver. Note that the SLIMbus interface also provides digital audio input/output paths, providing options for additional interfaces. A typical configuration is illustrated i[n Figure 46.](#page-165-0) 

The audio interfaces AIF1 and AIF2 are referenced to DBVDD1 and DBVDD2 respectively; interfaces AIF3 and AIF4 are referenced to DBVDD3. This enables the CS47L85 to connect easily between application sub-systems on different voltage domains.



<span id="page-165-0"></span>**Figure 46 Typical AIF Connections** 

In the general case, the digital audio interface uses four pins:

- TXDAT: Data output
- RXDAT: Data input
- BCLK: Bit clock, for synchronisation
- LRCLK: Left/Right data alignment clock

In master interface mode, the clock signals BCLK and LRCLK are outputs from the CS47L85. In slave mode, these signals are inputs, as illustrated below.



Four different audio data formats are supported by the digital audio interface:

- DSP mode A
- DSP mode B
- I2S
- Left Justified

The Left Justified and DSP-B modes are valid in Master mode only (i.e., BCLK and LRCLK are outputs from the CS47L85). These modes cannot be supported in Slave mode.

All four of these modes are MSB first. Data words are encoded in 2's complement format. Each of the audio interface modes is described in the following sections. Refer to the "[Signal Timing Requirements](#page-31-0)" section for timing information.

Two variants of DSP mode are supported - 'Mode A' and 'Mode B'. Mono PCM operation can be supported using the DSP modes.

#### **MASTER AND SLAVE MODE OPERATION**

The CS47L85 digital audio interfaces can operate as a master or slave as shown in [Figure 47](#page-166-0) and [Figure 48.](#page-166-1) The associated control bits are described in "[Digital Audio Interface Control](#page-172-0)".





<span id="page-166-0"></span>**Figure 47 Master Mode**  Figure 48 Slave Mode

<span id="page-166-1"></span>

#### **AUDIO DATA FORMATS**

The CS47L85 digital audio interfaces can be configured to operate in I<sup>2</sup>S, Left-Justified, DSP-A or DSP-B interface modes. Note that Left-Justified and DSP-B modes are valid in Master mode only (i.e., BCLK and LRCLK are outputs from the CS47L85).

The digital audio interfaces also provide flexibility to support multiple 'slots' of audio data within each LRCLK frame. This flexibility allows multiple audio channels to be supported within a single LRCLK frame.

The data formats described in this section are generic descriptions, assuming only one stereo pair of audio samples per LRCLK frame. In these cases, the AIF is configured to transmit (or receive) in the first available position in each frame (i.e., the Slot 0 position).

The options for multi-channel operation are described in the following section ("[AIF Timeslot Configuration](#page-168-0)").

The audio data modes supported by the CS47L85 are described below. Note that the polarity of the BCLK and LRCLK signals can be inverted if required; the following descriptions all assume the default, non-inverted polarity of these signals.

In DSP mode, the left channel MSB is available on either the  $1<sup>st</sup>$  (mode B) or  $2<sup>nd</sup>$  (mode A) rising edge of BCLK following a rising edge of LRCLK. Right channel data immediately follows left channel data. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of the right channel data and the next sample.

In master mode, the LRCLK output will resemble the frame pulse shown in [Figure 49](#page-167-0) and [Figure 50.](#page-167-1) In slave mode, it is possible to use any length of frame pulse less than 1/fs, providing the falling edge of the frame pulse occurs at least one BCLK period before the rising edge of the next frame pulse.





**Figure 49 DSP Mode A Data Format** 

<span id="page-167-0"></span>

<span id="page-167-1"></span>**Figure 50 DSP Mode B Data Format** 

PCM operation is supported in DSP interface mode. CS47L85 data that is output on the Left Channel will be read as mono PCM data by the receiving equipment. Mono PCM data received by the CS47L85 will be treated as Left Channel data. This data may be routed to the Left/Right playback paths using the control fields described in the "[Digital Core](#page-67-0)" section.

In I<sup>2</sup>S mode, the MSB is available on the second rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.



**Figure 51 I2S Data Format (assuming n-bit word length)** 

In Left Justified mode, the MSB is available on the first rising edge of BCLK following a LRCLK transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles before each LRCLK transition.





**Figure 52 Left Justified Data Format (assuming n-bit word length)** 

### <span id="page-168-0"></span>**AIF TIMESLOT CONFIGURATION**

Digital audio interfaces AIF1 and AIF2 support multi-channel operation, with up to 8 channels of input and output in each case. A high degree of flexibility is provided to define the position of the audio samples within each LRCLK frame; the audio channel samples may be arranged in any order within the frame.

AIF3 and AIF4 also provide flexible configuration options, but these interfaces support only 1 stereo input and 1 stereo output path.

Note that, on each interface, all input and output channels must operate at the same sample rate (fs).

Each of the audio channels can be enabled or disabled independently on the transmit (TX) and receive (RX) signal paths. For each enabled channel, the audio samples are assigned to one timeslot within the LRCLK frame.

In DSP modes, the timeslots are ordered consecutively from the start of the LRCLK frame. In I2S and Left-Justified modes, the even-numbered timeslots are arranged in the first half of the LRCLK frame, and the odd-numbered timeslots are arranged in the second half of the frame.

The timeslots are assigned independently for the transmit (TX) and receive (RX) signal paths. There is no requirement to assign every available timeslot to an audio sample; some slots may be unused, if desired. Care is required, however, to ensure that no timeslot is allocated to more than one audio channel.

The number of BCLK cycles within a slot is configurable; this is the Slot Length. The number of valid data bits within a slot is also configurable; this is the Word Length. The number of BCLK cycles per LRCLK frame must be configured; it must be ensured that there are enough BCLK cycles within each LRCLK frame to transmit or receive all of the enabled audio channels.

Examples of the AIF Timeslot Configurations are illustrated in [Figure 53](#page-168-1) t[o Figure 56.](#page-170-0) One example is shown for each of the four possible data formats.

[Figure 53](#page-168-1) shows an example of DSP Mode A format. Four enabled audio channels are shown, allocated to timeslots 0 through to 3.



<span id="page-168-1"></span>



[Figure 54](#page-169-0) shows an example of DSP Mode B format. Six enabled audio channels are shown, with timeslots 4 and 5 unused.



<span id="page-169-0"></span>**Figure 54 DSP Mode B Example** 

[Figure 55 s](#page-169-1)hows an example of I2S format. Four enabled channels are shown, allocated to timeslots 0 through to 3.



<span id="page-169-1"></span>**Figure 55 I2S Example** 



[Figure 56 s](#page-170-0)hows an example of Left Justified format. Six enabled channels are shown.



<span id="page-170-0"></span>**Figure 56 Left Justifed Example** 

### **TDM OPERATION BETWEEN THREE OR MORE DEVICES**

The AIF operation described above illustrates how multiple audio channels can be interleaved on a single TXDAT or RXDAT pin. The interface uses Time Division Multiplexing (TDM) to allocate time periods to each of the audio channels in turn.

This form of TDM is implemented between two devices, using the electrical connections illustrated in [Figure 47](#page-166-0) or [Figure](#page-166-1)  [48.](#page-166-1) 

It is also possible to implement TDM between three or more devices. This allows one CODEC to receive audio data from two other devices simultaneously on a single audio interface, as illustrated i[n Figure 57,](#page-170-1) [Figure 58 a](#page-170-2)n[d Figure 59.](#page-171-0)

The CS47L85 provides full support for TDM operation. The TXDAT pin can be tri-stated when not transmitting data, in order to allow other devices to transmit on the same wire. The behaviour of the TXDAT pin is configurable, to allow maximum flexibility to interface with other devices in this way.

Typical configurations of TDM operation between three devices are illustrated in [Figure 57,](#page-170-1) [Figure 58](#page-170-2) and [Figure 59.](#page-171-0)



**BCLK** LRCLK CS47L85 Processor TXDAT RXDAT BCLK LRCLK CS47L85 or simila CODEC TXDAT RXDAT П p

<span id="page-170-2"></span><span id="page-170-1"></span>**Figure 57 TDM with CS47L85 as Master Figure 58 TDM with Other CODEC as Master** 





<span id="page-171-0"></span>**Figure 59 TDM with Processor as Master** 

#### **Note:**

The CS47L85 is a 24-bit device. If the user operates the CS47L85 in 32-bit mode then the 8 LSBs will be ignored on the receiving side and not driven on the transmitting side. It is therefore recommended to add a pull-down resistor if necessary to the RXDAT line and the TXDAT line in TDM mode.



### <span id="page-172-0"></span>**DIGITAL AUDIO INTERFACE CONTROL**

This section describes the configuration of the CS47L85 digital audio interface paths.

AIF1 and AIF2 support up to 8 input signal paths and up to 8 output signal paths; AIF3 and AIF4 support up to 2 channels of input and output signal paths. The digital audio interfaces can be configured as Master or Slave interfaces; mixed master/slave configurations are also possible.

Each input and output signal path can be independently enabled or disabled. The AIF output (TX) and AIF input (RX) paths use shared BCLK and LRCLK control signals.

The digital audio interface supports flexible data formats, selectable word-length, configurable timeslot allocations and TDM tri-state control.

The audio interfaces can be re-configured whilst enabled, including changes to the LRCLK frame length and the channel timeslot configurations. Care is required to ensure that any 'on-the-fly' re-configuration does not cause corruption to the active signal paths. Wherever possible, it is recommended to disable all channels before changing the AIF configuration.

As noted in the applicable register descriptions, some of the AIF control fields are locked and cannot be updated whilst AIF channels are enabled; this is to ensure continuity of the respective BCLK and LRCLK signals.

### **AIF SAMPLE RATE CONTROL**

The AIF RX inputs may be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core. The AIF TX outputs are derived from the respective output mixers.

The sample rate for each digital audio interface AIFn is configured using the respective AIFn\_RATE register - see Table [22](#page-114-0) within the "[Digital Core](#page-67-0)" section.

Note that sample rate conversion is required when routing the AIF paths to any signal chain that is asynchronous and/or configured for a different sample rate.

#### **AIF PIN CONFIGURATION**

The external connections associated with each digital audio interface (AIF) are implemented on multi-function GPIO pins, which must be configured for the respective AIF functions when required. The AIF connections are pin-specific alternative functions available on specific GPIO pins. See "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins for AIF operation.

Integrated pull-up and pull-down resistors can be enabled on the AIFnLRCLK, AIFnBCLK and AIFnRXDAT pins. This is provided as part of the GPIO functionality, and provides a flexible capability for interfacing with other devices.

Each of the pull-up and pull-down resistors can be configured independently using the register bits described in [Table 94.](#page-246-0) When the pull-up and pull-down resistors are both enabled, the CS47L85 provides a 'bus keeper' function on the respective pin. The bus keeper function holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tri-stated).



### **AIF MASTER / SLAVE CONTROL**

The digital audio interfaces can operate in Master or Slave modes and also in mixed master/slave configurations. In Master mode, the BCLK and LRCLK signals are generated by the CS47L85 when any of the respective digital audio interface channels is enabled. In Slave mode, these outputs are disabled by default to allow another device to drive these pins.

Master mode is selected on the AIFnBCLK pin using the AIFn\_BCLK\_MSTR register bit. In Master mode, the AIFnBCLK signal is generated by the CS47L85 when one or more AIFn channels is enabled.

When the AIFn\_BCLK\_FRC bit is set in BCLK master mode, the AIFnBCLK signal is output at all times, including when none of the AIFn channels is enabled. The AIFn\_BCLK\_FRC bit should be held at 0 if SYSCLK is not enabled. SYSCLK must be present and enabled before setting the AIFn\_BCLK\_FRC bit. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while AIF clock signals are enabled).

The AIFnBCLK signal can be inverted in Master or Slave modes using the AIFn\_BCLK\_INV register.

Master mode is selected on the AIFnLRCLK pin using the AIFn LRCLK MSTR register bit. In Master mode, the AIFnLRCLK signal is generated by the CS47L85 when one or more AIFn channels is enabled.

When the AIFn\_LRCLK\_FRC bit is set in LRCLK master mode, the AIFnLRCLK signal is output at all times, including when none of the AIFn channels is enabled. Note that AIFnLRCLK is derived from AIFnBCLK, and an internal or external AIFnBCLK signal must be present to generate AIFnLRCLK. The AIFn\_LRCLK\_FRC bit should be held at 0 if SYSCLK is not enabled. SYSCLK must be present and enabled before setting the AIFn\_LRCLK\_FRC bit. See "[Clocking and Sample](#page-286-0)  [Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while AIF clock signals are enabled).

The AIFnLRCLK signal can be inverted in Master or Slave modes using the AIFn\_LRCLK\_INV register.

| <b>REGISTER</b><br><b>ADDRESS</b>       | <b>BIT</b>     | <b>LABEL</b>               | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                             |
|-----------------------------------------|----------------|----------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1280<br>(0500h)<br>AIF1 BCL<br>K Ctrl  | $\overline{7}$ | AIF1_BCLK_INV              | $\mathbf{0}$   | AIF1 Audio Interface BCLK Invert<br>$0 = AIF1BCLK$ not inverted<br>$1 = AIF1BCLK$ inverted<br>This bit is locked when AIF1 channels are<br>enabled; it can only be changed when all<br>AIF1 channels are disabled.             |
|                                         | 6              | AIF1 BCLK FRC              | $\mathbf 0$    | AIF1 Audio Interface BCLK Output Control<br>$0 = Normal$<br>1 = AIF1BCLK always enabled in Master<br>mode                                                                                                                      |
|                                         | 5              | AIF1_BCLK_MST<br>R         | $\Omega$       | AIF1 Audio Interface BCLK Master Select<br>$0 = AIF1BCLK$ Slave mode<br>1 = AIF1BCLK Master mode<br>This bit is locked when AIF1 channels are<br>enabled; it can only be changed when all<br>AIF1 channels are disabled.       |
| R1282<br>(0502h)<br>AIF1 Rx<br>Pin Ctrl | $\overline{c}$ | AIF1 LRCLK IN<br>v         | $\Omega$       | AIF1 Audio Interface LRCLK Invert<br>$0 = AIF1LRCLK$ not inverted<br>$1 = AIF1LRCLK$ inverted<br>This bit is locked when AIF1 channels are<br>enabled; it can only be changed when all<br>AIF1 channels are disabled.          |
|                                         | 1              | AIF1 LRCLK FR<br>С         | $\Omega$       | AIF1 Audio Interface LRCLK Output<br>Control<br>$0 = Normal$<br>1 = AIF1LRCLK always enabled in Master<br>mode                                                                                                                 |
|                                         | $\Omega$       | AIF1_LRCLK_MS<br><b>TR</b> | $\mathbf{0}$   | AIF1 Audio Interface LRCLK Master<br>Select<br>$0 = AIF1LRCLK$ Slave mode<br>1 = AIF1LRCLK Master mode<br>This bit is locked when AIF1 channels are<br>enabled; it can only be changed when all<br>AIF1 channels are disabled. |

**Table 37 AIF1 Master / Slave Control** 





**Table 38 AIF2 Master / Slave Control** 







**Table 39 AIF3 Master / Slave Control** 





### **AIF SIGNAL PATH ENABLE**

The AIF1 and AIF2 interfaces support up to 8 input (RX) channels and up to 8 output (TX) channels. Each of these channels can be enabled or disabled using the register bits defined i[n Table 41 a](#page-177-0)n[d Table 42.](#page-178-0) 

The AIF3 and AIF4 interfaces support up to 2 input (RX) channels and up to 2 output (TX) channels. Each of these channels can be enabled or disabled using the register bits defined in [Table 43 a](#page-179-0)n[d Table 44.](#page-179-1) 

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. The AIF signal paths should be kept disabled (AIF*n*TX*m*\_ENA=0, AIF*n*RX*m*\_ENA=0) if SYSCLK is not enabled. The ASYNCCLK may also be required, depending on the path configuration. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring SYSCLK while audio paths are enabled).

The audio interfaces can be re-configured whilst enabled, including changes to the LRCLK frame length and the channel timeslot configurations. Care is required to ensure that this 'on-the-fly' re-configuration does not cause corruption to the active signal paths. Wherever possible, it is recommended to disable all channels before changing the AIF configuration.

As noted in the applicable register descriptions, some of the AIF control fields are locked and cannot be updated whilst AIF channels are enabled; this is to ensure continuity of the respective BCLK and LRCLK signals.

The CS47L85 performs automatic checks to confirm that the SYSCLK and ASYNCCLK frequencies are high enough to support the commanded signal paths and processing functions. If an attempt is made to enable an AIF signal path, and there are insufficient SYSCLK or ASYNCCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)







<span id="page-177-0"></span>**Table 41 AIF1 Signal Path Enable** 







### <span id="page-178-0"></span>**Table 42 AIF2 Signal Path Enable**







<span id="page-179-0"></span>**Table 43 AIF3 Signal Path Enable** 



<span id="page-179-1"></span>**Table 44 AIF4 Signal Path Enable** 

### **AIF BCLK AND LRCLK CONTROL**

The AIFnBCLK frequency is selected by the AIFn\_BCLK\_FREQ register. For each value of this register, the actual frequency depends upon whether AIFn is configured for a 48kHz-related sample rate or a 44.1kHz-related sample rate, as described below.

If AIFn\_RATE<1000 (se[e Table 22\)](#page-114-0), then AIFn is referenced to the SYSCLK clocking domain and the applicable frequency depends upon the SAMPLE\_RATE\_1, SAMPLE\_RATE\_2 or SAMPLE\_RATE\_3 registers.

If AIFn\_RATE≥1000, then AIFn is referenced to the ASYNCCLK clocking domain and the applicable frequency depends upon the ASYNC\_SAMPLE\_RATE\_1 or ASYNC\_SAMPLE\_RATE\_2 registers.

The selected AIFnBCLK rate must be less than or equal to SYSCLK/2, or ASYNCCLK/2, as applicable. See "[Clocking and](#page-286-0)  [Sample Rates](#page-286-0)" for details of SYSCLK and ASYNCCLK domains, and the associated control registers.

The AIFnLRCLK frequency is controlled relative to AIFnBCLK by the AIFn\_BCPF divider.

Note that the BCLK rate must be configured in Master or Slave modes, using the AIFn\_BCLK\_FREQ registers. The LRCLK rate(s) only require to be configured in Master mode.




**Table 45 AIF1 BCLK and LRCLK Control** 





**Table 46 AIF2 BCLK and LRCLK Control** 





**Table 47 AIF3 BCLK and LRCLK Control** 





**Table 48 AIF4 BCLK and LRCLK Control** 



## **AIF DIGITAL AUDIO DATA CONTROL**

The register bits controlling the audio data format, word lengths and slot configurations for AIF1, AIF2, AIF3 and AIF4 are described in [Table 49,](#page-185-0) [Table 50,](#page-186-0) [Table 51](#page-187-0) and [Table 52](#page-188-0) respectively.

Note that Left-Justified and DSP-B modes are valid in Master mode only (i.e., BCLK and LRCLK are outputs from the CS47L85).

The AIFn Slot Length is the number of BCLK cycles in one timeslot within the overall LRCLK frame. The Word Length is the number of valid data bits within each timeslot. (If the word length is less than the slot length, then there will be unused BCLK cycles at the end of each timeslot.) The AIFn word length and slot length is independently selectable for the input (RX) and output (TX) paths.

For each AIF input (RX) and AIF output (TX) channel, the position of the audio data sample within the LRCLK frame is configurable. The \_SLOT registers define the timeslot position of the audio sample for the associated audio channel. Valid selections are Slot 0 upwards. The timeslots are numbered as illustrated in [Figure 53 t](#page-168-0)hrough to [Figure 56.](#page-170-0)

Note that, in DSP modes, the timeslots are ordered consecutively from the start of the LRCLK frame. In I2S and Left-Justified modes, the even-numbered timeslots are arranged in the first half of the LRCLK frame, and the odd-numbered timeslots are arranged in the second half of the frame.







<span id="page-185-0"></span>**Table 49 AIF1 Digital Audio Data Control** 







and the control of the control of the



<span id="page-186-0"></span>**Table 50 AIF2 Digital Audio Data Control** 







<span id="page-187-0"></span>**Table 51 AIF3 Digital Audio Data Control** 





| <b>REGISTER</b><br><b>ADDRESS</b>                          | <b>BIT</b> | <b>LABEL</b>          | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                          |
|------------------------------------------------------------|------------|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>1457</sub><br>(05B1h)<br>AIF4 Fra<br>me Ctrl 1      | 5:0        | AIF4RX1 SLOT<br>[5:0] | 0h             | AIF4 RX Channel 1 Slot position<br>Defines the RX timeslot position of the<br>Channel 1 audio sample<br>Integer (LSB=1); Valid from 0 to 63 |
| R <sub>1458</sub><br>(05B2h)<br>AIF4 Fra<br>me Ctrl 1<br>2 | 5:0        | AIF4RX2 SLOT<br>[5:0] | 1h             | AIF4 RX Channel 2 Slot position<br>Defines the RX timeslot position of the<br>Channel 2 audio sample<br>Integer (LSB=1); Valid from 0 to 63 |

<span id="page-188-0"></span>**Table 52 AIF4 Digital Audio Data Control** 

## **AIF TDM AND TRI-STATE CONTROL**

The AIFn output pins are tri-stated when the AIFn\_TRI register is set. Note that this function only affects output pins that have been configured for the respective AIFn function. Any GPIO pin that is configured for a different function will not be affected by the AIFn\_TRI register. See "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins.

Under default conditions, the AIFnTXDAT output is held at logic 0 when the CS47L85 is not transmitting data (i.e., during timeslots that are not enabled for output by the CS47L85). When the AIFnTX\_DAT\_TRI register is set, the CS47L85 tristates the respective AIFnTXDAT pin when not transmitting data, allowing other devices to drive the AIFnTXDAT connection.



**Table 53 AIF1 TDM and Tri-State Control** 



**Table 54 AIF2 TDM and Tri-State Control** 





**Table 55 AIF3 TDM and Tri-State Control** 



**Table 56 AIF4 TDM and Tri-State Control** 



## **SLIMBUS INTERFACE**

The SLIMbus protocol is highly configurable and adaptable, supporting multiple audio signal paths, and mixed sample rates simultaneously. It also supports control messaging and associated communications between devices.

### **SLIMBUS DEVICES**

The SLIMbus components comprise different device classes (Manager, Framer, Interface, Generic). Each component on the bus has an Interface Device, which provides bus management services for the respective component. One or more components on the bus will provide Manager and Framer Device functions; the Manager has the capabilities to administer the bus, whilst the Framer is responsible for driving the CLK line and for driving the DATA required to establish the Frame Structure on the bus. Note that only one Manager and one Framer Device will be active at any time. The Framer function can be transferred between Devices when required. Generic Devices provide the basic SLIMbus functionality for the associated Port(s), and for the Transport Protocol by which audio signal paths are established on the bus.

## **SLIMBUS FRAME STRUCTURE**

The SLIMbus bit stream is formatted within a defined structure of Cells, Slots, Subframes, Frames, and Superframes:

- A single data bit is known as a Cell
- 4 Cells make a Slot
- 192 Slots make a Frame
- 8 Frames make a Superframe

The bit stream structure is configurable to some extent, but the Superframe definition always comprises 1536 slots. The transmitted/received bit rate is not fixed; it can be configured according to system requirements, and can be changed dynamically without interruption to active audio paths.

The SLIMbus CLK frequency (also the bus bit rate) is defined by a *Root Frequency (RF)* and a *Clock Gear (CG)*. In the top Clock Gear (Gear 10), the CLK frequency is equal to the Root Frequency. Each reduction in the Clock Gear halves the CLK frequency, and doubles the duration of the Superframe.

The SLIMbus bandwidth will typically comprise Control space (for bus messages, synchronisation etc.) and Data space (for audio paths). The precise allocation is configurable, and can be entirely Control space, if required.

The Subframe definition comprises the number of Slots per Subframe (6, 8, 24 or 32 Slots), and the number of these Slots (per Subframe) allocated as Control space. The applicable combination of Subframe length and Control space width are defined by the *Subframe Mode (SM)* parameter.

The SLIMbus Frame always comprises 192 Slots, regardless of the Subframe definition. A number of Slots are allocated to Control space, as noted above; the remaining Slots are allocated to Data space. Some of the Control space is required for Framing Information and for the Guide Channel (described below); the remainder of the Control space are allocated to the Message Channel.

### **CONTROL SPACE**

Framing Information is provided in Slots 0 and 96 of every Frame. Slot 0 contains a 4-bit synchronisation code; Slot 96 contains the 32-bit Framing Information, transmitted 4 bits at a time over the 8 Frames that make up the SLIMbus Superframe. The Clock Gear, Root Frequency, Subframe configuration, along with some other parameters, are encoded within the Framing Information.

The Guide Channel occupies two Slots within Frame 0. This provides the necessary information for a SLIMbus component to acquire and verify the frame synchronisation. The Guide Channel occupies the first two Control space Slots within the first Frame of the bit stream, excluding the Framing Information Slots. Note that the exact Slot allocation will depend upon the applicable Subframe mode.

The Message Channel is allocated all of the Control space not used by the Framing Information or the Guide Channel. The Message Channel enables SLIMbus devices to communicate with each other, using a priority-based mechanism defined in the MIPI specification.

Messages may be broadcast to all devices on the bus, or can be addressed to specific devices using their allocated *Logical Address (LA)* or *Enumeration Address (EA)*. Note that, device-specific messages are directed to a particular device (i.e., Manager, Framer, Interface or Generic) within a component on the bus.



### **DATA SPACE**

The Data space can be organised into a maximum of 256 Data Channels. Each Channel, identified by a unique *Channel Number (CN)*, is a stream of one or more contiguous Slots, organised in a consistent data structure that repeats at a fixed interval.

A Data Channel is defined by its *Segment Length (SL)* (number of contiguous Slots allocated), Segment Interval (spacing between the first Slots of successive Segments), and Segment Offset (the Slot Number of the first allocated Slot within the Superframe). The Segment Interval and Segment Offset are collectively defined by a *Segment Distribution (SD)*, by which the SLIMbus Manager may configure (or re-configure) any Data Channel.

Each Segment may comprise TAG, AUX and DATA portions. Any of these portions may be 0-length; the exact composition depends on the *Transport Protocol (TP)* for the associated Channel (see below). The DATA portion must be wide enough to accommodate one full word of the Data Channel contents (data words cannot be spread across multiple segments).

The Segment Interval for each Data Channel represents the minimum spacing between consecutive data samples for that Channel. (Note - the minimum spacing applies if every allocated segment is populated with new data; in many cases, additional bandwidth is allocated, as described below, and not every allocated segment is used.)

The Segment Interval gives rise to Segment Windows for each Data Channel, aligned to the start of every Superframe. The Segment Window boundaries define the times within which each new data sample must be buffered, ready for transmission - adherence to these fixed boundaries allows Slot allocations to be moved within a Segment Window, without altering the signal latency. The Segment Interval may be either shorter or longer than the Frame length, but there is always an integer number of Segment Windows per Superframe.

The *Transport Protocol (TP)* defines the flow control or handshaking method used by the Ports associated with a Data Channel. The applicable flow control mode(s) depend on the relationship between the audio sample rate (flow rate) and the SLIMbus CLK frequency. If the two rates are synchronised and integer-related, then no flow control is needed; in other cases, the flow may be regulated by the use of a 'Presence' bit. The Presence bit can either be set by the source Device ('pushed' protocol), or by the sink Device ('pulled' protocol).

The Data Channel structure is defined in terms of the *Transport Protocol (TP)*, *Segment Distribution (SD)*, and the *Segment Length (SL)* parameters. Each of these is described above.

The Data Channel content definition includes a *Presence Rate (PR)* parameter (describing the nominal sample rate for the audio channel) and a *Frequency Locked (FL)* bit (identifying whether the data source is synchronised to the SLIMbus CLK). The *Data Length (DL)* parameter defines the size of each data sample (number of Slots). The *Auxiliary Bits Format (AF)* and *Data Type (DT)* parameters provide support for non-PCM encoded data channels; the *Channel Link (CL)* parameter is an indicator that channel CN is related to the previous channel, CN-1.

For a given Root Frequency and Clock Gear, the *Segment Length (SL)* and *Segment Distribution (SD)* parameters define the amount of SLIMbus bandwidth that is allocated to a given Data Channel. The minimum bandwidth requirements of a Data Channel are represented by the *Presence Rate (PR)* and *Data Length (DL)* parameters. The allocated SLIMbus bandwidth must be equal to or greater than the bandwidth of the data to be transferred.

The Segment Interval defines the repetition rate of the SLIMbus Slots allocated to consecutive data samples for a given Data Channel. The *Presence Rate (PR)* is the nominal sample rate of the audio path. The Segment Rate (determined by the Segment Interval) must be equal to or greater than the Presence Rate for a given data channel. The following constraints must be observed, when configuring a SLIMbus channel:

- If Pushed or Pulled Transport Protocol is selected, then Segment Rate must be greater than the Presence Rate, to ensure samples are not dropped as a result of clock drift.
- If Isochronous Transport Protocol is selected, the Segment Rate must be equal to the Presence Rate. Isochronous Transport Protocol should only be selected if the data source is frequency-locked to the SLIMbus CLK (ie. the data source is synchronised to the SLIMbus Framer device).



## **SLIMBUS CONTROL SEQUENCES**

This section describes the messages and general protocol associated with most aspects of the SLIMbus system.

Note that the SLIMbus specification permits some flexibility in Core Message support for different components. See "[SLIMbus Interface Control](#page-194-0)" for details of which message(s) are supported on each of the SLIMbus devices that are present on the CS47L85.

#### **DEVICE MANAGEMENT & CONFIGURATION**

This section describes the SLIMbus messages associated with configuring all devices on the SLIMbus interface.

When the SLIMbus interface starts up, it is required that one (and only one) of the components provides the Manager and Framer Device functions. Other devices can request connection to the bus after they have gained synchronisation.

The **REPORT\_PRESENT (DC, DCV)** message may be issued by devices attempting to connect to the bus. The payload of this message contains the *Device Class (DC)* and *Device Class Version (DCV)* parameters, describing the type of device that is attempting to connect. This message may be issued autonomously by the connecting device, or else in response to a **REQUEST SELF ANNOUNCEMENT** message from the Manager Device.

After positively acknowledging the REPORT PRESENT message, the Manager Device will then issue the **ASSIGN\_LOGICAL\_ADDRESS (LA)** message to allow the other device to connect to the bus. The payload of this message contains the *Logical Address (LA)* parameter only; this is the unique address by which the connected device will send and receive SLIMbus messages. The device is then said to be 'enumerated'.

Once a device has been successfully connected to the bus, the Logical Address (LA) parameter can be changed at any time using the **CHANGE\_LOGICAL\_ADDRESS (LA)** message.

The RESET DEVICE message commands an individual SLIMbus device to perform its reset procedure. As part of the reset, all associated ports will be reset, and any associated Data Channels will be cancelled. Note that, if the RESET\_DEVICE command is issued to an Interface Device, it will cause a Component Reset (i.e., all Devices within the associated component are reset). Under a Component Reset, every associated Device will release its Logical Address, and the Component will become disconnected from the bus.

### **INFORMATION MANAGEMENT**

A memory map of Information Elements is defined for each Device. This is arranged in 3 x 1kByte blocks, comprising Core Value elements, Device Class-specific Value elements, and User Value elements respectively, as described in the MIPI specification. Note that the contents of the User Information portion for each CS47L85 SLIMbus Device are reserved.

Read/Write access is implemented using the messages described below. Specific elements within the Information Map are identified using the *Element Code (EC)* parameter. In the case of Read access, a unique *Transaction ID (TID)* is assigned to each message relating to a particular read/write request.

The **REQUEST\_INFORMATION (TID, EC)** message is used to instruct a device to respond with the indicated information. The payload of this message contains the *Transaction ID (TID)* and the *Element Code (EC)*.

The **REQUEST\_CLEAR\_INFORMATION (TID, EC, CM)** message is used to instruct a device to respond with the indicated information, and also to clear all, or parts, of the same information slice. The payload of this message contains the *Transaction ID (TID), Element Code (EC)*, and *Clear Mask (CM)*. The Clear Mask field is used to select which element(s) are to be cleared as part of the instruction.

The REPLY INFORMATION (TID, IS) message is used to provide readback of a requested parameter. The payload of this message contains the *Transaction ID (TID)* and the *Information Slice (IS)*. The Information Slice byte(s) contain the value of the requested parameter.

The **CLEAR\_INFORMATION (EC, CM)** message is used to clear all, or parts, of the indicated information slice. The payload of this message contains the *Element Code (EC)* and *Clear Mask (CM)*. The Clear Mask field is used to select which element(s) are to be cleared as part of the instruction.

The **REPORT\_INFORMATION (EC, IS)** message is used to inform other devices about a change in a specified element in the Information Map. The payload of this message contains the *Element Code (EC)* and the *Information Slice (IS)*. The Information Slice byte(s) contain the new value of the applicable parameter.



### **VALUE MANAGEMENT (INCLUDING REGISTER ACCESS)**

A memory map of Value Elements is defined for each Device. This is arranged in 3 x 1kByte blocks, comprising Core Value elements, Device Class-specific Value elements, and User Value elements respectively, as described in the MIPI specification. These elements are typically parameters used to configure Device behaviour.

The User Value elements of the Interface Device are used on CS47L85 to support Read/Write access to the Register Map. Details of how to access specific registers are described in the "[SLIMbus Interface Control](#page-194-0)" section.

Note that, with the exception of the User Value elements of the Interface Device, the contents of the User Value portion for each CS47L85 SLIMbus Device are reserved.

Read/Write access is implemented using the messages described below. Specific elements within the Value Map are identified using the *Element Code (EC)* parameter. In the case of Read access, a unique *Transaction ID (TID)* is assigned to each message relating to a particular read/write request.

The **REQUEST VALUE (TID, EC)** message is used to instruct a device to respond with the indicated information. The payload of this message contains the *Transaction ID (TID)* and the *Element Code (EC)*.

The **REPLY\_VALUE (TID, VS)** message is used to provide readback of a requested parameter. The payload of this message contains the *Transaction ID (TID)* and the *Value Slice (VS)*. The Value Slice byte(s) contain the value of the requested parameter.

The CHANGE VALUE (EC, VU) message is used to write data to a specified element in the Value Map. The payload of this message contains the *Element Code (EC)* and the *Value Update (VU)*. The Value Update byte(s) contain the new value of the applicable parameter.

## **FRAME & CLOCKING MANAGEMENT**

This section describes the SLIMbus messages associated with changing the Frame or Clocking configuration. One or more configuration messages may be issued as part of a Reconfiguration Sequence; all of the updated parameters become active at once, when the Reconfiguration boundary is reached.

The BEGIN\_RECONFIGURATION message is issued to define a Reconfiguration Boundary point: subsequent NEXT<sup>\*</sup> messages will become active at the first valid Superframe boundary following receipt of the **RECONFIGURE\_NOW** message. (A valid boundary must be at least two Slots after the end of the RECONFIGURE\_NOW message.) Both of these messages have no payload content.

The **NEXT ACTIVE FRAMER (LAIF, NCo, NCi)** message is used to select a new device as the active Framer. The payload of this message includes the *Logical Address, Incoming Framer (LAIF)*. Two other fields (NCo, NCi) define the number of clock cycles for which the CLK line shall be inactive during the handover.

The **NEXT SUBFRAME\_MODE (SM)** and **NEXT\_CLOCK\_GEAR (CG)** messages are used to re-configure the SLIMbus clocking or framing definition. The payload of each is the respective *Subframe Mode (SM) or Clock Gear (CG)* respectively.

The **NEXT\_PAUSE\_CLOCK (RT)** message instructs the active Framer to pause the bus. The payload of the message contains the Restart Time (RT), which indicates whether the interruption is to be of a specified time and/or phase duration.

The **NEXT\_RESET\_BUS** message instructs all components on the bus to be reset. In this case, all Devices on the bus are reset and are disconnected from the bus. Subsequent re-connection to the bus follows the same process as when the bus is first initialised.

The **NEXT SHUTDOWN BUS** message instructs all devices that the bus is to be shut down.

### **DATA CHANNEL CONFIGURATION**

This section describes the procedure for configuring a SLIMbus Data Channel. Note that the Manager Device is responsible for allocating the available bandwidth as required for each Data Channel.

The **CONNECT SOURCE (PN, CN)** and **CONNECT SINK (PN, CN)** messages are issued to the respective devices, defining the Port(s) between which a Data Channel is to be established. Note that multiple destinations (sinks) can be configured for a channel, if required. The payload of each message contains the *Port Number (PN)* and the *Channel Number (CN)* parameters.

The **BEGIN\_RECONFIGURATION** message is issued to define a Reconfiguration Boundary point: subsequent NEXT\_\* messages will become active at the first valid Superframe boundary following receipt of the **RECONFIGURE\_NOW** message. (A valid boundary must be at least two Slots after the end of the RECONFIGURE\_NOW message.)

The **NEXT\_DEFINE\_CHANNEL (CN, TP, SD, SL)** message informs the associated devices of the structure of the Data Channel. The payload of this message contains the *Channel Number (CN)*, *Transport Protocol (TP)*, *Segment Distribution (SD)*, and the *Segment Length (SL)* parameters for the Data Channel.

The **NEXT\_DEFINE\_CONTENT (CN, FL, PR, AF, DT, CL, DL)**, or **CHANGE\_CONTENT (CN, FL, PR, AF, DT, CL, DL)**



message provides more detailed information about the Data Channel contents. The payload of this message contains the *Channel Number (CN)*, *Frequency Locked (FL)*, *Presence Rate (PR)*, *Auxiliary Bits Format (AF)*, *Data Type (DT)*, *Channel Link (CL)*, and *Data Length (DL)* parameters.

The **NEXT\_ACTIVATE\_CHANNEL (CN)** message instructs the channel to be activated at the next Reconfiguration boundary. The payload of this message contains the *Channel Number (CN)* only.

The **RECONFIGURE\_NOW** message completes the Reconfiguration sequence, causing all of the 'NEXT\_' messages since the BEGIN\_RECONFIGURATION to become active at the next valid Superframe boundary. (A valid boundary must be at least two Slots after the end of the RECONFIGURE\_NOW message.)

Active channels can be reconfigured using the **CHANGE\_CONTENT**, **NEXT\_DEFINE\_CONTENT**, or **NEXT\_DEFINE\_CHANNEL** messages. Note that these changes can be effected without interrupting the data channel; the **NEXT\_DEFINE\_CHANNEL**, for example, may be used to change a Segment Distribution, in order to reallocate the SLIMbus bandwidth.

An active channel can be paused using the **NEXT\_DEACTIVATE\_CHANNEL** message, and re-instated using the **NEXT\_ACTIVATE\_CHANNEL** message.

Data channels can be disconnected using the **DISCONNECT\_PORT** or **NEXT\_REMOVE\_CHANNEL** messages. These messages provide equivalent functionality, but use different parameters (PN or CN respectively) to identify the affected signal path.

## <span id="page-194-0"></span>**SLIMBUS INTERFACE CONTROL**

The CS47L85 features a MIPI-compliant SLIMbus interface, providing 8 channels of audio input and 8 channels of audio output. Mixed audio sample rates are supported on the SLIMbus interface. The SLIMbus interface also supports read/write access to the CS47L85 control registers.

The SLIMbus interface on CS47L85 comprises a Generic Device, Framer Device, and Interface Device. A maximum of 16 Ports can be configured, providing up to 8 input (RX) channels and up to 8 output (TX) channels.

The audio paths associated with the SLIMbus interface are described in the "[Digital Core](#page-67-0)" section.

The SLIMbus interface supports read/write access to the CS47L85 control registers, as described later in this section.

The SLIMbus clocking rate and channel allocations are controlled by the Manager Device. The Message Channel and Data Channel bandwidth may be dynamically adjusted according to the application requirements. Note that the Manager Device functions are not implemented on the CS47L85, and these bandwidth allocation requirements are outside the scope of this datasheet.

### **SLIMBUS DEVICE PARAMETERS**

The SLIMbus interface on the CS47L85 comprises three Devices. The Enumeration Address of each Device within the SLIMbus interface is derived from the parameters noted i[n Table 57.](#page-194-1)



<span id="page-194-1"></span>**Table 57 SLIMbus Device Parameters** 

### **SLIMBUS MESSAGE SUPPORT**

The SLIMbus interface on the CS47L85 supports bus messages as noted i[n Table 58.](#page-195-0) 

Additional notes regarding SLIMbus message support are noted below, and also i[n Table 59.](#page-196-0) 







<span id="page-195-0"></span>**Table 58 SLIMbus Message Support** 

S = supported as a Source Device only. D = supported as a Destination Device only.

The CS47L85 SLIMbus component must be reset prior to scheduling a Hardware Reset or Power-On Reset. This can be achieved using the RESET\_DEVICE message (issued to the CS47L85 Interface Device), or else using the NEXT\_RESET\_BUS message.



# **CS47L85**



<span id="page-196-0"></span>**Table 59 SLIMbus Parameter Support** 



## **SLIMBUS PORT NUMBER CONTROL**

The CS47L85 SLIMbus interface supports up to 8 input (RX) channels and up to 8 output (TX) channels. The SLIMbus port numbers for these audio channels are configurable using the registers described in [Table 60.](#page-197-0)



<span id="page-197-0"></span>**Table 60 SLIMbus Port Number Control** 

### **SLIMBUS SAMPLE RATE CONTROL**

The SLIMbus RX inputs may be selected as input to the digital mixers or signal processing functions within the CS47L85 digital core. The SLIMbus TX outputs are derived from the respective output mixers.

The sample rate for each SLIMbus channel is configured using the SLIMRXn\_RATE and SLIMTXn\_RATE registers - see [Table 22](#page-114-0) within the "[Digital Core](#page-67-0)" section.

Note that the SLIMbus interface provides simultaneous support for SYSCLK-referenced and ASYNCCLK-referenced sample rates on different channels. For example, 48kHz and 44.1kHz SLIMbus audio paths can be simultaneously supported.

Sample rate conversion is required when routing the SLIMbus paths to any signal chain that is asynchronous and/or configured for a different sample rate.



## **SLIMBUS SIGNAL PATH ENABLE**

The SLIMbus interface supports up to 8 input (RX) channels and up to 8 output (TX) channels. Each of these channels can be enabled or disabled using the register bits defined in [Table 61.](#page-198-0)

Note that the SLIMbus audio channels can only be supported when the corresponding ports have been enabled by the Manager Device (i.e., in addition to setting the respective enable bits). The status bits in Registers R1527 and R1528 indicate the status of each of the SLIMbus ports.

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. The SLIMbus audio paths should be kept disabled (SLIMRX*n*\_ENA=0, SLIMTX*n*\_ENA=0) if SYSCLK is not enabled. The ASYNCCLK may also be required, depending on the path configuration. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring SYSCLK while audio paths are enabled).



<span id="page-198-0"></span>**Table 61 SLIMbus Signal Path Enable** 



## **SLIMBUS CONTROL REGISTER ACCESS**

Control register access is supported via the SLIMbus interface. Full read/write access to all registers is possible, via the "User Value Elements" portion of the Value Map.

If the SLIMbus interface is used to access the DSP firmware memory registers, then a system clocking constraint must be observed: the DSPCLK frequency, if enabled, must be greater than 1.3 x RF, where RF is the SLIMbus Root Frequency. Note that, if DSPCLK is disabled (DSP CLK ENA=0), or if accessing other areas of the Register Map, the timing constraint is not applicable. See "[DSP Firmware Control](#page-126-0)" for details of the DSP Firmware memory. See "[Clocking and](#page-286-0)  [Sample Rates](#page-286-0)" for details of the DSPCLK signal.

Register Write operations are implemented using the "CHANGE\_VALUE" message. A maximum of two messages may be required, depending on circumstances: the first "CHANGE\_VALUE" message selects the register page (bits [23:8] of the Control Register address); the second message contains the data and bits [7:0] of the register address. The first message may be omitted if the register page is unchanged from the previous Read or Write operation.

The required SLIMbus parameters are described in [Table 62](#page-199-0) and [Table 63,](#page-199-1) for the generic case of writing the value 0xVVVV to control register address 0xYYYYZZ. Note that it is also possible to write blocks of up to 16 bytes (to consecutive register addresses), as described below.



<span id="page-199-0"></span>**Table 62 Register Write Message (1)** 



<span id="page-199-1"></span>**Table 63 Register Write Message (2)** 

Note that the first message may be omitted if its contents are unchanged from the previous CHANGE\_VALUE message sent to the CS47L85.

Write transfers of up to 16 bytes can be configured using the 'Slice Size' parameter in the second message (see [Table 63\)](#page-199-1). Additional 'Value Update' words can be appended to the message in this case, with the applicable data contents. For compatibility with the CS47L85 register map, the selected number of bytes must always be an even number.



When a 2-byte transfer is selected, these bytes are written to the register address 0xYYYYZZ (using the same naming conventions as above). When more than 2 bytes are written in a single transfer, the destination register address is autoincremented as described in [Table 64.](#page-200-0)

Note that, register addresses from R12288 (0x3000) upwards are formatted as 32-bit words. When writing to these addresses, the Slice Size should be a multiple of 4 bytes, and the Byte Address should be aligned with the 32-bit data word boundaries (i.e., an even number). The byte ordering for these register addresses is described in [Table 65.](#page-200-1) 



<span id="page-200-0"></span>**Table 64 SLIMbus Register Write Sequence - 16-bit Register Space (< 0x3000)** 

| <b>REGISTER ADDRESS</b><br>(≥ 0x3000) | <b>BYTE SEQUENCE</b> |
|---------------------------------------|----------------------|
| Base Address (0xYYYYZZ)               | Bytes 4, 3, 2, 1     |
| Base Address + 2                      | Bytes 8, 7, 6, 5     |
| Base Address $+4$                     | Bytes 12, 11, 10, 9  |
| Base Address $+6$                     | Bytes 16, 15, 14, 13 |

<span id="page-200-1"></span>**Table 65 SLIMbus Register Write Sequence - 32-bit Register Space (≥ 0x3000)** 

Register Read operations are implemented using the "CHANGE\_VALUE" and "REQUEST\_VALUE" messages. A maximum of two messages may be required, depending on circumstances: the "CHANGE\_VALUE" message selects the register page (bits [23:8] of the Control Register address); the "REQUEST\_VALUE" message contains bits [7:0] of the register address. The first message may be omitted if the register page is unchanged from the previous Read or Write operation.

The required SLIMbus parameters are described in [Table 66](#page-200-2) and [Table 67,](#page-201-0) for the generic case of reading the contents of control register address 0xYYYYZZ.

The CS47L85 SLIMbus interface supports Register Read operations of 2-bytes (i.e., one 16-bit data word) only. Register addresses from R12288 (0x3000) upwards are formatted as 32-bit words; when reading from these addresses, the 2-byte data slice will represent the 2 lower bytes of the selected 32-bit word. The 2 upper bytes of the respective register can be accessed by adding '2' to the Byte Address value described in [Table 67.](#page-201-0) 



<span id="page-200-2"></span>**Table 66 Register Read Message (1)** 





<span id="page-201-0"></span>**Table 67 Register Read Message (2)** 

Note that the first message may be omitted if its contents are unchanged from the previous CHANGE\_VALUE message sent to the CS47L85.

The CS47L85 will respond to the Register Read commands in accordance with the normal SLIMbus protocols.

Note that the CS47L85 assumes that sufficient Control Space Slots are available in which to provide its response before the next REQUEST\_VALUE message is received. The CS47L85 response is made using a REPLY\_VALUE message; the SLIMbus Manager should wait until the REPLY\_VALUE message has been received before sending the next REQUEST\_VALUE message. If additional REQUEST\_VALUE message(s) are received before the CS47L85 response has been made, then the earlier REQUEST\_VALUE message(s) will be ignored (i.e., only the last REQUEST\_VALUE message will be serviced).

### **SLIMBUS CLOCKING CONTROL**

The clock frequency of the SLIMbus interface is not fixed, and may be set according to the application requirements. The clock frequency can be reconfigured dynamically as required.

The CS47L85 SLIMbus interface includes a Framer Device. When configured as the active Framer, the SLIMbus clock (SLIMCLK) is an output from the CS47L85. At other times, SLIMCLK is an input. The Framer function can be transferred from one device to another; this is known as Framer Handover, and is controlled by the Manager Device.

The supported Root Frequencies in Active Framer mode are 24.576MHz or 22.5792MHz only. At other times, the supported Root Frequencies are as defined in the MIPI Alliance specification for SLIMbus.

Under normal operating conditions, the SLIMbus interface operates with a fixed Root Frequency (RF); dynamic updates to the bus rate are applied using a selectable Clock Gear (CG) function. The Root Frequency and the Clock Gear setting are controlled by the Manager Device; these parameters are transmitted in every SLIMbus superframe to all devices on the bus.

In Gear 10 (the highest Clock Gear setting), the SLIMCLK input (or output) frequency is equal to the Root Frequency. In lower gears, the SLIMCLK frequency is reduced by increasing powers of 2.

The Clock Gear definition is shown in [Table 68.](#page-202-0) Note that 24.576MHz Root Frequency is an example only; other frequencies are also supported.



| <b>CLOCK GEAR</b> | <b>DESCRIPTION</b> | <b>SLIMCLK FREQUENCY</b><br>(assuming 24.576MHz Root Frequency) |
|-------------------|--------------------|-----------------------------------------------------------------|
| 10                | Divide by 1        | 24.576MHz                                                       |
| 9                 | Divide by 2        | 12.288MHz                                                       |
| 8                 | Divide by 4        | 6.144MHz                                                        |
| 7                 | Divide by 8        | 3.072MHz                                                        |
| 6                 | Divide by 16       | 1.536MHz                                                        |
| 5                 | Divide by 32       | 768kHz                                                          |
| 4                 | Divide by 64       | 384kHz                                                          |
| 3                 | Divide by 128      | 192kHz                                                          |
| $\overline{2}$    | Divide by 256      | 96kHz                                                           |
|                   | Divide by 512      | 48kHz                                                           |

<span id="page-202-0"></span>**Table 68 SLIMbus Clock Gear Selection** 

When the CS47L85 is the active Framer, the SLIMCLK output is synchronised to the SYSCLK or ASYNCCLK system clock, as selected by the SLIMCLK\_SRC register bit.

The applicable system clock must be enabled, and configured at the SLIMbus Root Frequency, whenever the CS47L85 is the active Framer. The system clock must not be interrupted or reconfigured if the CS47L85 is the active Framer. See "[Clocking and Sample Rates](#page-286-0)" for details of the SYSCLK and ASYNCCLK system clocks.

When the CS47L85 is not configured as the active Framer device, then the SLIMCLK input can be used to provide a reference source for the Frequency Locked Loops (FLLs). The frequency of this reference is controlled using the SLIMCLK\_REF\_GEAR register, as described i[n Table 69.](#page-202-1)

The SLIMbus clock reference is generated using an adaptive divider on the SLIMCLK input. The divider automatically adapts to the SLIMbus Clock Gear (CG).

Note that, if the Clock Gear (CG) on the bus is lower than the SLIMCLK\_REF\_GEAR, then the selected reference frequency cannot be supported, and the SLIMbus clock reference is disabled.

The SLIMbus clock reference is selected as input to the FLLs using the FLLn\_REFCLK\_SRC registers. See "Clocking and [Sample Rates](#page-286-0)" for details of system clocking and the FLLs.

| <b>REGISTER</b><br><b>ADDRESS</b>                              | <b>BIT</b> | <b>LABEL</b>              | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------|------------|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>1507</sub><br>(05E3h)<br>SLIMbus<br>Framer R<br>ef_Gear | 4          | SLIMCLK_SRC               | $\Omega$       | <b>SLIMbus Clock source</b><br>Selects the SLIMbus reference clock in<br>Active Framer mode.<br>$0 =$ SYSCLK<br>$1 = ASYNCCLK$<br>Note that the applicable clock must be<br>enabled, and configured at the SLIMbus<br>Root Frequency, in Active Framer mode.                                                                                                                                                                                         |
|                                                                | 3:0        | SLIMCLK REF<br>GEAR [3:0] | 4h             | SLIMbus Clock Reference control.<br>Sets the SLIMbus reference clock relative<br>to the SLIMbus Root Frequency (RF).<br>$0h =$ Clock stopped<br>1h = Gear 1 $(RF / 512)$<br>$2h = Gear 2 (RF / 256)$<br>$3h = Gear 3 (RF / 128)$<br>$4h = Gear 4 (RF / 64)$<br>$5h = Gear 5 (RF / 32)$<br>6h = Gear 6 (RF / 16)<br>$7h = Gear 7 (RF / 8)$<br>$8h = Gear 8 (RF / 4)$<br>$9h = Gear 9 (RF / 2)$<br>Ah = Gear 10 $(RF)$<br>All other codes are Reserved |

<span id="page-202-1"></span>**Table 69 SLIMbus Clock Reference Control** 



# **OUTPUT SIGNAL PATH**

The CS47L85 provides six stereo pairs of audio output signal paths. These outputs comprise ground-referenced headphone drivers, differential speaker drivers and digital output interfaces suitable for external speaker drivers. The output signal paths are summarised in [Table 70.](#page-203-0)



<span id="page-203-0"></span>**Table 70 Output Signal Path Summary** 

The analogue output paths incorporate high performance 24-bit sigma-delta DACs.

Under default conditions, the headphone drivers provide a stereo, single-ended output. A mono mode is also available on each headphone output pair, providing a differential (BTL) configuration. The ground-referenced headphone output paths incorporate a common mode feedback path for rejection of system-related noise. These outputs support direct connection to headphone loads, with no requirement for AC coupling capacitors.

The speaker output paths are configured to drive a stereo pair of differential (BTL) outputs. The Class D design offers high efficiency at large signal levels. With a suitable choice of external speaker, the Class D output can drive loudspeakers directly, without any additional filter components.

The digital output paths provide two stereo Pulse Density Modulation (PDM) output interfaces, for connection to external audio devices. A total of four digital output channels are provided.

Digital filters can be enabled in the output signal paths, supporting audiophile-quality DAC playback options. These Hi-Fi filters allow user selection of the preferred characteristics, e.g., linear phase, anti-aliasing or apodizing filter responses.

Digital volume control is available on all outputs (analogue and digital), with programmable ramp control for smooth, glitchfree operation. A configurable noise gate function is available on each of the output signal paths. Any two of the output signal paths may be selected as input to the Acoustic Echo Cancellation (AEC) loopback paths.

The CS47L85 incorporates thermal protection functions, and provides short-circuit detection on the Class D speaker and headphone output paths. The General Purpose Timers (see "[DSP Peripheral Control](#page-139-0)") can also be used as a Watchdog function, to trigger a shutdown of the Class D speaker drivers. For further details, refer to the "[Thermal Shutdown and](#page-340-0)  [Short Circuit Protection](#page-340-0)" section.

The Class D speaker outputs are designed to support monitoring of external loudspeakers, giving real-time feedback for algorithms such as Cirrus Logic's Speaker Protection software, running on one of the DSP cores. This enables loudspeakers to be protected against damage from excessive signal levels and other electro-mechanical constraints. This feature requires additional external component connections, as described later in this document.

The CS47L85 output signal paths are illustrated in [Figure 60.](#page-204-0)





<span id="page-204-0"></span>**Figure 60 Output Signal Paths** 



## **OUTPUT SIGNAL PATH ENABLE**

The output signal paths are enabled using the register bits described in [Table 71.](#page-206-0) The respective bit(s) must be enabled for analogue or digital output on the respective output path(s).

The output signal paths are muted by default. It is recommended that de-selecting the mute should be the final step of the path enable control sequence. Similarly, the mute should be selected as the first step of the path disable control sequence. The output signal path mute functions are controlled using the register bits described i[n Table 76.](#page-215-0) 

The supply rails for outputs (OUT1, OUT2 and OUT3) are generated using an integrated dual-mode Charge Pump, CP1. The Charge Pump is enabled automatically by the CS47L85 when required by the output drivers. See the "[Charge Pumps,](#page-334-0)  [Regulators and Voltage Reference](#page-334-0)" section for further details.

The CS47L85 schedules a pop-suppressed control sequence to enable or disable the OUT1, OUT2 OUT3 and OUT4 signal paths. This is automatically managed in response to setting the respective HPnx\_ENA or SPKOUTx\_ENA register bits. See "[Control Write Sequencer](#page-323-0)" for further details.

The output signal path enable/disable control sequences are inputs to the Interrupt circuit, and can be used to trigger an Interrupt event when a sequence completes. See "[Interrupts](#page-256-0)" for further details.

The system clock, SYSCLK, must be configured and enabled before any audio path is enabled. The output signal paths should be kept disabled (HP*nx*\_ENA=0, SPKOUT*x*\_ENA=0, OUT*nx*\_ENA=0) if SYSCLK is not enabled. The ASYNCCLK may also be required, depending on the path configuration. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks (including requirements for reconfiguring SYSCLK while audio paths are enabled).

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the output signal paths and associated DACs. If an attempt is made to enable an output signal path, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The status bits in Register R1025 and R1030 indicate the status of each of the output signal paths. If an Underclocked Error condition occurs, then these bits provide readback of which signal path(s) have been successfully enabled.







<span id="page-206-0"></span>**Table 71 Output Signal Path Enable** 



### **OUTPUT SIGNAL PATH SAMPLE RATE CONTROL**

The output signal paths are derived from the respective output mixers within the CS47L85 digital core. The sample rate for the output signal paths is configured using the OUT\_RATE register - se[e Table 22](#page-114-0) within the "[Digital Core](#page-67-0)" section.

Note that sample rate conversion is required when routing the output signal paths to any signal chain that is asynchronous and/or configured for a different sample rate.

### **OUTPUT SIGNAL PATH CONTROL**

The SPKCLKn frequency of the PDM output paths (OUT5 and OUT6) is controlled by the respective OUT*n*\_OSR register, as described in [Table 72.](#page-207-0) When the OUT*n*\_OSR bit is set, the audio performance is improved, but power consumption is also increased.

Note that the SPKCLK*n* frequencies noted in [Table 72](#page-207-0) assume that the SYSCLK frequency is a multiple of 6.144MHz (SYSCLK\_FRAC=0). If the SYSCLK frequency is a multiple of 5.6448MHz (SYSCLK\_FRAC=1), then the SPKCLK*n* frequencies will be scaled accordingly.



<span id="page-207-0"></span>**Table 72 SPKCLK Frequency** 

The CS47L85 incorporates a stereo Ambient Noise Cancellation (ANC) processor which can provide noise reduction in many different operating conditions. The noise cancellation signals can be mixed into any of the output signal paths using the \_ANC\_SRC registers, as described in [Table 73.](#page-208-0) See "[Ambient Noise Cancellation](#page-164-0)" for further details of the ANC function.





# **CS47L85**



<span id="page-208-0"></span>**Table 73 Output Signal Path Control** 



### **OUTPUT SIGNAL PATH DIGITAL FILTER CONTROL**

An integrated signal processing engine on the CS47L85 supports digital filter requirements for range of Hi-Fi applications. Preset filter coefficients are held in on-board ROM, and can be configured and enabled as required. The Hi-Fi filters are tailored to specific sample rates, and provide options relating to passband frequency, stopband attenuation, and phase response characteristics.

The filter type is selected using the HIFI\_FIR\_TYPE register field. The available filters are each described i[n Table 74.](#page-209-0) The digital filter can be enabled in any output path, using the respective OUTnx\_HIFI control bits.

Note that only one filter type can be selected at any time, but the applicable filter can be enabled on any number of output paths simultaneously. The supported sample rates for each filter type are noted in [Table 74;](#page-209-0) the selected filter must be consistent with the output sample rate (OUT\_RATE) setting.

The digital filter can be enabled or disabled independently in any output path. A short interruption to the playback if the filter type is changed whilst the Hi-Fi filters are enabled on any output path.



The Hi-Fi digital filters are described i[n Table 74.](#page-209-0) 

<span id="page-209-0"></span>**Table 74 Output Signal Path Digital Filter Types** 

At 48kHz (or 44.1kHz) sample rate, the key parameters of the Hi-Fi digital filters are the stopband attenuation and phase response. The stopband characteristics are noted in [Table 74.](#page-209-0)

The choice between linear phase and minimum phase filters determines time-domain effects of the filter transfer function. Linear phase offers zero group delay, and equal levels of pre- and post-ringing. Minimum phase offers minimum preringing and latency, but higher levels of post-ringing and group delay distortion.

For sample rates above 48kHz, a choice between apodizing and non-apodizing filters is available. Apodizing filters have the capability to reduce time-domain distortion – this can be used to eliminate 'time smear' effects introduced by other filters in the signal chain, provided the other filters have a flat frequency response throughout the apodizing filter's cut-off region. The cut-off (stopband) frequency of the apodizing filters are slightly lower than the respective non-apodizing filter response.



The Hi-Fi digital filter control registers are described i[n Table 75.](#page-210-0) 



<span id="page-210-0"></span>**Table 75 Output Signal Path Digital Filter Control** 



### **OUTPUT SIGNAL PATH DIGITAL VOLUME CONTROL**

A digital volume control is provided on each of the output signal paths, providing -64dB to +31.5dB gain control in 0.5dB steps. An independent mute control is also provided for each output signal path.

Whenever the gain or mute setting is changed, the signal path gain is ramped up or down to the new settings at a programmable rate. For increasing gain (or un-mute), the rate is controlled by the OUT\_VI\_RAMP register. For decreasing gain (or mute), the rate is controlled by the OUT\_VD\_RAMP register. Note that the OUT\_VI\_RAMP and OUT\_VD\_RAMP registers should not be changed while a volume ramp is in progress.

The OUT\_VU bits control the loading of the output signal path digital volume and mute controls. When OUT\_VU is set to 0, the digital volume and mute settings will be loaded into the respective control register, but will not actually change the signal path gain. The digital volume and mute settings on all of the output signal paths are updated when a 1 is written to OUT VU. This makes it possible to update the gain of multiple signal paths simultaneously.

Note that, although the digital volume control registers provide 0.5dB steps, the internal circuits provide signal gain adjustment in 0.125dB steps. This allows a very high degree of gain control, and smooth volume ramping under all operating conditions.

The 0dBFS level of the OUT5/OUT6 digital output paths is not equal to the 0dBFS level of the CS47L85 digital core. The maximum digital output level is -6dBFS (see "[Electrical Characteristics](#page-16-0)"). Under 0dBFS gain conditions, a 0dBFS output from the digital core corresponds to a -6dBFS level in the PDM output.



The digital volume control register fields are described in [Table 76](#page-215-0) and [Table 77.](#page-216-0)





and the control of the control of the control of







and the control of the control of the control of





# **CS47L85**







<span id="page-215-0"></span>**Table 76 Output Signal Path Digital Volume Control**


# **CS47L85**



**Table 77 Output Signal Path Digital Volume Range** 



### **OUTPUT SIGNAL PATH NOISE GATE CONTROL**

The CS47L85 provides a digital noise gate function for each of the output signal paths. The noise gate ensures best noise performance when the signal path is idle. When the noise gate is enabled, and the applicable signal level is below the noise gate threshold, then the noise gate is activated, causing the signal path to be muted.

The noise gate function is enabled using the NGATE\_ENA register, as described in Table 78.

For each output path, the noise gate may be associated with one or more of the signal path threshold detection functions using the NGATE\_SRC register fields. When more than one signal threshold is selected, then the output path noise gate is only activated (i.e., muted) when all of the respective signal thresholds are satisfied.

For example, if the OUT1L noise gate is associated with the OUT1L and OUT1R signal paths, then the OUT1L signal path will only be muted if both the OUT1L and OUT1R signal levels are below the respective thresholds.

The noise gate threshold (the signal level below which the noise gate is activated) is set using NGATE\_THR. Note that, for each output path, the noise gate threshold represents the signal level at the respective output pin(s) - the threshold is therefore independent of the digital volume and PGA gain settings.

Note that, although there is only one noise gate threshold level (NGATE\_THR), each of the output path noise gates may be activated independently, according to the respective signal content and the associated threshold configuration(s).

To prevent erroneous triggering, a time delay is applied before the gate is activated; the noise gate is only activated (i.e., muted) when the output levels are below the applicable signal level threshold(s) for longer than the noise gate 'hold time'. The 'hold time' is set using the NGATE\_HOLD register.

When the noise gate is activated, the CS47L85 gradually attenuates the respective signal path at the rate set by the OUT VD RAMP register (see [Table 76\).](#page-215-0) When the noise gate is de-activated, the output volume increases at the rate set by the OUT\_VI\_RAMP register.







<span id="page-218-0"></span>**Table 78 Output Signal Path Noise Gate Control** 



# **OUTPUT SIGNAL PATH AEC LOOPBACK**

The CS47L85 incorporates two loopback signal paths, which are ideally suited as a reference for Acoustic Echo Cancellation (AEC) processing. Any two of the output signal paths may be selected as the AEC loopback sources.

When configured with suitable DSP firmware, the CS47L85 can provide an integrated AEC capability. The AEC loopback feature also enables convenient hook-up to an external device for implementing the required signal processing algorithms.

The AEC Loopback source is connected after the respective digital volume controls, as illustrated in [Figure 60.](#page-204-0) The AEC Loopback signals can be selected as input to any of the digital mixers within the CS47L85 digital core. The sample rate for the AEC Loopback paths is configured using the OUT\_RATE register - se[e Table 22](#page-114-0) within the "[Digital Core](#page-67-0)" section.

The AEC loopback function is enabled using the AEC*n*\_LOOPBACK\_ENA register bits, (where 'n' identifies the applicable path, AEC1 or AEC2). The source signals for the Transmit Path AEC function are selected using the AEC*n*\_LOOPBACK\_SRC bits.

The CS47L85 performs automatic checks to confirm that the SYSCLK frequency is high enough to support the AEC Loopback function. If an attempt is made to enable this function, and there are insufficient SYSCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

The AEC<sub>n\_ENA\_STS register bits indicate the status of the AEC Loopback functions. If an Underclocked Error condition</sub> occurs, then these bits can provide indication of whether the AEC Loopback function has been successfully enabled.



**Table 79 Output Signal Path AEC Loopback Control** 



### **HEADPHONE OUTPUTS AND MONO MODE**

The headphone drivers can provide a mono differential (BTL) output; this is ideal for driving an earpiece or hearing aid coil. The mono differential (BTL) configuration is selected using the OUTn\_MONO register bits.

When the OUTn\_MONO bit is set, then the respective Right channel output is an inverted copy of the Left channel output signal; this creates a differential output between the respective OUTnL and OUTnR signal paths. The Left and Right channel output drivers must both be enabled in Mono mode; both channels should be enabled simultaneously using the register bits described i[n Table 71.](#page-206-0) 

The mono (BTL) signal paths are illustrated in [Figure 60.](#page-204-0) Note that, in mono configuration, the effective gain of the signal path is increased by 6dB.

The OUT1L and OUT1R output signal paths are associated with the analogue outputs HPOUT1L and HPOUT1R respectively.

The OUT2L and OUT2R output signal paths are associated with the analogue outputs HPOUT2L and HPOUT2R respectively.

The OUT3L and OUT3R output signal paths are associated with the analogue outputs HPOUT3L and HPOUT3R respectively.



**Table 80 Headphone Driver Mono Mode Control** 

The headphone driver outputs HPOUT1L, HPOUT1R, HPOUT2L, HPOUT2R, HPOUT3L and HPOUT3R are suitable for direct connection to external headphones and earpieces. The outputs are ground-referenced, eliminating any requirement for AC coupling capacitors.

The headphone outputs incorporate a common mode, or ground loop, feedback path which provides rejection of systemrelated ground noise. The feedback pins must be connected to ground for normal operation of the headphone outputs.

Note that the feedback pins should be connected to GND close to the respective headphone jack, as illustrated in [Figure](#page-221-0)  [61.](#page-221-0) In mono (differential) mode, the feedback pin(s) should be connected to the ground plane that is physically closest to the earpiece output PCB tracks.

The ground feedback path for HPOUT1L and HPOUT1R is provided via the HPOUT1FB1 or HPOUT1FB2 pins; the applicable connection must be selected using the ACCDET\_SRC register, as described i[n Table 81.](#page-221-1)

The ground feedback path for HPOUT2L and HPOUT2R is provided via the HPOUT2FB pin. No register configuration is required for the HPOUT2FB connection.

The ground feedback path for HPOUT3L and HPOUT3R is provided via the HPOUT3FB pin. No register configuration is required for the HPOUT3FB connection.



# **CS47L85**

| <b>REGISTER</b><br><b>ADDRESS</b> | <b>BIT</b> | LABEL      | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                              |
|-----------------------------------|------------|------------|----------------|---------------------------------------------------------------------------------|
| R659<br>(0293h)                   | 13         | ACCDET SRC | 0              | Accessory Detect / Headphone Feedback<br>pin select                             |
| Accessory<br>Detect M<br>ode 1    |            |            |                | $0 =$ Accessory detect on MICDET1,<br>Headphone ground feedback on<br>HPOUT1FB1 |
|                                   |            |            |                | $1 =$ Accessory detect on MICDET2,<br>Headphone ground feedback on<br>HPOUT1FB2 |

**Table 81 Headphone Output (HPOUT1) Ground Feedback Control** 

<span id="page-221-1"></span>

<span id="page-221-0"></span>**Figure 61 Headphone and Earpiece Connection** 

#### **SPEAKER OUTPUTS (ANALOGUE)**

The speaker driver outputs SPKOUTLP, SPKOUTLN, SPKOUTLP and SPKOUTLN provide two differential (BTL) outputs suitable for direct connection to external loudspeakers. The integrated Class D speaker driver provides high efficiency at large signal levels.

The speaker driver signal paths incorporate a boost function which shifts the signal levels between the AVDD and SPKVDD voltage domains. The boost is pre-configured (+12dB) for the recommended AVDD and SPKVDD operating voltages (see "[Recommended Operating Conditions](#page-15-0)").

Ultra-low leakage and high PSRR allow the speaker supply SPKVDD to be connected directly to a lithium battery. Note that SPKVDDL powers the Left Speaker driver, and SPKVDDR powers the Right Speaker driver; it is assumed that SPKVDDL = SPKVDDR = SPKVDD.

Note that SYSCLK must be present and enabled when using the Class D speaker output; see "[Clocking and Sample](#page-286-0)  [Rates](#page-286-0)" for details of SYSCLK and the associated register control fields.

The OUT4L and OUT4R output signal paths are associated with the analogue outputs SPKOUTLP, SPKOUTLN, SPKOUTLP and SPKOUTLN.

The Class D speaker output is a pulse width modulated signal, and requires external filtering in order to recreate the audio signal. With a suitable choice of external speakers, the speakers themselves can provide the necessary filtering. See "[Applications Information](#page-348-0)" for further information on Class D speaker connections.

The external speaker connection is illustrated in [Figure 62,](#page-222-0) assuming suitable speakers are chosen to provide the PWM filtering.





<span id="page-222-0"></span>**Figure 62 Speaker Connection** 

The speaker output paths are designed to support monitoring of external loudspeakers, giving real-time feedback for algorithms such as Cirrus Logic's Speaker Protection software. Specific external connections are necessary when using this feature, as detailed below.

The Speaker Protection software, implemented on one of the integrated DSP cores, enables loudspeakers to be protected from excessive signal levels and other electro-mechanical constraints. The monitoring circuit enables the operational limits to be continually optimised for the particular loudspeaker and the prevailing conditions. Factors such as cone excursion, resonance, and thermal behaviour of the loudspeaker are modelled in the Speaker Protection software. As a result, the maximum audio output can be achieved, whilst ensuring the loudspeakers are also fully protected from damage.

Separate P/N ground connections are provided for each speaker driver channel; these pins relate to the positive/negative output transistors respectively, to allow comprehensive current monitoring in the output paths, as an input to the speaker protection algorithms.

The external speaker connections, incorporating the output current monitoring requirements, are illustrated in [Figure 63.](#page-222-1) Note that, if output current monitoring is not required on one or more speaker channels, then the respective ground connections should be tied directly to ground on the PCB.



<span id="page-222-1"></span>**Figure 63 Speaker Output Current Monitoring Connections (Speaker Protection)** 

Please contact your local Cirrus Logic representative for further information on the Speaker Protection software.



### **SPEAKER OUTPUTS (DIGITAL PDM)**

The CS47L85 supports a four-channel Pulse Density Modulation (PDM) digital speaker interface; the PDM outputs are associated with the OUT5L, OUT5R, OUT6L and OUT6R output signal paths.

The PDM digital speaker interface comprises two stereo interfaces; the operation of one interface is illustrated in [Figure 64.](#page-223-0)

The external connections associated with the PDM outputs are implemented on multi-function GPIO pins, which must be configured for the respective PDM functions when required. The PDM output connections are pin-specific alternative functions available on specific GPIO pins. See "[General Purpose Input / Output](#page-244-0)" to configure the GPIO pins for the PDM output.

The OUT5L and OUT5R output signal paths are interleaved on the SPKDAT1 output, and clocked using SPKCLK1. The OUT6L and OUT6R output signal paths are interleaved on the SPKDAT2 output, and clocked using SPKCLK2.

Note that the PDM interface supports two different operating modes; these are selected using the SPK1\_FMT and SPK2\_FMT register bits. See "[Signal Timing Requirements](#page-31-0)" for detailed timing information in both modes.

When SPKn FMT = 0 (Mode A), then the Left PDM channel is valid at the rising edge of SPKCLK; the Right PDM channel is valid at the falling edge of SPKCLK.

When SPKn\_FMT = 1 (Mode B), then the Left PDM channel is valid during the low phase of SPKCLK; the Right PDM channel is valid during the high phase of SPKCLK.



<span id="page-223-0"></span>**Figure 64 Digital Speaker (PDM) Interface Timing** 

Clocking for the PDM interface is derived from SYSCLK. Note that the SYSCLK\_ENA register must also be set. See "[Clocking and Sample Rates](#page-286-0)" for further details of the system clocks and control registers.

When the OUT5L or OUT5R output signal path is enabled, the PDM interface clock signal is output on the SPKCLK1 pin.

When the OUT6L or OUT6R output signal path is enabled, the PDM interface clock signal is output on the SPKCLK2 pin.

The output signal paths support normal and high performance operating modes, as described in the "[Output Signal Path](#page-203-0)" section. The SPKCLK*n* frequency is set according to the operating mode of the relevant output path, as described in [Table](#page-223-1)  [82.](#page-223-1) The OUT5\_OSR and OUT6\_OSR register bits are defined i[n Table 73.](#page-208-0) 

Note that the SPKCLK*n* frequencies noted in [Table 82](#page-223-1) and [Table 83](#page-224-0) assume that the SYSCLK frequency is a multiple of 6.144MHz (SYSCLK\_FRAC=0). If the SYSCLK frequency is a multiple of 5.6448MHz (SYSCLK\_FRAC=1), then the SPKCLK*n* frequencies will be scaled accordingly.



<span id="page-223-1"></span>**Table 82 SPKCLK1 Frequency** 

<span id="page-224-0"></span>



**Table 83 SPKCLK2 Frequency** 

The PDM output channels can be independently muted. When muted, the default output on each channel is a DSDcompliant silent stream (0110\_1001b). The mute output code can be programmed to other values if required, using the SPKn\_MUTE\_SEQ register fields. The mute output code can be transmitted MSB-first or LSB-first; this is selectable using the SPK*n*\_MUTE\_ENDIAN register.

Note that the PDM Mute function is not a soft-mute; the audio output is interrupted immediately when the PDM mute is asserted. It is recommended to use the Output Signal Path mute function before applying the PDM mute. See [Table 76 f](#page-215-0)or details of the OUT*n*L\_MUTE and OUT*n*R\_MUTE registers.

The PDM output interface registers are described in [Table 84.](#page-224-1)



<span id="page-224-1"></span>**Table 84 Digital Speaker (PDM) Output Control** 



The digital speaker (PDM) outputs SPKDAT*n* and SPKCLK*n* are intended for direct connection to a compatible external speaker driver. A typical configuration is illustrated in [Figure 65.](#page-225-0)



<span id="page-225-0"></span>**Figure 65 Digital Speaker (PDM) Connection** 



# <span id="page-226-0"></span>**EXTERNAL ACCESSORY DETECTION**

The CS47L85 provides external accessory detection functions which can sense the presence and impedance of external components. This can be used to detect the insertion or removal of an external headphone or headset, and to provide an indication of key/button push events.

Jack insertion is detected using the JACKDET1 and JACKDET2 pins, which must be connected to a switch contact within the jack socket(s). An Interrupt event is generated whenever a jack insertion or jack removal event is detected.

Suppression of pops and clicks caused by jack insertion or removal is provided using the MICDET clamp function. This function can also be used to trigger interrupt events, and/or to trigger the Control Write Sequencer. The integrated General Purpose Switch can be synchronised with the MICDET clamp, to provide additional pop suppression capability.

Microphones, push-buttons and other accessories can be detected via the MICDET1 or MICDET2 pins. The presence of a microphone, and the status of a hookswitch can be detected. This feature can also be used to detect push-button operation.

Headphone impedance can be detected via the HPDETL and HPDETR pins; this can be used to set different gain levels or other configuration settings according to the type of load connected. For example, different settings may be applicable to Headphone or Line output loads.

The MICVDD power domain must be enabled when using the Microphone Detect function. (Note that MICVDD is not required for the Jack Detect or Headphone Detect functions.) The MICVDD power domain is provided using an internal Charge Pump (CP2) and LDO Regulator (LDO2). See "[Charge Pumps, Regulators and Voltage Reference](#page-334-0)" for details of these circuits.

The internal 32kHz clock must be present and enabled when using the Microphone Detect or Headphone Detect functions; the 32kHz clock is also required for the Jack Detect function, assuming input de-bounce is enabled. See "[Clocking and](#page-286-0)  [Sample Rates](#page-286-0)" for details of the internal 32kHz clock and associated register control fields.

# **JACK DETECT**

The CS47L85 provides support for jack insertion switch detection. The jack insertion status can be read using the relevant register status bits. A jack insertion or removal can also be used to trigger an interrupt (IRQ) event.

The jack detect interrupt (IRQ) functionality is maintained in Sleep mode (see "[Low Power Sleep Configuration](#page-242-0)"). This enables a jack insertion event to be used to trigger a Wake-Up of the CS47L85.

Jack insertion and removal is detected using the JACKDET1 and JACKDET2 pins. The recommended external connections are illustrated in [Figure 66.](#page-227-0) The logic thresholds associated with the JACKDETn pins are the same, as noted in the "[Electrical Characteristics](#page-16-0)" section. Note that an external resistor (e.g., 500k $\Omega$ ) connected to JACKDET2 is recommended, in order to reduce leakage current.

The jack detect feature is enabled using the JD*n*\_ENA register bits (where *n* = 1 or 2 for JACKDET1 or JACKDET2 respectively); the jack insertion status can be read using the JD*n*\_STSx register bits.

The jack detect input de-bounce is selected using the JDn DB register bits, as described in [Table 85.](#page-227-1) Note that, under normal operating conditions, the de-bounce circuit uses the 32kHz clock, which must be enabled whenever input debounce functions are required. Input de-bounce is not provided in Sleep mode; the JD*n*\_DB register bits have no effect in Sleep mode.

Note that the Jack Detect signals, JD1 and JD2, can be used as inputs to the MICDET Clamp function. This provides additional functionality relating to jack insertion or jack removal events.

An Interrupt Request (IRQ) event is generated whenever a jack insertion or jack removal is detected (see "[Interrupts](#page-256-0)"). Separate 'mask' bits are provided, to allow IRQ events on the rising and/or falling edges of the JD1 or JD2 signals.

The control registers associated with the Jack Detect function are described i[n Table 85.](#page-227-1) 





#### <span id="page-227-1"></span>**Table 85 Jack Detect Control**

A recommended connection circuit, including headphone output on HPOUT1 and microphone connections, is shown in [Figure 66.](#page-227-0) See "[Applications Information](#page-348-0)" for details of recommended external components.



<span id="page-227-0"></span>**Figure 66 Jack Detect and External Accessory Connections** 

The internal comparator circuit used to detect the JACKDETn status is illustrated in [Figure 67.](#page-228-0)



The threshold voltages for the jack detect circuit are noted in the "[Electrical Characteristics](#page-16-0)". Note that separate thresholds are defined for jack insertion and jack removal.



<span id="page-228-0"></span>**Figure 67 Jack Detect Comparator** 

### **JACK POP SUPPRESSION (MICDET CLAMP AND GP SWITCH)**

Under typical configuration of a 3.5mm headphone/accessory jack connection, there is a risk of pops and clicks arising from jack insertion or removal. This can occur when the headphone load makes momentary contact with the MICBIAS output when the jack is not fully inserted, as illustrated i[n Figure 68.](#page-229-0)

The CS47L85 provides a MICDET Clamp function to suppress pops and clicks caused by jack insertion or removal. The clamp can be controlled directly, or can be activated by a configurable logic function derived from external logic inputs. The clamp status can be read using the relevant register status bit. The clamp status can also be used to trigger an interrupt (IRQ) event or to trigger the Control Write Sequencer.

The MICDET Clamp function can be configured using the MICD CLAMP MODE register field; the selectable logic conditions (derived from the JD1 and/or JD2 signals - see [Table 85\)](#page-227-1) provide support for different jack detect circuit configurations. The MICD\_CLAMP\_OVD bit, when set, will activate the MICDET Clamp, regardless of other conditions.

Note that the MICD\_CLAMP\_OVD bit is enabled by default; the MICDET Clamp is always active following Power-On Reset (POR), Hardware Reset, or Software Reset.

The MICDET Clamp functionality (including the external IRQ) is maintained in Sleep mode (see "[Low Power Sleep](#page-242-0)  [Configuration](#page-242-0)"). This enables a jack insertion event to be used to trigger a Wake-Up of the CS47L85.

A summary of the Jack Detect and MICDET Clamp functionality, and their recommended usage in typical applications, is described in the next section.

When the MICDET Clamp is active, the MICDET1/HPOUT1FB2 and HPOUT1FB1/MICDET2 pins are short-circuited together. The grounding of the MICDET pin is achieved via the applicable HPOUT1FB pin; note that it is assumed that the HPOUT1FB connection is grounded externally, as shown i[n Figure 68.](#page-229-0) 

The configurable logic provides flexibility in selecting the appropriate conditions for activating the MICDET Clamp. The clamp status can be read using the MICD\_CLAMP\_STS register.

The MICDET Clamp de-bounce is selected using the MICD\_CLAMP\_DB register, as described in [Table 86.](#page-231-0) Note that, under normal operating conditions, the de-bounce circuit uses the 32kHz clock, which must be enabled whenever input de-bounce functions are required. Input de-bounce is not provided in Sleep mode; the MICD\_CLAMP\_DB register bit has no effect in Sleep mode.

An Interrupt Request (IRQ) event is generated whenever the MICDET Clamp is asserted or de-asserted (see "[Interrupts](#page-256-0)"). Separate 'mask' bits are provided to enable IRQ events on the rising and/or falling edge of the MICDET Clamp status.

The Control Write Sequencer can be triggered by the MICDET Clamp status. This is enabled using the WSEQ\_ENA\_MICD\_CLAMP\_FALL and WSEQ\_ENA\_MICD\_CLAMP\_RISE register bits. See "[Control Write Sequencer](#page-323-0)" for further details.

The MICDET Clamp function is illustrated in [Figure 68.](#page-229-0) Note that the jack plug is shown partially removed, with the MICDET1 pin in contact with the headphone load.





<span id="page-229-0"></span>**Figure 68 MICDET Clamp circuit** 

In applications where a large decoupling capacitance is present on the MICBIAS output, the MICDET Clamp function alone may be unable to discharge the capacitor sufficiently to eliminate pops and clicks associated with jack insertion and removal. In this case, it may be desirable to use the General Purpose Switch within the CS47L85 to provide isolation from the MICBIAS output; an example circuit is shown in [Figure 69.](#page-230-0)

The General Purpose Switch is configured using SW1\_MODE. This register allows the switch to be disabled, enabled, or synchronised to the MICDET Clamp status, as described in [Table 86.](#page-231-0) 

For jack pop suppression, it is recommended to set SW1\_MODE=11. In this case, the switch contacts are open whenever the MICDET Clamp is active, and the switch contacts are closed whenever the MICDET Clamp is inactive.

Normal accessory functions are supported when the switch contacts (GPSWP and GPSWN) are closed, and the MICDET Clamp is inactive. Ground clamping of MICDET, and isolation of MICBIAS are achieved when the switch contacts are open, and the MICDET Clamp is active.

Note that the MICDET Clamp function must also be configured appropriately when using this method of pop suppression control.





<span id="page-230-0"></span>**Figure 69 General Purpose Switch circuit** 



The control registers associated with the MICDET Clamp and General Purpose Switch functions are described in [Table 86.](#page-231-0)



| <b>REGISTER</b><br><b>ADDRESS</b>            | <b>BIT</b> | LABEL                           | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                        |
|----------------------------------------------|------------|---------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R712<br>(02C8h)<br>GP Switch                 | 1:0        | SW1_MODE [1:0]                  | $00 \,$        | General Purpose Switch control<br>$00 = Disabled$ (open)<br>$01 =$ Enabled (closed)<br>$10$ = Enabled when MICDET Clamp is<br>active<br>$11$ = Enabled when MICDET Clamp is<br>not active |
| R6278<br>(1886h)<br>IRQ1 Raw<br>Status 7     | 4          | MICD CLAMP S<br>TS1             | $\Omega$       | <b>MICDET Clamp status</b><br>$0 = \text{Clamp}$ not active<br>$1 =$ Clamp active                                                                                                         |
| R6534<br>(1986h)<br>IRQ2 Raw<br>Status 7     | 4          | MICD CLAMP S<br>TS <sub>2</sub> | $\Omega$       | <b>MICDET Clamp status</b><br>$0 = \text{Clamp}$ not active<br>$1 =$ Clamp active                                                                                                         |
| R6662<br>(1A06h)<br>Interrupt De<br>bounce_7 | 4          | MICD CLAMP D<br>B               | $\Omega$       | MICDET Clamp de-bounce<br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                 |

<span id="page-231-0"></span>**Table 86 MICDET Clamp and General Purpose Switch control** 

# **CONTROL SEQUENCE FOR JACK DETECT & MICDET CLAMP**

A summary of the Jack Detect and MICDET Clamp functionality, and their recommended usage in typical applications, is described below.

On device power-up, and following reset, the MICDET Clamp will be active, due to the default setting of MICD CLAMP OVD; this ensures no spurious output can occur during jack insertion.

It is recommended to keep the MICDET Clamp active (MICD CLAMP  $QVD = 1$ ) until after a jack insertion has been detected.

The MICDET\_CLAMP\_MODE field should be set according to the applicable JD1/JD2 signal configuration (configured to assert the clamp when jack is removed).

Jack insertion is indicated using the JD1/JD2 signals; the associated status bits can be read directly, or associated signals can be unmasked as inputs to the Interrupt controller.

After jack insertion has been detected, the applicable headset functions (headphone, microphone, accessory detect) may then be enabled.

If the headset function requires MICBIAS to be enabled on the respective jack, then the MICDET Clamp should be disabled (MICD\_CLAMP\_OVD = 0) immediately before enabling the MICBIAS (or immediately before enabling MICD\_ENA). Note that, if MICBIAS is not required on the respective jack, then the clamp should not be disabled (e.g., for headphone-only operation).

Assuming that the MICDET\_CLAMP\_MODE field has been correctly set for the applicable JD1/JD2 signal configuration, the clamp controller will provide indication of a jack removal. (The status bits can be read directly, or can be unmasked as inputs to the Interrupt controller.) The clamp will also ensure fast and automatic silencing of the jack outputs.

Under typical use cases, the respective MICBIAS generator and headset audio paths should all be disabled following jack removal.

Lastly, the MICD Clamp override bit should be asserted (MICD\_CLAMP\_OVD = 1), to make the system ready for a jack insertion.



The recommended control sequence for Jack Detect and MICDET Clamp is summarised i[n Table 87.](#page-232-0)

| <b>EVENT</b>      | <b>DEVICE ACTIONS</b>                                          | <b>RECOMMENDED USER ACTIONS</b>                                                                                             |
|-------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Initial condition | Clamp asserted by default                                      | Configure MICDET CLAMP MODE                                                                                                 |
| Jack insertion    | Jack insertion signalled via IRQ                               | For headphone-only operation:<br>Enable output signal paths                                                                 |
|                   |                                                                | For other use cases:<br>Disable clamp MICD CLAMP $OVD = 0$<br>Enable MICBIAS / MICDET<br>Enable input / output signal paths |
| Jack removal      | Jack removal signalled via IRQ<br>Clamp asserted automatically | Disable MICBIAS / MICDET<br>Disable input / output signal paths<br>Enable clamp MICD CLAMP $OVD = 1$                        |

<span id="page-232-0"></span>**Table 87 Control Sequence for Jack Detect and MICDET Clamp** 

# **MICROPHONE DETECT**

The CS47L85 microphone detection circuit measures the impedance of an external load connected to one of the MICDET pins. This feature can be used to detect the presence of a microphone, and the status of the associated hookswitch. It can also be used to detect push-button status or the connection of other external accessories.

The microphone detection circuit measures the impedance connected to MICDET1 or MICDET2. In the discrete measurement mode (ACCDET\_MODE=000), the function reports whether the measured impedance lies within one of 8 pre-defined levels. In the ADC measurement mode (ACCDET MODE=111), a more specific result is provided in the form of a 7-bit ADC output.

The microphone detection circuit typically uses one of the MICBIAS outputs as a reference. The CS47L85 will automatically enable the appropriate MICBIAS when required in order to perform the detection function; this allows the detection function to be supported in low-power standby operating conditions.

Note that the MICVDD power domain must be enabled when using the microphone detection function. This power domain is provided using an internal Charge Pump (CP2) and LDO Regulator (LDO2). See "[Charge Pumps, Regulators and](#page-334-0)  [Voltage Reference](#page-334-0)" for details of these circuits. The internal 32kHz clock must be present and enabled when using the microphone detection function: see "[Clocking and Sample Rates](#page-286-0)" for details.

To select microphone detection on one of the MICDET pins, the ACCDET MODE register must be set to 000 or 111 (depending on the desired measurement mode). The ACCDET\_MODE register is defined i[n Table 88.](#page-235-0) 

The CS47L85 can only support one headphone or microphone detection function at any time. When the detection function is not in use, it is recommended to set ACCDET\_MODE=000.

The microphone detection circuit can be enabled on the MICDET1 pin or the MICDET2 pin, selected by the ACCDET\_SRC register.

The microphone detection circuit uses MICVDD, MICBIAS1, MICBIAS2 or MICBIAS3 as a reference. The applicable source is configured using the MICD\_BIAS\_SRC register. Note that MICBIAS4 is not a valid reference source for the microphone detection function.

When ACCDET MODE is set to 000 or 111, then Microphone detection is enabled by setting MICD ENA.

When microphone detection is enabled, the CS47L85 performs a number of measurements in order to determine the MICDET impedance. The measurement process is repeated at a cyclic rate controlled by MICD\_RATE. (The MICD\_RATE register selects the delay between completion of one measurement and the start of the next.) When the microphone detection result has settled, the CS47L85 indicates valid data by setting the MICD\_VALID bit.

When the discrete measurement mode is selected (ACCDET\_MODE=000), the measured impedance is only deemed valid after more than one successive measurement has produced the same result. The MICD\_DBTIME register provides control of the de-bounce period; this can be either 2 measurements or 4 measurements.

When the microphone detection result has settled (i.e., after the applicable de-bounce period), the CS47L85 indicates valid data by setting the MICD\_VALID bit. The measured impedance is indicated using the MICD\_LVL and MICD\_STS register bits, as described i[n Table 88.](#page-235-0) 

The MICD VALID bit, when set, remains asserted for as long as the microphone detection function is enabled (i.e., while MICD\_ENA = 1). If the detected impedance changes, then the MICD\_LVL and MICD\_STS fields will change, but the MICD\_VALID bit will remain set, indicating valid data at all times.

The 8 pre-defined impedance levels (including the 'no accessory detected' level) allow detection of a typical microphone



and up to 6 push-buttons. Each measurement level can be enabled or disabled independently; this provides flexibility according to the required thresholds, and offers a faster measurement time in some applications. The MICD\_LVL\_SEL register is described in detail later in this section.

Note that the impedance levels quoted in the MICD\_LVL description assume that a microphone (475Ω to 30kΩ impedance) is also present on the MICDET pin. The limits quoted in the "[Electrical Characteristics](#page-16-0)" refer to the combined effective impedance on the MICDET pin. Typical external components are described in the "[Applications Information](#page-348-0)" section.

When the ADC measurement mode is selected (ACCDET\_MODE=111), the detection function must be disabled before the measurement can be read. When the CS47L85 indicates valid data (MICD\_VALID=1), the detection must be disabled by setting MICD ENA=0.

The ADC measurement mode generates two output results, contained within the MICDET\_ADCVAL and MICDET\_ADCVAL\_DIFF registers. These registers contain the most recent measurement value (MICDET\_ADCVAL) and the measurement difference value (MICDET\_ADCVAL\_DIFF). The difference value indicates the difference between the latest measurement and the previous measurement; this can be used to determine whether the measurement is stable and reliable.

Note that the MICDET\_ADCVAL and MICDET\_ADCVAL\_DIFF registers do not follow a linear coding. The appropriate test condition for accepting the measurement value (or for re-scheduling the measurement) will vary depending on the application requirements, and depending on the expected impedance value.

The microphone detection function is an input to the Interrupt control circuit and can be used to trigger an Interrupt event every time an accessory insertion, removal or impedance change is detected. See "[Interrupts](#page-256-0)" for further details.

The register fields associated with Microphone Detection (or other accessories) are described in [Table 88.](#page-235-0) The external circuit configuration is illustrated i[n Figure 70.](#page-236-0) 











# **CS47L85**

| <b>REGISTER</b><br><b>ADDRESS</b>   | BIT  | <b>LABEL</b>                 | <b>DEFAULT</b>   | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|------|------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R676<br>(02A4h)<br>Mic Detect<br>2  | 7:0  | MICD_LVL_SEL<br>[7:0]        | 1001<br>1111     | Mic Detect Level Select<br>(enables Mic/Accessory Detection in<br>specific impedance ranges)<br>$[7]$ = Enable >475 ohm detection<br>$[6]$ = Not used - must be set to 0<br>$[5]$ = Not used - must be set to 0<br>$[4]$ = Enable 375 ohm detection<br>$[3]$ = Enable 155 ohm detection<br>$[2]$ = Enable 73 ohm detection<br>$[1]$ = Enable 40 ohm detection<br>$[0]$ = Enable 18 ohm detection<br>Note that the impedance values quoted<br>assume that a microphone (475ohm-<br>30kohm) is also present on the MICDET<br>pin.<br>Only valid when ACCDET_MODE=000. |
| R677<br>(02A5h)<br>Mic_Detect_<br>3 | 10:2 | MICD_LVL [8:0]               | $0$ 0000<br>0000 | Mic Detect Level<br>(indicates the measured impedance)<br>$[8] = >475$ ohm, <30k ohm<br>$[7]$ = Not used<br>$[6]$ = Not used<br>$[5] = 375$ ohm<br>$[4] = 155$ ohm<br>$[3] = 73$ ohm<br>$[2] = 40$ ohm<br>$[1] = 18$ ohm<br>$[0] = <3$ ohm<br>Note that the impedance values quoted<br>assume that a microphone (475ohm-<br>30kohm) is also present on the MICDET<br>pin.<br>Only valid when ACCDET MODE=000.                                                                                                                                                       |
|                                     | 1    | MICD_VALID                   | 0                | Mic Detect Data Valid<br>$0 = Not$ Valid<br>$1 =$ Valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                     | 0    | MICD_STS                     | 0                | <b>Mic Detect Status</b><br>$0 = No$ Mic/Accessory present<br>(impedance is >30k ohm)<br>$1 =$ Mic/Accessory is present<br>(impedance is <30k ohm)<br>Only valid when ACCDET_MODE=000.                                                                                                                                                                                                                                                                                                                                                                              |
| R683<br>02ABh                       | 15:8 | MICDET ADCVA<br>L_DIFF [7:0] | 00h              | Mic Detect ADC Level (Difference)<br>Only valid when ACCDET_MODE=111.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Mic_Detect_<br>4                    | 6:0  | MICDET_ADCVA<br>L [6:0]      | 00h              | Mic Detect ADC Level<br>Only valid when ACCDET_MODE=111.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

<span id="page-235-0"></span>**Table 88 Microphone Detect Control** 

The external connections for the Microphone Detect circuit are illustrated in [Figure 70.](#page-236-0) In typical applications, it can be used to detect a microphone or button press.

Note that, when using the Microphone Detect circuit, it is recommended to use the IN1B or IN2B analogue microphone input paths, to ensure best immunity to electrical transients arising from the external accessory.

The voltage reference for the microphone detection is configured using the MICD BIAS SRC register, as described in [Table 88.](#page-235-0) The microphone detection function will automatically enable the applicable reference when required for MICDET impedance measurement.

If the selected reference (MICBIAS*n*) is not already enabled (i.e., if MICB*n*\_ENA = 0, where *n* is 1, 2, 3 or 4 as appropriate), then the applicable MICBIAS source will be enabled for short periods of time only, every time the impedance measurement is scheduled. To allow time for the MICBIAS source to start-up, a time delay is applied before the measurement is performed; this is configured using the MICD\_BIAS\_STARTTIME register, as described in [Table 88.](#page-235-0)



The MICD\_BIAS\_STARTTIME register should be set to 16ms or more if MICBn\_RATE = 1 (pop-free start-up / shut-down). The MICD\_BIAS\_STARTTIME register should be set to 0.25ms or more if MICB<sub>*n*</sub>\_RATE = 0 (fast start-up / shut-down).

If the selected reference is not enabled continuously (i.e., if MICB<sub>n</sub> ENA = 0), then the applicable MICBIAS discharge bit (MICB*n*\_DISCH) should be set to 0.

The MICBIAS sources are configured using the registers described in the "[Charge Pumps, Regulators and Voltage](#page-334-0)  [Reference](#page-334-0)" section.



<span id="page-236-0"></span>**Figure 70 Microphone and Accessory Detect Interface** 

When the discrete measurement mode is selected (ACCDET\_MODE=000), the MICD\_LVL\_SEL [7:0] register bits allow each of the impedance measurement levels to be enabled or disabled independently. This allows the function to be tailored to the particular application requirements.

If one or more bits within the MICD\_LVL\_SEL register is set to 0, then the corresponding impedance level will be disabled. Any measured impedance which lies in a disabled level will be reported as the next lowest, enabled level.

For example, the MICD\_LVL\_SEL [2] bit enables the detection of impedances around 73 $\Omega$ . If MICD\_LVL\_SEL [2] = 0, then an external impedance of 73 $\Omega$  will not be indicated as 73 $\Omega$  but will be indicated as 40 $\Omega$ ; this would be reported in the MICD LVL register as MICD LVL  $[2] = 1$ .

With all measurement levels enabled, the CS47L85 can detect the presence of a typical microphone and up to 6 pushbuttons. The microphone detect function is specifically designed to detect a video accessory (typical  $75\Omega$ ) load if required.

See "[Applications Information](#page-348-0)" for typical recommended external components for microphone, video or push-button accessory detection.

The accuracy of the microphone detect function is assured whenever the connected load is within the applicable limits specified in the "[Electrical Characteristics](#page-16-0)". It is required that a 2.2k $\Omega$  (2%) resistor must also be connected between MICDET and the selected MICBIAS reference; note that different resistor values will lead to inaccuracy in the impedance measurement.

Note that the connection of a microphone will change the measured impedance on the MICDET pin; see "[Applications](#page-348-0)  [Information](#page-348-0)" for recommended components for typical applications.

The measurement time varies between  $100\mu s$  and  $500\mu s$  according to the impedance of the external load. A high impedance will be measured faster than a low impedance.

The timing of the microphone detect function is illustrated in [Figure 71.](#page-237-0) Two different cases are shown, according to whether MICBIAS*n* is enabled periodically by the impedance measurement function (MICB*n*\_ENA=0), or is enabled at all times (MICB*n*\_ENA=1).



# **CS47L85**



<span id="page-237-0"></span>**Figure 71 Microphone and Accessory Detect Timing** 

# **HEADPHONE DETECT**

The CS47L85 headphone detection circuit measures the impedance of an external headphone load. This feature can be used to set different gain levels or to apply other configuration settings according to the type of load connected. Separate monitor pins are provided for headphone detection on the left and right channels of HPOUT1.

Headphone detection can be enabled on the HPDETL pin or the HPDETR pin. Under recommended configuration, these pins provide measurement of the HPOUT1L and HPOUT1R loads respectively.

The headphone detect function can also be enabled on the MICDET1 pin or the MICDET2 pin. Note that, in this configuration, any MICBIAS output that is connected to the selected MICDET pin must be disabled and floating (MICBn\_ENA=0, MICBn\_DISCH=0).

The applicable headphone detection pin is selected using the ACCDET MODE register. When MICDETn is selected (ACCDET\_MODE=100), the applicable MICDETn pin is determined by the ACCDET\_SRC register, as described in Table [91.](#page-240-0) 

The CS47L85 can only support one headphone or microphone detection function at any time. When the detection function is not in use, it is recommended to set ACCDET\_MODE=000.

Headphone detection on the selected channel is commanded by writing a '1' to the HP\_POLL register bit. The impedance measurement range is configured using the HP\_IMPEDANCE\_RANGE register. This register should be set in accordance with the expected load impedance.

Note that a number of separate measurements (for different impedance ranges) are typically required in order to determine the load impedance; the recommended control sequence is described below.

Note that setting the HP\_IMPEDANCE\_RANGE register is not required for detection on the MICDETn pins (ACCDET\_MODE=100). Note also that the impedance measurement range, and measurement accuracy, in this mode are different to the HPDETL and HPDETR measurement modes.



For correct operation, the respective output driver(s) must be disabled when headphone detection is commanded on HPOUT1L or HPOUT1R. The required register settings are shown i[n Table 89.](#page-238-0) 

See [Table 71](#page-206-0) for details of the HP1L ENA and HP1R ENA register bits. The applicable headphone output(s) configuration must be maintained until after the headphone detection has completed.



<span id="page-238-0"></span>**Table 89 Output Configuration for Headphone Detect** 

When headphone detection is commanded, the CS47L85 uses an adjustable current source to determine the connected impedance. A sweep of measurement currents is applied. The rate of this sweep can be adjusted using the HP\_CLK\_DIV and HP\_RATE registers.

The headphone detection process will typically comprise a number of separate measurements (for different impedance ranges). Completion of each measurement is indicated by the HP\_DONE register bit. When this bit is set, the measurement result can be read from the HP\_DACVAL and HP\_DACVAL\_DOWN fields, and subsequently decoded as described below.

$$
C_0 + (C_1 \times \textit{Offset})
$$

$$
Impedance (\Omega) =
$$



The associated parameters for decoding the measurement result are defined in [Table 90.](#page-238-1) The applicable values are dependent on the HP\_IMPEDANCE\_RANGE setting in each case. The 'Offset' and 'Gradient' values are derived from register fields which are factory-calibrated for each device.



<span id="page-238-1"></span>**Table 90 Headphone Measurement Decode parameters** 

Note that, to achieve the specified measurement accuracy, the above equation must be calculated to an accuracy of at least 5 decimal places throughout.

The impedance measurement result is valid when 169 ≤ HP\_DACVAL ≤ 1019. (In case of any contradiction with the HP\_IMPEDANCE\_RANGE description, the HP\_DACVAL validity takes precedence.)

If the external impedance is entirely unknown (i.e., it could lie in any of the HP\_IMPEDANCE\_RANGE regions), then it is recommended to test initially with HP\_IMPEDANCE\_RANGE=00. If the resultant HP\_DACVAL is < 169, then the impedance is higher than the selected measurement range, so the test should be scheduled again, after incrementing HP\_IMPEDANCE\_RANGE.

Each measurement is triggered by writing '1' to the HP\_POLL bit. Completion of each measurement is indicated by the HP\_DONE register bit. Note that, after the HP\_DONE bit has been asserted, it will remain asserted until the next measurement has been commanded.

A simpler, but less accurate, procedure for headphone impedance measurement is also supported, using the HP\_LVL



register. When the HP\_DONE bit is set, indicating completion of a measurement, the impedance can be read directly from the HP\_LVL field, provided that the value lies within the range of the applicable HP\_IMPEDANCE\_RANGE setting.

Note that, for detection using one of the MICDETn pins, the HP\_LVL field is the only supported readback option. The HP\_IMPEDANCE\_RANGE field is not valid for detection on the MICDETn pins. See [Table 91](#page-240-0) for further description of the HP\_LVL field.

The headphone detection function is an input to the Interrupt control circuit and can be used to trigger an Interrupt event on completion of the headphone detection - see "[Interrupts](#page-256-0)".

The register fields associated with Headphone Detection are described in [Table 91.](#page-240-0) The external circuit configuration is illustrated i[n Figure 72.](#page-241-0) 

Note that 32-bit register addressing is used from R12888 (3000h) upwards; 16-bit format is used otherwise. The registers noted i[n Table 91 c](#page-240-0)ontain a mixture of 16-bit and 32-bit register addresses.





# **CS47L85**



<span id="page-240-0"></span>**Table 91 Headphone Detect Control** 





#### <span id="page-241-0"></span>**Figure 72 Headphone Detect Interface**

The external connections for the Headphone Detect circuit are illustrated in [Figure 72.](#page-241-0) Note that only the HPOUT1L or HPOUT1R headphone outputs should be connected to HPDETL or HPDETR pins - impedance measurement is not supported on HPOUT2L, HPOUT2R, HPOUT3L or HPOUT3R.

Note that, where external resistors are connected in series with the headphone load, as illustrated, it is recommended that the HPDET*n* connection is to the headphone side of the resistors. If the HPDET*n* connection is made to the CS47L85 'end' of these resistors, this will lead to a corresponding offset in the measured impedance.

Under default conditions, the measurement time varies between 17ms and 244ms, depending on the impedance of the external load. A high impedance will be measured faster than a low impedance.



# <span id="page-242-0"></span>**LOW POWER SLEEP CONFIGURATION**

The CS47L85 supports a low-power 'Sleep' mode, where most functions are disabled, and power consumption is minimised.

The CS47L85 enters Sleep mode when the DCVDD supply is removed. In a typical application, this is controlled via the LDOENA pin, which enables/disables the LDO1 regulator, thus enabling/disabling the DCVDD supply.

Whilst in the Sleep mode, the CS47L85 can generate an Interrupt Event in response to a change in voltage on the JACKDET1 or JACKDET2 pins. This enables a jack insertion event (or other digital logic transition) to be used to trigger a Wake-Up of the CS47L85.

Note that the AVDD, DBVDD1 supplies must be present throughout the Sleep mode duration. When LDO1 is used to provide the DCVDD supply, then LDOVDD must also be present in Sleep mode.

The system clocks (SYSCLK, ASYNCCLK, DSPCLK) should each be disabled before selecting Sleep mode. The external clock input (MCLKn) may also be stopped, if desired.

Access to the CS47L85 register map using any of the Control Interfaces should be ceased before selecting Sleep mode.

Selected functions and control registers are maintained via an 'Always-On' internal supply domain in Sleep mode. The 'Always-On' control registers are listed i[n Table 92.](#page-242-1) These registers are maintained (i.e., not reset) in Sleep mode.

Note that the Control Interface is not supported in Sleep mode. Read/Write access to the 'Always-On' registers is not possible in Sleep mode.



<span id="page-242-1"></span>**Table 92 Sleep Mode 'Always-On' Control Registers**



The 'Always-On' digital input / output pins are listed in [Table 93.](#page-243-0) All other digital input pins have no effect in Sleep mode; all other digital output pins are undriven (floating).

The IRQ output is normally de-asserted in Sleep mode. Note that, in Sleep mode, the IRQ output can only be asserted in response to the JACKDET1 or JACKDET2 inputs, as described below. If the IRQ output is asserted in Sleep mode, it can only be de-asserted after a Wake-Up transition.

Output drivers and bus keepers are disabled in Sleep Mode, for all pins not on the always-on domain; this means that the logic level on these pins is undefined. If a defined logic level is required during Sleep Mode (e.g., as input to another device), an external pull resistor may be required. If an external pull resistor is connected to a pin that also supports a bus keeper function, the pull resistance should be chosen carefully, taking into account the resistance of the bus keeper. See "[General Purpose Input / Output](#page-244-0)" for specific notes concerning the GPIO pins.



<span id="page-243-0"></span>**Table 93 Sleep Mode 'Always-On' Digital Input Pins**

The 'Always-On' functionality includes the JD1 and JD2 control signals, which provide support for the low-power Sleep mode. The MICDET Clamp status signal is also supported; this is controlled by a selectable logic function, derived from JD1 and/or JD2.

The JD1, JD2 and MICDET Clamp status signals are derived from the JACKDET1 and JACKDET2 inputs, and can be used to trigger the Interrupt Controller.

The Interrupt (IRQ) functionality associated with these signals is part of the 'Always-On' functionality, enabling the CS47L85 to provide indication of jack insertion or jack removal to the host processor in Sleep mode. See "[Interrupts](#page-256-0)" for further details.

Note that the JACKDET1 and JACKDET2 inputs will not result in a Wake-Up transition directly; a Wake-Up transition will only occur by re-application of DCVDD. In a typical application, the JACKDETn inputs will provide a signal to the Applications Processor, via the IRQ output; if a Wake-Up transition is required, this is triggered by the Applications Processor asserting the LDOENA pin.

The JD1 and JD2 signals are derived from the Jack Detect function (see "[External Accessory Detection](#page-226-0)"). These inputs can be used to trigger a response to a jack insertion or jack removal detection.

When these signals are enabled, the JD1 and JD2 signals indicate the status of the JACKDET1 and JACKDET2 input pins respectively. Se[e Table 85 f](#page-227-1)or details of the associated control registers.

The MICDET Clamp status is controlled by the JD1 and/or JD2 signals (see "[External Accessory Detection](#page-226-0)"). The configurable logic provides flexibility in selecting the appropriate conditions for activating the MICDET Clamp. The clamp status can be used to trigger a response to a jack insertion or jack removal detection.

The MICDET Clamp function is configured using the MICD\_CLAMP\_MODE register, as described i[n Table 86.](#page-231-0) 



# <span id="page-244-0"></span>**GENERAL PURPOSE INPUT / OUTPUT**

The CS47L85 provides a number of GPIO functions to enable interfacing and detection of external hardware and to provide logic outputs to other devices. The GPIO input functions can be used to generate an Interrupt (IRQ) event. The GPIO and Interrupt circuits support the following functions:

- Pin-specific alternative functions for external interfaces (AIF, DMIC, PDM, MIF)
- Logic input / Button detect (GPIO input)
- Logic '1' and logic '0' output (GPIO output)
- Interrupt (IRQ) status output
- Clock output
- Frequency Locked Loop (FLL) status output
- Frequency Locked Loop (FLL) Clock output
- IEC-60958-3 compatible S/PDIF output
- Pulse Width Modulation (PWM) Signal output
- Asynchronous Sample Rate Converter (ASRC) Lock status
- Over-Temperature, Speaker Short Circuit Protection, and Speaker Shutdown status output
- General Purpose Timer status output
- Event Logger FIFO buffer status output

Note that the GPIO pins are referenced to different power domains (DBVDD1, DBVDD2, DBVDD3 or DBVDD4), as noted in the "[Pin Description](#page-7-0)" section.

Logic input and output (GPIO) can be supported in two different ways on the CS47L85. The 'standard' mechanism described in this section provides a comprehensive suite of options including input de-bounce, and selectable output drive configuration. The 'DSP GPIO' circuit is tailored towards more advanced requirements typically demanded by DSP software features. The DSP GPIO functions are described in the "[DSP Peripheral Control](#page-139-0)" section.

The CS47L85 also incorporates a General Purpose Switch feature, which can be used as a controllable analogue switch; details of this are provided at the end of this "[General Purpose Input / Output](#page-244-0)" section.

# <span id="page-244-1"></span>**GPIO CONTROL**

For each GPIO, the selected function is determined by the GP*n*\_FN field, where n identifies the GPIO pin (1 to 40). The pin direction, set by GP*n*\_DIR, must be set according to function selected by GP*n*\_FN.

When a pin is configured as a GPIO input (GPn DIR = 1, GPn FN = 001h), the logic level at the pin can be read from the respective GP*n*\_LVL bit. Note that GP*n*\_LVL is not affected by the GP*n*\_POL bit.

A de-bounce circuit can be enabled on any GPIO input, to avoid false event triggers. This is enabled on each pin by setting the respective GPn\_DB bit. The de-bounce circuit uses the 32kHz clock, which must be enabled whenever input de-bounce functions are required. The de-bounce time is configurable using the GP\_DBTIME register. See "[Clocking and](#page-286-0)  [Sample Rates](#page-286-0)" for further details of the CS47L85 clocking configuration.

Each of the GPIO pins is an input to the Interrupt control circuit and can be used to trigger an Interrupt event. An interrupt event is triggered on the rising and falling edges of the GPIO input. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

Integrated pull-up and pull-down resistors are provided on each of the GPIO pins; these can be configured independently using the GP*n*\_PU and GP*n*\_PD fields. When the pull-up and pull-down control bits are both enabled, the CS47L85 provides a 'bus keeper' function on the respective pin. The bus keeper function holds the logic level unchanged whenever the pin is undriven (e.g., if the signal is tri-stated).

Note that the bus keeper is enabled by default on all GPIO pins and, if not actively driven, may result in either a logic 0 or logic 1 at the respective input on start-up. If an external pull resistor is connected (e.g., to control the logic level in Sleep Mode), the chosen resistance should take account of the bus keeper resistance (see "[Electrical Characteristics](#page-16-0)"). A 'strong' pull resistor (e.g., 10kΩ) is required, if a specific start-up condition is to be forced by the external pull component.

When a pin is configured as a GPIO output (GP*n*\_DIR = 0, GP*n*\_FN = 001h), its level can be set to logic 0 or logic 1 using the GP*n*\_LVL field. Note that the GP*n*\_LVL registers are 'write only' when the respective GPIO pin is configured as an output.

When a pin is configured as an output (GP*n*\_DIR = 0), the polarity can be inverted using the GP*n*\_POL bit. When

# **CS47L85**



GP*n*\_POL = 1, then the selected output function is inverted. In the case of Logic Level output (GP*n*\_FN = 001h), the external output will be the opposite logic level to GP*n*\_LVL when GP*n*\_POL = 1. Note that, if GPn\_FN=000h or 002h, then the GP*n*\_POL bit has no effect on the respective GPIO pin.

A GPIO output can be either CMOS driven or Open Drain. This is selected on each pin using the respective GP*n*\_OP\_CFG bit. Note that, if GPn\_FN=000h or 002h, then the GP*n*\_OP\_CFG bit has no effect on the respective GPIO pin; see [Pin Description](#page-7-0)" for the output configuration in this case.

The register fields that control the GPIO pins are described in [Table 94.](#page-246-0)







#### **Notes:**

1. *n* is a number (1 to 40) that identifies the individual GPIO.

2. The default value of GP*n*\_LVL depends upon whether the pin is actively driven by another device. If the pin is actively driven, the bus-keeper will maintain this logic level. If the pin is not actively driven, the bus-keeper may establish either a logic 1 or logic 0 as the initial input level.

<span id="page-246-0"></span>**Table 94 GPIO Control** 

# **GPIO FUNCTION SELECT**

The available GPIO functions are described in [Table 95.](#page-248-0)

The function of each GPIO is set using the GP*n*\_FN register, where n identifies the GPIO pin (1 to 40). Note that the respective GP*n*\_DIR must also be set according to whether the function is an input or output.











<span id="page-248-0"></span>**Table 95 GPIO Function Select** 



# **PIN-SPECIFIC ALTERNATIVE FUNCTION**

#### GP*n*\_FN = 000h.

The CS47L85 provides 8 dedicated GPIO pins (1 to 8). The remaining 32 GPIOs are multiplexed with the pin-specific functions listed in [Table 96.](#page-249-0) 

The alternative functions are selected by setting the respective GPn\_FN registers to 000h, as described in "[GPIO Control](#page-244-1)". Note that each of the functions listed i[n Table 96 i](#page-249-0)s unique to the associated pin, and can only be supported on that pin.

The pin direction (input or output) is set automatically for each pin, whenever the respective GPn\_FN register is set to 000h. The GPn\_DIR control bit has no effect in this case.



<span id="page-249-0"></span>**Table 96 GPIO Alternate Functions** 



# **BUTTON DETECT (GPIO INPUT)**

GP*n*\_FN = 001h.

Button detect functionality can be selected on a GPIO pin by setting the respective GPIO registers as described in "[GPIO](#page-244-1)  [Control](#page-244-1)". The same functionality can be used to support a Jack Detect input function.

It is recommended to enable the GPIO input de-bounce feature when using GPIOs as button input or Jack Detect input.

The GP*n*\_LVL fields may be read to determine the logic levels on a GPIO input, after the selectable de-bounce controls. Note that GP*n*\_LVL is not affected by the GP*n*\_POL bit.

The de-bounced GPIO signals are also inputs to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edges of the GPIO input. The associated interrupt bits are latched once set; it can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

# **LOGIC '1' AND LOGIC '0' OUTPUT (GPIO OUTPUT)**

GP*n*\_FN = 001h.

The CS47L85 can be programmed to drive a logic high or logic low level on a GPIO pin by selecting the "GPIO Output" function as described in "[GPIO Control](#page-244-1)".

The output logic level is selected using the respective GP*n*\_LVL bit. Note that the GP*n*\_LVL registers are 'write only' when the respective GPIO pin is configured as an output.

The polarity of the GPIO output can be inverted using the GP*n*\_POL registers. If GP*n*\_POL=1, then the external output will be the opposite logic level to GP*n*\_LVL.

# **DSP GPIO (LOW LATENCY DSP INPUT/OUTPUT)**

GP*n*\_FN = 002h.

The DSP GPIO function provides an advanced I/O capability, supporting the requirements of the CS47L85 as a multipurpose sensor hub. The DSP GPIO pins are accessed using maskable sets of I/O control registers; this allows the selected combinations of GPIOs to be controlled with ease, regardless of how the allocation of GPIO pins has been implemented in hardware.

The DSP GPIO function is selected by setting the respective GPIO registers as described in "[GPIO Control](#page-244-1)".

A full description of the DSP GPIO function is provided in the "[DSP Peripheral Control](#page-139-0)" section.

The pin direction (input or output) is set according to the DSP GPIO configuration for each pin, whenever the respective GPn\_FN register is set to 002h. The GPn\_DIR control bit has no effect in this case.

# **INTERRUPT (IRQ) STATUS OUTPUT**

GP*n*\_FN = 003h, 004h.

The CS47L85 has an Interrupt Controller which can be used to indicate when any selected Interrupt events occur. An interrupt can be generated by any of the events described throughout the GPIO function definition above. Individual interrupts may be masked in order to configure the Interrupt as required. See "[Interrupts](#page-256-0)" for further details.

The Interrupt Controller supports two separate Interrupt Request (IRQ) outputs. The IRQ1 or IRQ2 status may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-1)".

Note that the IRQ1 status is output on the IRQ pin at all times.

**CIRRUS LOGIC®** 

# **FREQUENCY LOCKED LOOP (FLL) CLOCK OUTPUT**

GP*n*\_FN = 010h, 011h, 012h.

Clock outputs derived from the FLLs may be output on a GPIO pin. The GPIO output from each FLLn (where 'n' is 1, 2 or 3) is controlled by the respective FLLn\_GPCLK\_DIV and FLLn\_GPCLK\_ENA registers, as described in [Table 97.](#page-251-0)

It is recommended to disable the clock output (FLLn\_GPCLK\_ENA=0) before making any change to the respective FLLn\_GPCLK\_DIV register.

Note that the FLLn\_GPCLK\_DIV and FLLn\_GPCLK\_ENA registers affect the GPIO outputs only; they do not affect the FLL frequency. The maximum output frequency supported for GPIO output is noted in the "[Electrical Characteristics](#page-16-0)".

The Frequency Locked Loop (FLL) Clock outputs may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-1)".

See "[Clocking and Sample Rates](#page-286-0)" for more details of the CS47L85 system clocking and for details of how to configure the FLLs.



<span id="page-251-0"></span>**Table 97 FLL Clock Output Control**


### **FREQUENCY LOCKED LOOP (FLL) STATUS OUTPUT**

GP*n*\_FN = 018h, 019h, 01Ah.

The CS47L85 supports FLL status flags, which may be used to control other events. The 'FLL Lock' signals indicate whether FLL Lock has been achieved. See "[Clocking and Sample Rates](#page-286-0)" for more details of the FLL.

The FLL Lock signals may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)".

The FLL Lock signals are inputs to the Interrupt Controller circuit. An interrupt event is triggered on the rising and falling edges of these signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

### **OPCLK AND OPCLK\_ASYNC CLOCK OUTPUT**

GP*n*\_FN = 040h, 041h.

A clock output (OPCLK) derived from SYSCLK can be output on a GPIO pin. The OPCLK frequency is controlled by OPCLK\_DIV and OPCLK\_SEL. The OPCLK output is enabled using the OPCLK\_ENA register, as described in [Table 98.](#page-253-0)

A clock output (OPCLK\_ASYNC) derived from ASYNCCLK can be output on a GPIO pin. The OPCLK\_ASYNC frequency is controlled by OPCLK ASYNC DIV and OPCLK ASYNC SEL. The OPCLK ASYNC output is enabled using the OPCLK\_ASYNC\_ENA register

It is recommended to disable the clock output (OPCLK\_ENA=0 or OPCLK\_ASYNC\_ENA=0) before making any change to the respective OPCLK\_DIV, OPCLK\_SEL, OPCLK\_ASYNC\_DIV or OPCLK\_ASYNC\_SEL registers.

The OPCLK output should be kept disabled (OPCLK\_ENA=0) if SYSCLK is not enabled. SYSCLK must be present and enabled before setting the OPCLK\_ENA bit. See "[Clocking and Sample Rates](#page-286-0)" for further details (including requirements for reconfiguring SYSCLK while digital core functions are enabled).

The OPCLK or OPCLK\_ASYNC Clock outputs can be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)".

Note that the OPCLK source frequency cannot be higher than the SYSCLK frequency. The OPCLK\_ASYNC source frequency cannot be higher than the ASYNCCLK frequency. The maximum output frequency supported for GPIO output is noted in the "[Electrical Characteristics](#page-16-0)".



See "[Clocking and Sample Rates](#page-286-0)" for more details of the system clocks (SYSCLK and ASYNCCLK).



| <b>REGISTER</b><br><b>ADDRESS</b>        | <b>BIT</b> | <b>LABEL</b>              | <b>DEFAULT</b>  | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------|------------|---------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R330<br>(014Ah)<br>Output_asy<br>nc lock | 15         | OPCLK ASYNC<br><b>ENA</b> | $\Omega$        | <b>OPCLK ASYNC Enable</b><br>$0 = Disabled$<br>$1 =$ Enabled                                                                                                                                                                                                                                                                                                                                                                               |
|                                          | 7:3        | OPCLK_ASYNC_<br>DIV [4:0] | 00 <sub>h</sub> | <b>OPCLK ASYNC Divider</b><br>$02h = Divide by 2$<br>$04h = Divide by 4$<br>$06h = Divide by 6$<br>(even numbers only)<br>$1Eh = Divide by 30$<br>Note that only even numbered divisions<br>(2, 4, 6, etc.) are valid selections.<br>All other codes are Reserved when the<br>OPCLK ASYNC signal is enabled.                                                                                                                               |
|                                          | 2:0        | OPCLK ASYNC<br>SEL [2:0]  | 000             | <b>OPCLK ASYNC Source Frequency</b><br>$000 = 6.144$ MHz (5.6448MHz)<br>001 = 12.288MHz (11.2896MHz)<br>$010 = 24.576$ MHz (22.5792MHz)<br>$011 = 49.152 MHz$ (45.1584MHz)<br>All other codes are Reserved<br>The frequencies in brackets apply for<br>44.1kHz-related ASYNCCLK rates only<br>$(i.e., ASYNC SAMPLE RATE n =$<br>$01XXX$ ).<br>The OPCLK ASYNC Source Frequency<br>must be less than or equal to the<br>ASYNCCLK frequency. |

<span id="page-253-0"></span>**Table 98 OPCLK and OPCLK\_ASYNC Control** 

### **PULSE WIDTH MODULATION (PWM) SIGNAL OUTPUT**

GP*n*\_FN = 048h, 049h.

The CS47L85 incorporates two Pulse Width Modulation (PWM) signal generators which can be enabled as GPIO outputs. The duty cycle of each PWM signal can be modulated by an audio source, or can be set to a fixed value using a control register setting.

The Pulse Width Modulation (PWM) outputs may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)".

See "[Digital Core](#page-67-0)" for details of how to configure the PWM signal generators.

#### **SPDIF AUDIO OUTPUT**

GP*n*\_FN = 04Ch.

The CS47L85 incorporates an IEC-60958-3 compatible S/PDIF transmitter, which can be selected as a GPIO output. The S/PDIF transmitter supports stereo audio channels, and allows full control over the S/PDIF validity bits and channel status information.

The S/PDIF signal may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO](#page-244-0)  [Control](#page-244-0)".

See "[Digital Core](#page-67-0)" for details of how to configure the S/PDIF output generator.

CIRRUS LOGIC<sup>®</sup>

#### **ASYNCHRONOUS SAMPLE RATE CONVERTER (ASRC) LOCK STATUS OUTPUT**

GP*n*\_FN = 088h, 089h, 08Ah, 08Bh.

The CS47L85 maintains a flag indicating the lock status of the Asynchronous Sample Rate Converters (ASRCs), which may be used to control other events if required. See "[Digital Core](#page-67-0)" for more details of the ASRCs.

The ASRC Lock signals may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)".

The ASRC Lock signals are inputs to the Interrupt control circuit. An interrupt event is triggered on the rising and falling edges of the ASRC Lock signals. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

#### **OVER-TEMPERATURE, SHORT CIRCUIT PROTECTION, AND SPEAKER SHUTDOWN STATUS OUTPUT**

GP*n*\_FN = 0B6h, 0B7h, 0E0h, 0E1h, 0E2h.

The CS47L85 incorporates a temperature sensor which detects when the device temperature is within normal limits or if the device is approaching a hazardous temperature condition.

The temperature status may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)". A GPIO pin can be used to indicate either an Overheat Warning Temperature event or an Overheat Shutdown Temperature event.

The CS47L85 provides short circuit protection on the Class D speaker outputs, and on each of the headphone output paths.

The status of the Class D speaker short circuit detection circuits may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)".

If the Overheat Shutdown Temperature is exceeded, or if a short circuit is detected on the Class D speaker outputs, then the Class D speaker outputs will automatically be disabled in order to protect the device. The General Purpose Timers can be used as a Watchdog function to trigger a shutdown of the Class D speaker drivers. Further details of the Speaker Shutdown functions are described in the "[Thermal Shutdown and Short Circuit Protection](#page-340-0)" section. When the speaker driver shutdown is complete, the Speaker Shutdown signal will be asserted. The speaker driver shutdown status can also be output directly on a GPIO pin.

The Overtemperature, Short Circuit protection, and Speaker Shutdown status flags are inputs to the Interrupt control circuit. An interrupt event may be triggered on the applicable edges of these signals. The associated interrupt bit is latched once set; it can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

### **GENERAL PURPOSE TIMER STATUS OUTPUT**

GP*n*\_FN = 140h, 141h, 142h, 143h, 144h, 145h, 146h, 147h.

The General Purpose Timers can count up or down, and support continuous or single count modes. Status outputs indicating the progress of these timers are provided. See "[DSP Peripheral Control](#page-139-0)" for details of the General Purpose Timers.

A logic signal from the General Purpose Timers may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)". This logic signal is pulsed high whenever the respective Timer reaches its final count value.

The General Purpose Timers also provide inputs to the Interrupt control circuit. An interrupt event is triggered whenever the respective Timer reaches its final count value. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.



#### **EVENT LOGGER FIFO BUFFER STATUS OUTPUT**

GP*n*\_FN = 150h, 151h, 152h, 153h, 154h, 155h, 156h, 157h.

The Event Loggers are each provided with a 16-stage FIFO buffer, in which any detected events (signal transitions) are recorded. Status outputs for each FIFO buffer are provided. See "[DSP Peripheral Control](#page-139-0)" for details of the Event Loggers.

A logic signal from the Event Loggers may be output directly on a GPIO pin by setting the respective GPIO registers as described in "[GPIO Control](#page-244-0)". This logic signal is set high whenever the 'FIFO Not Empty' condition is true.

The Event Loggers also provide inputs to the Interrupt control circuit. An interrupt event is triggered whenever the respective FIFO condition occurs. The associated interrupt bits are latched once set; they can be polled at any time or used to control the IRQ signal. See "[Interrupts](#page-256-0)" for more details of the Interrupt event handling.

#### **GENERAL PURPOSE SWITCH**

The CS47L85 provides a General Purpose Switch, which can be used as a controllable analogue switch for external functions. The switch is implemented between the GPSWP and GPSWN pins. Note that this feature is entirely independent to the GPIOn pins.

The General Purpose Switch is configured using SW1\_MODE. This register allows the switch to be disabled, enabled, or synchronised to the MICDET Clamp status, as described in [Table 99.](#page-255-0) 

The switch is a bi-directional analogue switch, offering flexibility in the potential circuit applications. Refer to the "[Absolute](#page-14-0)  [Maximum Ratings](#page-14-0)" and "[Electrical Characteristics](#page-16-0)" for further details.

The switch can be used in conjunction with the MICDET Clamp function, in order suppress pops and clicks associated with jack insertion and removal. An example circuit is shown in [Figure 69](#page-230-0), within the "[External Accessory Detection](#page-226-0)" section. Note that the MICDET Clamp function must also be configured appropriately when using this method of pop suppression control.



<span id="page-255-0"></span>**Table 99 General Purpose Switch control** 



## <span id="page-256-0"></span>**INTERRUPTS**

The Interrupt Controller has multiple inputs. These include the Jack Detect and GPIO input pins, DSP\_IRQn flags, headphone / accessory detection, FLL / ASRC Lock detection, and status flags from DSP peripheral functions. (See [Table](#page-271-0)  [100](#page-271-0) and [Table 101](#page-285-0) for a full definition of the Interrupt Controller inputs.) Any combination of these inputs can be used to trigger an Interrupt Request (IRQ) event.

The Interrupt Controller supports two sets of interrupt registers. This allows two separate Interrupt Request (IRQ) outputs to be generated, and for each IRQ to report a different set of input or status conditions.

For each Interrupt Request (IRQ1 and IRQ2) output, there is an Interrupt register field associated with each of the interrupt inputs. These fields are asserted whenever a logic edge is detected on the respective input. Some inputs are triggered on rising edges only; some are triggered on both edges. Separate rising and falling interrupt registers are provided for the JD1 and JD2 signals. The Interrupt register fields for IRQ1 are described in [Table 100.](#page-271-0) The Interrupt register fields for IRQ2 are described in [Table 101.](#page-285-0) The Interrupt flags can be polled at any time, or else in response to the Interrupt Request (IRQ) output being signalled via the IRQ pin or a GPIO pin.

All of the Interrupts are edge-triggered, as noted above. Many of these are triggered on both the rising and falling edges and, therefore, the Interrupt registers cannot indicate which edge has been detected. The "Raw Status" fields described in [Table 100](#page-271-0) and [Table 101](#page-285-0) provide readback of the current value of the corresponding inputs to the Interrupt Controller. Note that the "Raw Status" bits associated with IRQ1 and IRQ2 both provide the same readback information. The status of any GPIO (or DSP GPIO) inputs can also be read using the GPIO (or DSP GPIO) control registers, as described in [Table](#page-246-0)  [94 a](#page-246-0)nd [Table 36.](#page-163-0) 

Individual mask bits can enable or disable different functions from the Interrupt controller. The mask bits are described in [Table 100](#page-271-0) (for IRQ1) and [Table 101](#page-285-0) (for IRQ2). Note that a masked interrupt input will not assert the corresponding interrupt register field, and will not cause the associated Interrupt Request (IRQ) output to be asserted.

The Interrupt Request (IRQ) outputs represent the logical 'OR' of the associated interrupt registers. (IRQ1 is derived from the EINT1 registers; IRQ2 is derived from the EINT2 registers). The Interrupt register fields are latching fields and, once they are set, they are not reset until a '1' is written to the respective register bit(s). The Interrupt Request (IRQ) outputs are not reset until each of the associated interrupts has been reset.

A de-bounce circuit can be enabled on any GPIO input, to avoid false event triggers. This is enabled on each pin using the register bits described in [Table 94.](#page-246-0) The GPIO de-bounce circuit uses the 32kHz clock, which must be enabled whenever the GPIO de-bounce function is required.

A de-bounce circuit is always enabled on the FLL status inputs; either the 32kHz clock, or the SYSCLK signal, must be enabled to trigger an Interrupt from the FLL status inputs. Note that the "Raw Status" fields (described in [Table 100](#page-271-0) and [Table 101\)](#page-285-0), are valid without clocking, and can be used to provide FLL status readback when system clocks are not available.

The IRQ outputs can be globally masked using the IM\_IRQ1 and IM\_IRQ2 register bits. When not masked, the IRQ status can be read from IRQ1\_STS and IRQ2\_STS for the respective IRQ outputs.

The IRQ1 output is provided externally on the IRQ pin. Under default conditions, this output is 'Active Low'. The polarity can be inverted using the IRQ\_POL register. The IRQ output can be either CMOS driven or Open Drain; this is selected using the IRQ OP CFG register. Note that the IRQ output is referenced to the DBVDD1 power domain.

The IRQ2 status can be used to trigger DSP firmware execution - see "[DSP Firmware Control](#page-126-0)". This allows the DSP firmware execution to be linked to external events (e.g., Jack detection, or GPIO input), or to any of the status conditions flagged by the Interrupt registers.

The IRQ1 and IRQ2 signals may be output on a GPIO pin - see "[General Purpose Input / Output](#page-244-1)".

The CS47L85 Interrupt Controller circuit is illustrated in [Figure 73.](#page-257-0) (Note that not all interrupt inputs are shown.) The control fields associated with IRQ1 and IRQ2 are described in [Table 100 a](#page-271-0)nd [Table 101](#page-285-0) respectively. The global interrupt mask bits, status bits, and output configuration register are described i[n Table 102.](#page-285-1)

Note that, under default register conditions, the 'Boot Done' status is the only un-masked interrupt source; a falling edge on the IRQ pin will indicate completion of the Boot Sequence.





### <span id="page-257-0"></span>**Figure 73 Interrupt Controller**

























































**Service Control Control** 







<span id="page-271-0"></span>**Table 100 Interrupt 1 Control Registers** 



























































<span id="page-285-0"></span>**Table 101 Interrupt 2 Control Registers** 



<span id="page-285-1"></span>**Table 102 Interrupt Control Registers** 



## <span id="page-286-0"></span>**CLOCKING AND SAMPLE RATES**

The CS47L85 requires a clock reference for its internal functions and also for the input (ADC) paths, output (DAC) paths and digital audio interfaces. Under typical clocking configurations, all commonly-used audio sample rates can be derived directly from the external reference; for additional flexibility, the CS47L85 incorporates three Frequency Locked Loop (FLL) circuits to perform frequency conversion and filtering.

External clock signals may be connected via MCLK1 and MCLK2. (These inputs are referenced to the DBVDD1 and DBVDD2 power domains respectively.) In AIF Slave modes, the BCLK signals may be used as a reference for the system clocks. The SLIMbus interface can provide the clock reference, when used as the input to one of the FLLs. To avoid audible glitches, all clock configurations must be set up before enabling playback.

### **SYSTEM CLOCKING**

The CS47L85 supports three primary clock domains - SYSCLK, ASYNCLK, and DSPCLK.

The SYSCLK and ASYNCCLK clock domains are the reference clocks for all the audio signal paths on the CS47L85. Up to five different sample rates may be independently selected for specific audio interfaces and other input/output signal paths; each selected sample rate must be synchronised either to SYSCLK or to ASYNCCLK, as described later.

The SYSCLK and ASYNCCLK clock domains are independent (i.e., not synchronised). Stereo full-duplex sample rate conversion is supported, allowing asynchronous audio data to be mixed and to be routed between independent interfaces. See "[Digital Core](#page-67-0)" for further details.

The DSPCLK clock domain is the reference clock for the programmable DSP Cores on the CS47L85. A wide range of DSPCLK frequencies can be supported, and a programmable clock divider is provided for each DSP Core, allowing the DSP clocking (and power consumption) to be optimised according to the applicable processing requirements of each DSP Core. See "[DSP Firmware Control](#page-126-0)" for further details.

Note that there is no requirement for DSPCLK to be synchronised to SYSCLK or ASYNCCLK. The DSPCLK controls the software execution in the DSP Cores; audio outputs from the DSP Cores may be synchronised either to SYSCLK or ASYNCCLK, regardless of the applicable DSPCLK rate.

Excluding the DSP Cores, each subsystem within the CS47L85 digital core is clocked at a dynamically-controlled rate, limited by the SYSCLK (or ASYNCCLK) frequency, as applicable. For maximum signal mixing and processing capacity, it is recommended that the highest possible SYSCLK and ASYNCCLK frequencies are configured.

The DSP Cores are clocked at the DSPCLK rate (or supported divisions of the DSPCLK frequency). The DSPCLK configuration must ensure that sufficient clock cycles are available for the processing requirements of each DSP Core. The requirements will vary, according to the particular software that is in use.

## **SAMPLE RATE CONTROL**

The CS47L85 supports two independent clock domains for the audio signal paths, referenced to SYSCLK and ASYNCCLK respectively.

Different sample rates may be selected for each of the audio interfaces (AIF1, AIF2, AIF3, AIF4, SLIMbus), and for the input (ADC) and output (DAC) paths. Each of these must be referenced either to SYSCLK or to ASYNCCLK. (Note that the SLIMbus interface supports multiple sample rates, selected independently for each input or output channel.)

The CS47L85 can support a maximum of five different sample rates at any time. The supported sample rates range from 8kHz to 192kHz.

Up to three different sample rates can be selected using the SAMPLE\_RATE\_1, SAMPLE\_RATE\_2 and SAMPLE\_RATE\_3 registers. These must each be numerically related to each other and to the SYSCLK frequency (further details of these requirements are provided i[n Table 103](#page-288-0) and the accompanying text).

The remaining two sample rates can be selected using the ASYNC\_SAMPLE\_RATE\_1 and ASYNC\_SAMPLE\_RATE\_2 registers. These sample rates must be numerically related to each other and to the ASYNCCLK frequency (further details of these requirements are provided in [Table 104](#page-288-1) and the accompanying text),

Each of the audio interfaces, input paths and output paths is associated with one of the sample rates selected by the SAMPLE\_RATE\_n or ASYNC\_SAMPLE\_RATE\_n registers.

Note that if any two interfaces are operating at the same sample rate, but are not synchronised, then one of these must be referenced to the ASYNCCLK domain, and the other to the SYSCLK domain.

Note that, when any of the SAMPLE\_RATE\_n or ASYNC\_SAMPLE\_RATE\_n registers is written to, the activation of the new setting is automatically synchronised by the CS47L85 to ensure continuity of all active signal paths. The SAMPLE\_RATE\_n\_STS and ASYNC\_SAMPLE\_RATE\_n\_STS registers provide readback of the sample rate selections that have been implemented.



There are some restrictions to be observed regarding the sample rate control configuration, as noted below:

- The input (ADC / Digital Microphone) and output (DAC) signal paths must always be associated with the SYSCLK clocking domain.
- All external clock references (MCLK input or Slave mode AIF input) must be within 1% of the applicable register setting(s).
- The input (ADC / DMIC) sample rate is valid from 8kHz to 192kHz. If 384kHz or 768kHz DMIC clock rate is selected on any of the input paths, then the supported sample rate is valid only up to 48kHz or 96kHz respectively.
- The S/PDIF sample rate is valid from 32kHz to 192kHz.
- The Asynchronous Sample Rate Converters (ASRCs) support sample rates 8kHz to 192kHz. For each ASRC, the ratio of the two sample rates must not exceed 6.
- The Isochronous Sample Rate Converters (ISRCs) support sample rates 8kHz to 192kHz. For each ISRC, the higher sample rate must be an integer multiple of the lower rate.

#### **AUTOMATIC SAMPLE RATE DETECTION**

The CS47L85 supports automatic sample rate detection on the digital audio interfaces (AIF1, AIF2, AIF3 and AIF4). Note that this is only possible when the respective interface is operating in Slave mode (i.e., when LRCLK and BCLK are inputs to the CS47L85).

Automatic sample rate detection is enabled using the RATE\_EST\_ENA register bit. The LRCLK input pin selected for sample rate detection is set using the LRCLK\_SRC register.

Up to four audio sample rates can be configured for automatic detection; these sample rates are selected using the SAMPLE\_RATE\_DETECT\_n registers. Note that the function will only detect sample rates that match one of the SAMPLE\_RATE\_DETECT\_n registers.

If one of the selected audio sample rates is detected on the selected LRCLK input, then a Control Write Sequence will be triggered. A unique sequence of actions may be programmed for each of the detected sample rates. Note that the applicable control sequences must be programmed by the user for each detection outcome. See "[Control Write Sequencer](#page-323-0)" for further details.

The TRIG\_ON\_STARTUP register controls whether the sample rate detection circuit responds to the initial detection of the applicable interface (i.e., when the AIFn interface starts up).

When TRIG\_ON\_STARTUP=0, then the detection circuit will only respond (i.e., trigger the Control Write Sequencer) to a change in the detected sample rate - the initial sample rate detection will be ignored. (Note that the 'initial sample rate detection' is the first detection of a sample rate that matches one of the SAMPLE\_RATE\_DETECT\_n registers.)

When TRIG\_ON\_STARTUP=1, then the detection circuit will trigger the Control Write Sequencer whenever a selected sample rate is detected, including when the AIF interface starts up, or when the sample rate detection is first enabled.

As described above, setting TRIG ON STARTUP=0 is designed to inhibit any response to the initial detection of a sample rate that matches one of the SAMPLE\_RATE\_DETECT\_n registers. Note that, if the LRCLK\_SRC setting is changed, or if the detection function is disabled and re-enabled, then a subsequent detection of a matching sample rate may trigger the Control Write Sequencer, regardless of the TRIG\_ON\_STARTUP setting.

There are some restrictions to be observed regarding the automatic sample rate detection, as noted below:

- The same sample rate must not be selected on more than one of the SAMPLE\_RATE\_DETECT\_n registers.
- Sample rates 192kHz and 176.4kHz must not be selected concurrently.
- Sample rates 96kHz and 88.2kHz must not be selected concurrently.

The control registers associated with the automatic sample rate detection function are described in [Table 105.](#page-298-0)


### **SYSCLK AND ASYNCCLK CONTROL**

The SYSCLK and ASYNCCLK clocks may be provided directly from external inputs (MCLK, or slave mode BCLK inputs). Alternatively, the SYSCLK and ASYNCCLK clocks can be derived using the integrated FLL(s), with MCLK, BCLK, LRCLK or SLIMCLK as a reference.

The required SYSCLK frequency is dependent on the SAMPLE\_RATE\_n registers[. Table 103](#page-288-0) illustrates the valid SYSCLK frequencies for every supported sample rate.

The SYSCLK FREQ and SYSCLK FRAC registers are used to identify the applicable SYSCLK frequency. It is recommended that the highest possible SYSCLK frequency is selected.

The chosen SYSCLK frequency must be valid for all of the SAMPLE\_RATE\_n registers. It follows that all of the SAMPLE\_RATE\_n registers must select numerically-related values, i.e., all from the same cell as represented in Table [103.](#page-288-0)



<span id="page-288-0"></span>**Table 103 SYSCLK Frequency Selection** 

The required ASYNCCLK frequency is dependent on the ASYNC\_SAMPLE\_RATE\_n registers. [Table 104](#page-288-1) illustrates the valid ASYNCCLK frequencies for every supported sample rate.

The ASYNC\_CLK\_FREQ register is used to identify the applicable ASYNCCLK frequency. It is recommended that the highest possible ASYNCCLK frequency is selected.

Note that, if all the sample rates in the system are synchronised to SYSCLK, then the ASYNCCLK may not be required at all. In this case, the ASYNCCLK should be disabled (se[e Table 105\)](#page-298-0), and the associated register values are not important.



<span id="page-288-1"></span>**Table 104 ASYNCCLK Frequency Selection** 



The CS47L85 supports automatic clocking configuration. The programmable dividers associated with the ADCs, DACs and all DSP functions are configured automatically, with values determined from the SYSCLK\_FREQ, SAMPLE\_RATE\_n, ASYNC\_CLK\_FREQ and ASYNC\_SAMPLE\_RATE\_n fields.

Note that the digital audio interface (AIF) clocking rates must be configured separately.

The sample rates of each AIF, the input (ADC) paths, output (DAC) paths and DSP functions are selected as described in the respective sections. Stereo full-duplex sample rate conversion is supported in multiple configurations to allow digital audio to be routed between interfaces and for asynchronous audio data to be mixed. See "[Digital Core](#page-67-0)" for further details.

The SYSCLK SRC register is used to select the SYSCLK source, as described i[n Table 105.](#page-298-0) The source may be MCLKn, AIFnBCLK or FLLn. If one of the Frequency Locked Loop (FLL) circuits is selected as the source, then the relevant FLL must be enabled and configured, as described later.

The SYSCLK\_FREQ and SYSCLK\_FRAC registers are set according to the frequency of the selected SYSCLK source. Note that the FLLn oscillator frequency is divided by three, when used as the SYSCLK source, as shown in [Figure 74](#page-292-0) and [Figure 76.](#page-301-0) Accordingly, the FLLs can support SYSCLK frequencies in the range 90MHz to 100MHz.

The SYSCLK-referenced circuits within the digital core are clocked at a dynamically-controlled rate, limited by the SYSCLK frequency itself. For maximum signal mixing and processing capacity, it is recommended that the highest possible SYSCLK frequency is configured.

The SAMPLE\_RATE\_n registers are set according to the sample rate(s) that are required by one or more of the CS47L85 audio interfaces. The CS47L85 supports sample rates ranging from 8kHz to 192kHz.

The SYSCLK signal is enabled by the register bit SYSCLK\_ENA. The applicable clock source (MCLKn, AIFnBCLK or FLLn) must be enabled before setting SYSCLK\_ENA=1. This bit must be cleared to 0 when reconfiguring the SYSCLK source or frequency. The SYSCLK\_ENA bit should also be cleared to 0 before stopping or removing the applicable clock source.

The SYSCLK signal is the reference clock for many different subsystems on the CS47L85. All of the SYSCLK-dependent subsystems should be disabled if SYSCLK is not enabled. The SYSCLK\_ENA bit must be set to 1 before enabling any SYSCLK-dependent function, and all the dependent functions should be disabled before clearing the SYSCLK\_ENA bit to  $\Omega$ .

The SYSCLK-dependent subsystems are referenced below; if one or more of the following conditions is met, then the SYSCLK signal is required, and should not be interrupted or reconfigured.

- Input signal path enabled (INnx\_ENA=1)
- Output signal path enabled (OUTnx\_ENA=1, SPKOUTx\_ENA=1, HPnx\_ENA=1)
- Digital Core Mixer enabled (\* SRCn>00h)
- EQ, DRC, or LHPF processor enabled (EQn\_ENA=1, DRCnx\_ENA=1, LHPFn\_ENA=1)
- SPDIF output enabled (SPD1\_ENA=1)
- Tone generator enabled (TONEn\_ENA=1)
- Noise generator enabled (NOISE\_GEN\_ENA=1)
- Haptic generator enabled (HAP\_CTRL>00)
- PWM generator enabled (PWMn\_ENA=1)
- ASRC channel enabled (ASRCn\_INmL\_ENA=1, ASRCn\_INmR\_ENA=1)
- ISRC channel enabled (ISRCn\_INTm\_ENA=1, ISRCn\_DECm\_ENA=1)
- Digital audio interface path enabled (AIFnTXm\_ENA=1, AIFnRXm\_ENA=1)
- Digital audio interface clocks enabled (AIFn\_BCLK\_FRC=1, AIFn\_LRCLK\_FRC=1)
- SLIMbus framer mode enabled (note only applies if SLIMCLK\_SRC=0)
- SLIMbus data channel enabled (SLIMTXn\_ENA=1, SLIMRXn\_ENA=1)
- DSP Core firmware requires access to registers below 0x40000
- Timer enabled, with SYSCLK as clock source (TIMERn\_RUNNING\_STS=1 and TIMERn\_REFCLK\_SRC=8h)
	- ANC processor enabled (CLK\_L\_ENA\_SET=1, CLK\_NG\_ENA=1, CLK\_R\_ENA\_SET=1)
	- OPCLK enabled for GPIO output (OPCLK\_ENA=1)



If reconfiguration of the SYSCLK source or frequency is required, and it is not possible to disable all of the SYSCLKdependent subsystems, then the Control Write Sequencer must be used for the reconfiguration of SYSCLK. The control sequence should apply the following actions:

- Clear SYSCLK\_ENA to 0
- Write updates to SYSCLK\_SRC, SYSCLK\_FREQ, and SYSCLK\_FRAC
- Set SYSCLK\_ENA to 1

The ASYNC\_CLK\_SRC register is used to select the ASYNCCLK source, as described in [Table 105.](#page-298-0) The source may be MCLKn, AIFnBCLK or FLLn. If one of the Frequency Locked Loop (FLL) circuits is selected as the source, then the relevant FLL must be enabled and configured, as described later.

The ASYNC\_CLK\_FREQ register is set according to the frequency of the selected ASYNCCLK source. Note that the FLLn output frequency is divided by three, when used as the ASYNCCLK source. The FLLs can support ASYNCCLK frequencies in the range 90MHz to 100MHz.

The ASYNCCLK-referenced circuits within the digital core are clocked at a dynamically-controlled rate, limited by the ASYNCCLK frequency itself. For maximum signal mixing and processing capacity, it is recommended that the highest possible ASYNCCLK frequency is configured.

The ASYNC SAMPLE RATE n registers are set according to the sample rate(s) of any audio interface that is not synchronised to the SYSCLK clock domain.

The ASYNCCLK signal is enabled by the register bit ASYNC\_CLK\_ENA. The applicable clock source (MCLKn, AIFnBCLK or FLLn) must be enabled before setting ASYNC\_CLK\_ENA=1. This bit must be cleared to 0 when reconfiguring the ASYNCCLK source or frequency. The ASYNC\_CLK\_ENA bit should also be cleared to 0 before stopping or removing the applicable clock source.

The SYSCLK (and ASYNCCLK, when applicable) clocks must be configured and enabled before any audio path is enabled.

The CS47L85 performs automatic checks to confirm that the SYSCLK and ASYNCCLK frequencies are high enough to support the commanded signal paths and processing functions. If an attempt is made to enable a signal path or processing function, and there are insufficient SYSCLK or ASYNCCLK cycles to support it, then the attempt will be unsuccessful. (Note that any signal paths that are already active will not be affected under these circumstances.)

### **DSPCLK CONTROL**

The DSPCLK clock may be provided directly from external inputs (MCLK, or slave mode BCLK inputs). Alternatively, DSPCLK can be derived using the integrated FLL(s), with MCLK, BCLK, LRCLK or SLIMCLK as a reference.

Note that a configurable clock divider is provided for each DSP Core, allowing the DSP clocking (and power consumption) to be optimised according to the applicable processing requirements of each DSP Core. See "[DSP Firmware Control](#page-126-0)" for further details.

The DSP Cores are clocked at the DSPCLK rate (or supported divisions of the DSPCLK frequency). The DSPCLK configuration must ensure that sufficient clock cycles are available for the processing requirements of each DSP Core. The requirements will vary, according to the particular software that is in use.

The DSP\_CLK\_SRC register is used to select the DSPCLK source, as described in [Table 105.](#page-298-0) The source may be MCLKn, AIFnBCLK or FLLn. If one of the Frequency Locked Loop (FLL) circuits is selected as the source, then the relevant FLL must be enabled and configured, as described later.

In most cases, the FLL output frequency is divided by two, when used as the DSPCLK source; this enables DSPCLK frequencies in the range 135MHz to 150MHz. For FLL1 only, a 'divide by 6' option is also available, supporting low power DSP operation with DSPCLK frequencies in the range 45MHz to 50MHz.

The DSPCLK signal is enabled by the register bit DSP\_CLK\_ENA. The applicable clock source (MCLKn, AIFnBCLK or FLLn) must be enabled before setting DSP CLK ENA=1. This bit must be cleared to 0 when reconfiguring the clock sources.

The DSP CLK FREQ RANGE register must be configured for the applicable DSPCLK frequency. Note that, if the DSPCLK frequency is equal to one of the threshold frequencies quoted, then the higher range setting should be selected. For example, if the DSPCLK frequency is 37.5MHz, then DSP\_CLK\_FREQ\_RANGE should be set to 011.

In a typical application, DSPCLK and SYSCLK are derived from a single FLL source. In this case, one of the nominal DSPCLK frequencies is likely to be applicable (se[e Table 105\)](#page-298-0).

Note that there is no requirement for DSPCLK to be synchronised to SYSCLK or ASYNCCLK. The DSPCLK controls the



software execution in the DSP Cores; audio outputs from the DSP Cores may be synchronised either to SYSCLK or ASYNCCLK, regardless of the applicable DSPCLK rate.

The DSPCLK signal is the reference clock for the DSP cores and DSP peripherals on the CS47L85. All of the DSPCLKdependent functions should be disabled if DSPCLK is not enabled. The DSPCLK\_ENA bit must be set to 1 before enabling any DSPCLK-dependent function, and all the dependent functions should be disabled before clearing the DSPCLK\_ENA bit to 0.

The DSPCLK-dependent subsystems are referenced below; if one or more of the following conditions is met, then the DSPCLK signal is required, and should not be interrupted or reconfigured.

- DSP core enabled (DSPn\_CORE\_ENA=1)
- DSP DMA function enabled (DSPn\_[WDMA/RDMA]\_CHANNEL\_ENABLE>00h)
- DSP core in JTAG mode
- Master Interface active (MIFn\_BUSY\_STS=1)
- Timer enabled (TIMERn\_RUNNING\_STS=1)

If reconfiguration of the DSPCLK source or frequency is required, and it is not possible to disable all of the DSPCLKdependent functions, then the following control requirements must be applied to reconfigure DSPCLK:

- Clear DSP\_CLK\_ENA to 0
- Wait 34us (only required if a Timer is enabled)
- Update DSP\_CLK\_SRC and DSP\_CLK\_FREQ\_RANGE, and set DSP\_CLK\_ENA=1. (These must be applied in a single register write operation)
- If a DSP core is enabled, DMA function is enabled, DSP core is in JTAG mode, or a Master Interface is active, then no other register read/write actions (either by Control Interface or by DSP firmware access) can be permitted during this control sequence.
- If a Timer is enabled, but no DSP core, DMA, JTAG, or MIF is active, then DSPCLK can be stopped at any time. The minimum wait time of 34us is required before changing DSP\_CLK\_SRC or DSP\_CLK\_FREQ\_RANGE, but there are no other constraints on configuring DSPCLK in these circumstances.

If DSPCLK is the Timer clock source, the Timer pauses when DSPCLK stops, and resumes operation when DSPCLK restarts. If DSPCLK is not the clock source, the Timer operation continues when DSPCLK stops, but the Timer no longer synchronises to DSPCLK.

#### **MISCELLANEOUS CLOCK CONTROLS**

The CS47L85 incorporates a 32kHz clock circuit, which is required for input signal de-bounce, Microphone/Accessory detect, and for the Charge Pump 2 (CP2) circuits. The 32kHz clock must be configured and enabled whenever any of these features are in use.

The 32kHz clock can be generated automatically from SYSCLK, or may be input directly as MCLK1 or MCLK2. The 32kHz clock source is selected using the CLK\_32K\_SRC register. The 32kHz clock is enabled using the CLK\_32K\_ENA register.

A clock output (OPCLK) derived from SYSCLK can be output on a GPIO pin. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

A clock output (OPCLK ASYNC) derived from ASYNCCLK can be output on a GPIO pin. See "General Purpose Input / [Output](#page-244-0)" to configure a GPIO pin for this function.

The CS47L85 provides integrated pull-down resistors on the MCLK1 and MCLK2 pins. This provides a flexible capability for interfacing with other devices.

The clocking scheme for the CS47L85 is illustrated i[n Figure 74.](#page-292-0)





<span id="page-292-0"></span>**Figure 74 System Clocking** 



























#### <span id="page-298-0"></span>**Table 105 Clocking Control**

In AIF Slave modes, it is important to ensure the applicable clock domain (SYSCLK or ASYNCCLK) is synchronised with the associated external LRCLK. This can be achieved by selecting an MCLK input that is derived from the same reference as the LRCLK, or can be achieved by selecting the external BCLK or LRCLK signal as a reference input to one of the FLLs, as a source for SYSCLK or ASYNCCLK.

If the AIF clock domain is not synchronised with the LRCLK, then clicks arising from dropped or repeated audio samples will occur, due to the inherent tolerances of multiple, asynchronous, system clocks. See "[Applications Information](#page-348-0)" for further details on valid clocking configurations.



### **BCLK AND LRCLK CONTROL**

The digital audio interfaces (AIF1, AIF2, AIF3 and AIF4) use BCLK and LRCLK signals for synchronisation. In master mode, these are output signals, generated by the CS47L85. In slave mode, these are input signals to the CS47L85. It is also possible to support mixed master/slave operation.

The BCLK and LRCLK signals are controlled as illustrated in [Figure 75](#page-299-0). See the "[Digital Audio Interface Control](#page-172-0)" section for further details of the relevant control registers.

Note that the BCLK and LRCLK signals are synchronised to SYSCLK or ASYNCLK, depending upon the applicable clocking domain for the respective interface. See "[Digital Core](#page-67-0)" for further details.



<span id="page-299-0"></span>**Figure 75 BCLK and LRCLK Control** 

### **CONTROL INTERFACE CLOCKING**

Register map access is possible with or without a system clock - there is no requirement for SYSCLK, or any other system clock, to be enabled when accessing the register map.

See "[Control Interface](#page-318-0)" for further details of control register access.



### **FREQUENCY LOCKED LOOP (FLL)**

Three integrated FLLs are provided to support the clocking requirements of the CS47L85. These can be enabled and configured independently according to the available reference clocks and the application requirements. The reference clock may be a high frequency (e.g., 12.288MHz) or low frequency (e.g., 32.768kHz).

The FLL is tolerant of jitter and may be used to generate a stable output clock from a less stable input reference. The FLL characteristics are summarised in "[Electrical Characteristics](#page-16-0)". Note that the FLL can be used to generate a free-running clock in the absence of an external reference source. This is described in the "[Free-Running FLL Mode](#page-312-0)" section below. Configurable spread-spectrum modulation can be applied to the FLL outputs, to control EMI effects.

Each of the FLLs comprises two sub-systems - the 'main' loop and the 'synchroniser' loop; these can be used together to maintain best frequency accuracy and noise (jitter) performance across multiple use-cases. The two-loop design enables the FLL to synchronise effectively to an input clock that may be intermittent or noisy, whilst also achieving the performance benefits of a stable clock reference that may be asynchronous to the audio data.

The main loop takes a constant and stable clock reference as its input. For best performance, a high frequency (e.g., 12.288MHz) reference is recommended. The main FLL loop will free-run without any clock reference if the input signal is removed; it can also be configured to initiate an output in the absence of any reference signal.

The synchroniser loop takes a separate clock reference as its input. The synchroniser input may be intermittent (e.g., during voice calls only). The FLL uses the synchroniser input, when available, as the frequency reference. To achieve the designed performance advantage, the synchroniser input must be synchronous with the audio data.

Note that, if only a single clock input reference is used, this must be configured as the main FLL input reference. The synchroniser should be disabled in this case.

The synchroniser loop should only be used when the main loop clock reference is present. If the input reference to the main FLL is intermittent, or may be interrupted unexpectedly, then the synchroniser should be disabled.

The FLL is enabled using the FLLn ENA register bit (where  $n = 1$ , 2 or 3 for the corresponding FLL). The FLL Synchroniser is enabled using the FLL*n*\_SYNC\_ENA register bit.

Note that the other FLL registers should be configured before enabling the FLL; the FLL*n*\_ENA bit should be set as the final step of the FLL*n* enable sequence.

The FLL\_SYNC\_ENA bit should not be changed if FLL*n*\_ENA = 1; the FLLn\_ENA bit should be cleared before changing FLL*n*\_SYNC\_ENA.

The FLL supports configurable free-running operation, using the FLL*n*\_FREERUN register bits described in the next section. Note that, once the FLL output has been established, the FLL will always free-run when the input reference clock is stopped, regardless of the FLL*n*\_FREERUN bits.

To disable the FLL while the input reference clock has stopped, the respective FLL*n*\_FREERUN bit must be set to '1', before setting the FLL*n*\_ENA bit to '0'.

When changing any of the FLL configuration fields, it is recommended that the digital circuit be disabled via FLLn ENA and then re-enabled after the other register settings have been updated. If the FLL configuration is changed while the FLL is enabled, the respective FLL*n*\_FREERUN bit should be set before updating any other FLL fields. A minimum delay of 32µs should be allowed between setting FLL*n*\_FREERUN and writing to the required FLL register fields. The FLLn FREERUN bit should remain set until after the FLL has been reconfigured.

Note that, if the FLL*n*\_N or FLL*n*\_THETA fields are changed while the FLL is enabled, the FLL*n*\_CTRL\_UPD bit must also be written, as described below. As a general rule, however, it is recommended to configure the FLL (and FLL Synchroniser, if applicable), before setting the corresponding \_ENA register bit(s).

The FLL configuration requirements are illustrated in [Figure 76.](#page-301-0)





#### <span id="page-301-0"></span>**Figure 76 FLL Configuration**

The procedure for configuring the FLL is described below. Note that the configuration of the main FLL path and the FLL Synchroniser path are very similar. One or both paths must be configured, depending on the application requirements:

- If a single clock input reference is used, then only the main FLL path should be used.
- If the input reference to the main FLL is intermittent, or may be interrupted unexpectedly, then only the main FLL path should be used.
- If two clock input references are used, then the constant or low-noise clock is configured on the main FLL path, and the high-accuracy clock is configured on the FLL synchroniser path. Note that the synchroniser input must be synchronous with the audio data.

The following description is applicable to FLL1, FLL2 and FLL3. The associated register control fields are described in [Table 109,](#page-307-0) [Table 110](#page-309-0) and [Table 111 r](#page-312-1)espectively.

The main input reference is selected using FLLn REFCLK SRC. The synchroniser input reference is selected using FLLn\_SYNCCLK\_SRC. The available options in each case comprise MCLK1, MCLK2, SLIMCLK, AIFnBCLK, AIFnLRCLK, or the output from another FLL.

The SLIMCLK reference is controlled by an adaptive divider on the external SLIMCLK input. The divider automatically adapts to the SLIMbus Clock Gear, to provide a constant reference frequency for the FLL. See "[SLIMbus Interface Control](#page-194-0)" for details.

The FLL input reference can be generated directly from the output of another FLL. Note that the reference frequency is equal to  $F<sub>VCO</sub>$  / 3 in this case, with respect to the selected FLL source.

The FLL*n*\_REFCLK\_DIV field controls a programmable divider on the main input reference. The FLL*n*\_SYNCCLK\_DIV field controls a programmable divider on the synchroniser input reference. Each input can be divided by 1, 2, 4 or 8. These registers should be set to bring each reference down to 13.5MHz or below. For best performance, it is recommended that the highest possible frequency - within the 13.5MHz limit - should be selected. (Note that additional guidelines also apply, as described below.)

The FLL output frequency, relative to the main input reference  $F_{REF}$ , is a function of:

- $\bullet$  The FLL oscillator frequency,  $F_{VCO}$
- The frequency ratio set by FLL*n*\_FRATIO
- The real number represented by N.K. (N=integer; K=fractional portion)



The  $F_{VCO}$  frequency must be in the range 270MHz to 300MHz.

When the FLL is selected as SYSCLK or ASYNCCLK source, a fixed divider sets the output frequency equal to  $F_{VCO}$  / 3. Therefore, F<sub>vco</sub> must be exactly 294.912MHz (for 48kHz-related sample rates) or 270.9504MHz (for 44.1kHz-related sample rates).

When the FLL is selected as DSPCLK source, a fixed divider sets the output frequency equal to  $F_{VCO}$  / 2. This enables DSPCLK frequencies in the range 135MHz to 150MHz. For FLL1 only, a 'divide by 6' option is also available, supporting low power DSP operation with DSPCLK frequencies in the range 45MHz to 50MHz. Note that the DSPCLK can be further divided for each DSP.

When the FLL is selected as a GPIO output, a programmable divider supports division ratios in the range 7 through to 127, enabling a wide range of GPIO clock output frequencies.

Note that the chosen F<sub>VCO</sub> frequency can be used to support multiple outputs simultaneously (e.g., SYSCLK and DSPCLK); each of the FLL clock output paths is controlled by a separate divider function, as illustrated i[n Figure 76.](#page-301-0) 

The FLLn FRATIO field selects the frequency division ratio of the FLL input. The FLLn GAIN field is used to optimise the FLL, according to the input frequency. As a general guide, these fields should be selected as described in [Table 106.](#page-302-0) (Note that additional guidelines also apply, as described below.)



<span id="page-302-0"></span>**Table 106 Selection of FLL***n***\_FRATIO and FLL***n***\_GAIN** 

The FLL oscillator frequency,  $F_{VCO}$  is set according to the following equation:

 $F_{VCO} = (F_{REF} \times 3 \times N.K \times FLLn$  FRATIO)

The value of N.K can thus be determined as follows:

 $N.K = F<sub>VCO</sub>$  / (FLLn\_FRATIO x 3 x  $F<sub>REF</sub>$ )

Note that, in the above equations:

FREF is the input frequency, after division by FLL*n*\_REFCLK\_DIV, where applicable

FLLn\_FRATIO is the  $F_{VCO}$  clock ratio  $(1, 2, 3 ... 16)$ 

If the above equations produce an integer value for N.K, then the value of FLLn FRATIO should be adjusted to a different, odd-number division (e.g., divide by 3), and the value of N.K re-calculated. A non-integer value of N.K is recommended for best performance of the FLL. (If possible, the FLL*n*\_FRATIO value should be decreased to the nearest alternative oddnumber division. If a suitable lower value does not exist, FLL*n*\_FRATIO should be increased to the nearest odd-number division instead.)

After the value of FLL<sub>n\_</sub>FRATIO has been determined, the input frequency, F<sub>REF</sub>, must be compared with the maximum frequency limit noted in [Table 107.](#page-303-0) If the input frequency (after division by FLL*n*\_REFCLK\_DIV) is higher than the applicable limit, then the FLL*n*\_REFCLK\_DIV division ratio should be increased, and the value of N.K re-calculated. (Note that the same value of FLL*n*\_FRATIO as already calculated should be used, when deriving the new value of N.K.)



| <b>FLLn FRATIO</b> | <b>REFERENCE FREQUENCY</b><br>F <sub>REF</sub> - MAXIMUM VALUE |  |
|--------------------|----------------------------------------------------------------|--|
| 0h (divide by 1)   | 13.5 MHz                                                       |  |
| 1h (divide by 2)   | 6.144 MHz                                                      |  |
| 2h (divide by 3)   |                                                                |  |
| 3h (divide by 4)   | 3.072 MHz                                                      |  |
| 4h (divide by 5)   |                                                                |  |
| 5h (divide by 6)   | 2.8224 MHz                                                     |  |
| 6h (divide by 7)   |                                                                |  |
| 7h (divide by 8)   | 1.536 MHz                                                      |  |
| 8h (divide by 9)   |                                                                |  |
| 9h (divide by 10)  |                                                                |  |
| Ah (divide by 11)  |                                                                |  |
| Bh (divide by 12)  |                                                                |  |
| Ch (divide by 13)  |                                                                |  |
| Dh (divide by 14)  |                                                                |  |
| Eh (divide by 15)  |                                                                |  |
| Fh (divide by 16)  | 768 kHz                                                        |  |

<span id="page-303-0"></span>**Table 107 Maximum FLL input frequency (function of FLLn\_FRATIO)** 

The value of N is held in the FLL*n*\_N register field.

The value of K is determined by the FLL*n*\_THETA and FLL*n*\_LAMBDA fields, as described later.

The FLLn N, FLLn THETA and FLLn LAMBDA fields are all coded as integers (LSB = 1).

If the FLLn N or FLLn THETA registers are updated while the FLL is enabled (FLLn ENA=1), then the new values will only be effective when a '1' is written to the FLL*n*\_CTRL\_UPD bit. This makes it possible to update the two registers simultaneously, without disabling the FLL.

Note that, when the FLL is disabled (FLL*n*\_ENA=0), then the FLL*n*\_N and FLL*n*\_THETA registers can be updated without writing to the FLL*n*\_CTRL\_UPD bit.

The values of FLL*n*\_THETA and FLL*n*\_LAMBDA can be calculated as described later.

A similar procedure applies for the derivation of the FLL Synchroniser parameters - assuming that this function is used.

The FLL*n*\_SYNC\_FRATIO field selects the frequency division ratio of the FLL synchroniser input. The FLL*n*\_GAIN and FLL*n*\_SYNC\_DFSAT fields are used to optimise the FLL, according to the input frequency. These fields should be set as described in [Table 108.](#page-303-1) 



Note that the FLL*n*\_SYNC\_FRATIO register coding is not the same as the FLL*n*\_FRATIO register.

<span id="page-303-1"></span>**Table 108 Selection of FLL***n***\_SYNC\_FRATIO, FLL***n***\_SYNC\_GAIN, FLL***n***\_SYNC\_DFSAT** 

The FLL oscillator frequency,  $F_{VCO}$ , is the same frequency calculated as described above.

The value of N.K (Sync) can then be determined as follows:

 $N.K (Sync) = F<sub>VCO</sub>$  / (FLLn\_SYNC\_FRATIO x 3 x  $F<sub>SYNC</sub>$ )



Note that, in the above equations:

F<sub>SYNC</sub> is the synchroniser input frequency, after division by FLLn SYNCCLK DIV, where applicable

FLL*n* SYNC FRATIO is the F<sub>VCO</sub> clock ratio (1, 2, 4, 8 or 16)

The value of N (Sync) is held in the FLL*n*\_SYNC\_N register field.

The value of K (Sync) is determined by the FLL*n*\_SYNC\_THETA and FLL*n*\_SYNC\_LAMBDA fields.

The FLL*n*\_SYNC\_N, FLL*n*\_SYNC\_THETA and FLL*n*\_SYNC\_LAMBDA fields are all coded as integers (LSB = 1).

In Fractional Mode, with the synchroniser disabled (K > 0, and FLL*n*\_SYNC\_ENA = 0), the register fields FLL*n*\_THETA and FLL*n*\_LAMBDA can be calculated as described below.

The equivalent procedure is also used to derive the FLL*n*\_SYNC\_THETA and FLL*n*\_SYNC\_LAMBDA register values from the corresponding synchroniser parameters. (This is only required if the synchroniser is enabled.)

Calculate GCD(FLL) using the 'Greatest Common Denominator' function:

 $GCD(FLL) = GCD(FLLn$ <sub>FRATIO</sub> x F<sub>REF</sub>, F<sub>VCO</sub> / 3)

where  $GCD(x, y)$  is the greatest common denominator of  $x$  and  $y$ 

F<sub>REF</sub> is the input frequency, after division by FLLn\_REFCLK\_DIV, where applicable.

Next, calculate FLL*n*\_THETA and FLL*n*\_LAMBDA using the following equations:

FLLn\_THETA = ((F<sub>VCO</sub> / 3) - (FLL\_N x FLLn\_FRATIO x F<sub>REF</sub>)) / GCD(FLL)

FLLn\_LAMBDA = (FLLn\_FRATIO x F<sub>REF</sub>) / GCD(FLL)

Note that, in the operating conditions described above, the values of FLL*n*\_THETA and FLL*n*\_LAMBDA must be co-prime (i.e., not divisible by any common integer). The calculation above ensures that the values will be co-prime. The value of K must be a fraction less than 1 (i.e., FLL*n*\_THETA must be less than FLL*n*\_LAMBDA).

In Fractional Mode, with the synchroniser enabled (K > 0, and FLLn\_SYNC\_ENA = 1), the value of FLLn\_THETA is calculated as described below. The value of FLLn\_LAMBDA is ignored in this case.

FLL*n*\_THETA = K x 65536



The FLL control registers are described in [Table 109,](#page-307-0) [Table 110](#page-309-0) and [Table 111.](#page-312-1) Example settings for a variety of reference frequencies and output frequencies are shown i[n Table 114.](#page-316-0)









<span id="page-307-0"></span>



**Table 109 FLL1 Register Map** 











### <span id="page-309-0"></span>**Table 110 FLL2 Register Map**











<span id="page-312-1"></span>



**Table 111 FLL3 Register Map** 

### **FREE-RUNNING FLL MODE**

<span id="page-312-0"></span>The FLL can generate a clock signal even when no external reference is available. This may be because the normal input reference has been interrupted, or may be during a standby or start-up period when no initial reference clock is available.

Free-running FLL mode is enabled using the FLLn FREERUN register. (Note that FLLn ENA must also be enabled in Free-running FLL mode.)

In Free-running FLL mode, the normal feedback mechanism of the FLL is halted, and the FLL oscillates independently of the external input reference(s).

If the FLL was previously operating normally, (with an input reference clock), then the FLL output frequency will remain unchanged when Free-running FLL mode is enabled. The FLL output will be independent of the input reference while operating in free-running mode with FLLn\_FREERUN=1.

The main FLL loop will always continue to free-run if the input reference clock is stopped (regardless of the FLLn\_FREERUN setting). If FLLn\_FREERUN=0, the FLL will re-lock to the input reference whenever it is available.

In free-running mode, (with FLLn FREERUN=1), the FLL integrator value (part of the feedback mechanism) can be commanded directly using the FLLn\_FRC\_INTEG\_VAL register. The integrator value in this register is applied to the FLL when a '1' is written to the FLLn\_FRC\_INTEG\_UPD bit.

If the FLL is started up in free-running mode, (i.e., it was not previously running), then the default value of FLLn\_FRC\_INTEG\_VAL will be applied.

The FLL integrator value (part of the feedback mechanism) can be read from the FLLn INTEG register; the value of this field may be stored for later use. Note that the readback value of the FLLn\_INTEG register is only valid when FLLn\_FREERUN=1, and the FLLn\_INTEG\_VALID bit is set.

The FLL integrator setting does not ensure a specific output frequency for the FLL across all devices and operating conditions; some level of variation will apply.

The free-running FLL clock may be selected as the SYSCLK source or ASYNCCLK source as shown [Figure 74.](#page-292-0) 

The control registers applicable to Free-running FLL mode are described i[n Table 112.](#page-313-0)







<span id="page-313-0"></span>**Table 112 Free-Running FLL Mode Control** 

## **SPREAD SPECTRUM FLL CONTROL**

The CS47L85 can apply modulation to the FLL outputs, using spread spectrum techniques. This can be used to control the EMI characteristics of the circuits that are clocked via the FLLs.

Each of the FLLs can be individually configured for Triangle modulation, Zero Mean Frequency Modulation (ZMFM) or Dither. The amplitude and frequency parameters of the spread spectrum functions is also programmable, using the registers described in [Table 113.](#page-314-0) 





| <b>REGISTER</b><br><b>ADDRESS</b>               | <b>BIT</b> | <b>LABEL</b>          | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                    |
|-------------------------------------------------|------------|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                 | 1:0        | FLL1_SS_SEL<br>[1:0]  | 00             | FLL1 Spread Spectrum Select<br>$00 = Disabled$<br>01 = Zero Mean Frequency (ZMFM)<br>$10 = Triangle$<br>$11 =$ Dither                                                                                                                                                                 |
| R425<br>(01A9h)<br>FLL2_Spr<br>ead_Spect<br>rum | 5.4        | FLL2 SS AMPL<br>[1:0] | 00             | FLL2 Spread Spectrum Amplitude<br>Controls the extent of the spread-spectrum modulation.<br>00 = 0.7% (triangle), 0.7% (ZMFM, dither)<br>$01 = 1.1\%$ (triangle), 1.3% (ZMFM, dither)<br>$10 = 2.3\%$ (triangle), 2.6% (ZMFM, dither)<br>$11 = 4.6\%$ (triangle), 5.2% (ZMFM, dither) |
|                                                 | 3:2        | FLL2 SS FREQ<br>[1:0] | $00\,$         | FLL2 Spread Spectrum Frequency<br>Controls the spread spectrum modulation frequency in<br>Triangle mode.<br>$00 = 439kHz$<br>$01 = 878$ kHz<br>$10 = 1.17 MHz$<br>$11 = 1.76$ MHz                                                                                                     |
|                                                 | 1:0        | FLL2_SS_SEL<br>[1:0]  | 00             | FLL2 Spread Spectrum Select<br>$00 = Disabled$<br>01 = Zero Mean Frequency (ZMFM)<br>$10 = Triangle$<br>$11 =$ Dither                                                                                                                                                                 |
| R457<br>(01C9h)<br>FLL3 Spr<br>ead_Spect<br>rum | 5:4        | FLL3_SS_AMPL<br>[1:0] | 00             | FLL3 Spread Spectrum Amplitude<br>Controls the extent of the spread-spectrum modulation.<br>00 = 0.7% (triangle), 0.7% (ZMFM, dither)<br>$01 = 1.1\%$ (triangle), 1.3% (ZMFM, dither)<br>$10 = 2.3\%$ (triangle), 2.6% (ZMFM, dither)<br>$11 = 4.6\%$ (triangle), 5.2% (ZMFM, dither) |
|                                                 | 3:2        | FLL3 SS FREQ<br>[1:0] | 00             | <b>FLL3 Spread Spectrum Frequency</b><br>Controls the spread spectrum modulation frequency in<br>Triangle mode.<br>$00 = 439kHz$<br>$01 = 878$ kHz<br>$10 = 1.17 MHz$<br>$11 = 1.76 MHz$                                                                                              |
|                                                 | 1:0        | FLL3_SS_SEL<br>[1:0]  | 00             | FLL3 Spread Spectrum Select<br>$00 = Disabled$<br>01 = Zero Mean Frequency (ZMFM)<br>$10 = Triangle$<br>$11 =$ Dither                                                                                                                                                                 |

<span id="page-314-0"></span>**Table 113 FLL Spread Spectrum Control** 



### **FLL INTERRUPTS AND GPIO OUTPUT**

For each FLL, the CS47L85 supports an 'FLL Lock' signal which indicates whether FLL Lock has been achieved (i.e., the FLL is locked to the input reference signal).

The FLL Lock signals are inputs to the Interrupt control circuit and can be used to trigger an Interrupt event - see "[Interrupts](#page-256-0)". Note that these Interrupt signals are de-bounced, and require clocking to be present in order to assert the respective Interrupt; either the 32kHz clock, or the SYSCLK signal, must be enabled to trigger an Interrupt from the FLL signals.

The FLL Lock signals can be output directly on a GPIO pin as an external indication of the FLL status. See "[General](#page-244-0)  [Purpose Input / Output](#page-244-0)" to configure a GPIO pin for these functions. (These GPIO outputs are not de-bounced, and do not require clocking to be present.)

Clock output signals derived from the FLL can be output on a GPIO pin. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.

The FLL clocking configuration is illustrated i[n Figure 76.](#page-301-0) 

### **EXAMPLE FLL CALCULATION**

The following example illustrates how to derive the FLL1 registers to generate an oscillator frequency ( $F<sub>VCO</sub>$ ) of 294.912 MHz from a 12.000 MHz reference clock (F<sub>REF</sub>). This is suitable for generating SYSCLK at 98.304 MHz, and/or DSPCLK at 147.456 MHz.

Note that, for the purposes of this calculation, it is assumed that the synchroniser is disabled.

- Set FLL1\_REFCLK\_DIV in order to generate FREF <=13.5MHz: FLL1\_REFCLK\_DIV = 00 (divide by 1)
- Set FLL1\_FRATIO for the given reference frequency as shown i[n Table 106:](#page-302-0)  $F_{REF}$  = 12MHz, therefore FLL1\_FRATIO = 0h (divide by 1)
- Calculate N.K as given by N.K =  $F_{VCO}$  / (FLL1\_FRATIO x 3 x  $F_{REF}$ ):  $N.K = 294.912 / (1 \times 3 \times 12) = 8.192$
- Confirm that a non-integer value has been calculated for N.K.
- Confirm that the input frequency,  $F_{REF}$ , is less than the applicable limit shown in Table 107.
- Determine FLL1\_N from the integer portion of N.K:- $FLL1$ <sub>-N</sub> = 8 (008h)
- Determine GCD(FLL), as given by GCD(FLL) = GCD(FLL1\_FRATIO x  $F_{REF}$ ,  $F_{VCO}$  / 3):  $GCD(FLL) = GCD(1 \times 12000000, 294912000 / 3) = 96000$
- Determine FLL1\_THETA, as given by FLL1\_THETA =  $((F<sub>VCO</sub> / 3) - (FLL1 N x FLL1 FRATiO x F<sub>REF</sub>))/ GCD(FLL):$ FLL1\_THETA = ((294912000 / 3) - (8 x 1 x 12000000)) / 96000 FLL1\_THETA = 24 (0018h)
- Determine FLL\_LAMBDA, as given by FLL1\_LAMBDA = (FLL1\_FRATIO x  $F_{REF}$ ) / GCD(FLL): FLL1 LAMBDA =  $(1 \times 12000000) / 96000$ FLL1\_LAMBDA = 125 (007Dh)



### **EXAMPLE FLL SETTINGS**

[Table 114](#page-316-0) provides example FLL settings for generating an oscillator frequency (F<sub>VCO</sub>) of 294.912 MHz from a variety of low and high frequency reference inputs. This is suitable for generating SYSCLK at 98.304 MHz, and/or DSPCLK at 147.456 MHz.



Note that, in these examples, it is assumed that the synchroniser is disabled.

 $F_{VCO}$  = ( $F_{SOURCE}$  /  $F_{REF}$  Divider) \* 3 \* N.K \* FRATIO

The N.K values are represented in the FLLn\_N, FLLn\_THETA and FLLn\_LAMBDA registers as shown above. See [Table 109,](#page-307-0) [Table 110](#page-309-0) an[d Table 111](#page-312-1) for the coding of the FLLn\_REFCLK\_DIV and FLLn\_FRATIO registers.

<span id="page-316-0"></span>**Table 114 Example FLL Settings – Synchroniser Disabled** 

[Table 115](#page-317-0) provides example FLL settings for generating SYSCLK at 98.304 MHz, and/or DSPCLK at 147.456 MHz, with the synchroniser enabled. The main loop and the synchroniser loop must each be configured according to the respective input source.





 $F_{VCO}$  = ( $F_{SOURCE}$  /  $F_{REF}$  Divider)  $\degree$  3  $\degree$  N.K  $\degree$  FRATIO

See [Table 109,](#page-307-0) [Table 110](#page-309-0) an[d Table 111](#page-312-1) for details of the FLL configuration fields.

Note that the coding of FLLn\_FRATIO is different to FLLn\_SYNC\_FRATIO.

<span id="page-317-0"></span>**Table 115 Example FLL Settings – Synchroniser Enabled** 



## <span id="page-318-0"></span>**CONTROL INTERFACE**

The CS47L85 is controlled by writing to its control registers. Readback is available for all registers. Three independent Control Interfaces are provided, giving flexible capability as described below. Note that the SLIMbus interface also supports read/write access to the CS47L85 control registers - see "[SLIMbus Interface Control](#page-194-0)".

Register access is possible on all of the Control Interfaces (including SLIMbus) simultaneously. Note that the Control Interface function can be supported with or without system clocking - there is no requirement for SYSCLK, or any other system clock, to be enabled when accessing the register map.

The CS47L85 executes a Boot Sequence following Power-On Reset (POR), Hardware Reset, Software Reset or Wake-Up (from Sleep mode). Note that Control Register writes should not be attempted until the Boot Sequence has completed. See "[Power-On Reset \(POR\)](#page-342-0)" for further details.

**CONTROL INTERFACE**  DESCRIPTION | PIN FUNCTIONS | POWER **DOMAIN**  CIF1 | 4-wire (SPI) interface | CIF1MISO - data output CIF1MOSI - data input CIF1SCLK - interface clock input CIF1SS - 'slave select' input DBVDD1 CIF2 2-wire (I2C) interface CIF2SCLK - interface clock input CIF2SDA - data input/output DBVDD1 CIF3 | 4-wire (SPI) interface | CIF3MISO - data output CIF3MOSI - data input CIF3SCLK - interface clock input CIF3SS - 'slave select' input DBVDD3

A summary of the CS47L85 Control Interfaces is described in [Table 116.](#page-318-1) 

<span id="page-318-1"></span>**Table 116 Control Interface Summary** 

The CS47L85 provides an integrated pull-down resistor on the CIF1MISO pin. This provides a flexible capability for interfacing with other devices. The pull-down is enabled using the CIF1MISO\_PD control bit, as described i[n Table 117.](#page-318-2) 

Note that there is no pull-down available on the CIF3MISO pin. An external resistor (e.g.,  $47k\Omega$ ) should be used here, if required.



<span id="page-318-2"></span>**Table 117 Control Interface Pull-Down** 

A detailed description of the 2-wire (I2C) interface and 4-wire (SPI) interface modes is provided in the following sections.



### **4-WIRE (SPI) CONTROL MODE**

The 4-wire (SPI) Control Interface mode is supported on CIF1 and CIF3, and uses the corresponding SS, SCLK, MOSI and MISO pins.

In Write operations (R/W=0), the MOSI pin input is driven by the controlling device.

In Read operations (R/W=1), the MOSI pin is ignored following receipt of the valid register address.

When SS is asserted (logic 0), the MISO output is actively driven when outputting data, and is high impedance at other times. When SS is not asserted, the MISO output is high impedance.

The high impedance state of the MISO output allows the pin to be shared with other slaves. An internal pull-down resistor can be enabled on the CIF1MISO pin, as described in [Table 117.](#page-318-2) 

Data transfers on CIF1 or CIF3 must use the applicable SPI message format, according to the register address space that is being accessed:

- When accessing register addresses below R12288 (3000h), the applicable SPI protocol comprises a 31-bit register address, and 16-bit data words.
- When accessing register addresses from R12888 (3000h) upwards, the applicable SPI protocol comprises a 31bit register address, and 32-bit data words.
- Note that, in all cases, the complete SPI message protocol also includes a Read/Write bit, and a 16-bit 'padding' phase (se[e Figure 77](#page-319-0) and [Figure 78 b](#page-319-1)elow).

Continuous read and write modes enable multiple register operations to be scheduled faster than is possible with single register operations. In these modes, the CS47L85 will automatically increment the register address at the end of each data word, for as long as SS is held low and SCLK is toggled. Successive data words can be input/output every 16 (or 32) clock cycles (depending on the applicable register address space).

The 4-wire (SPI) protocol is illustrated in [Figure 77](#page-319-0) and [Figure 78.](#page-319-1) Note that 16-bit data words are shown, but the equivalent protocol also applies to 32-bit data words.



**Figure 77 Control Interface 4-wire (SPI) Register Write (16-bit Data Words)** 

<span id="page-319-0"></span>

<span id="page-319-1"></span>**Figure 78 Control Interface 4-wire (SPI) Register Read (16-bit Data Words)** 



### **2-WIRE (I2C) CONTROL MODE**

The 2-wire (I2C) Control Interface mode is supported on CIF2 only, and uses the corresponding SCLK, SDA pins.

In 2-wire (I2C) mode, the CS47L85 is a slave device on the control interface; SCLK is a clock input, while SDA is a bidirectional data pin. To allow arbitration of multiple slaves (and/or multiple masters) on the same interface, the CS47L85 transmits logic 1 by tri-stating the SDA pin, rather than pulling it high. An external pull-up resistor is required to pull the SDA line high so that the logic 1 can be recognised by the master.

In order to allow many devices to share a single 2-wire control bus, every device on the bus has a unique 8-bit device ID (this is not the same as the address of each register in the CS47L85).

The CS47L85 device ID is 0011\_0100 (34h). Note that the LSB of the device ID is the Read/Write bit; this bit is set to logic 1 for "Read" and logic 0 for "Write".

The CS47L85 operates as a slave device only. The controller indicates the start of data transfer with a high to low transition on SDA while SCLK remains high. This indicates that a device ID, and subsequent address/data byte(s), will follow. The CS47L85 responds to the start condition and shifts in the next eight bits on SDA (8-bit device ID, including Read/Write bit, MSB first). If the device ID received matches the device ID of the CS47L85, then the CS47L85 responds by pulling SDA low on the next clock pulse (ACK). If the device ID is not recognised or the R/W bit is set incorrectly, the CS47L85 returns to the idle condition and waits for a new start condition and valid address.

If the device ID matches the device ID of the CS47L85, the data transfer continues as described below. The controller indicates the end of data transfer with a low to high transition on SDA while SCLK remains high. After receiving a complete address and data sequence the CS47L85 returns to the idle state and waits for another start condition. If a start or stop condition is detected out of sequence at any point during data transfer (i.e. SDA changes while SCLK is high), the device returns to the idle condition.

Data transfers on CIF2 must use the applicable I2C message format, according to the register address space that is being accessed:

- When accessing register addresses below R12288 (3000h), the applicable I2C protocol comprises a 32-bit register address, and 16-bit data words.
- When accessing register addresses from R12888 (3000h) upwards, the applicable I2C protocol comprises a 32bit register address, and 32-bit data words.
- Note that, in all cases, the complete I2C message protocol also includes a Device ID, a Read/Write bit, and other signalling bits (see [Figure 79](#page-321-0) an[d Figure 80 b](#page-321-1)elow).

The CS47L85 supports the following read and write operations:

- Single write
- **Single read**
- Multiple write
- Multiple read

Continuous (multiple) read and write modes allow register operations to be scheduled faster than is possible with single register operations. In these modes, the CS47L85 will automatically increment the register address after each data word. Successive data words can be input/output every 2 (or 4) data bytes, depending on the applicable register address space.



The 2-wire (I2C) protocol for a single, 16-bit register write operation is illustrated i[n Figure 79.](#page-321-0) 



<span id="page-321-0"></span>**Figure 79 Control Interface 2-wire (I2C) Register Write (16-bit Data Words)** 



The 2-wire (I2C) protocol for a single, 16-bit register read operation is illustrated i[n Figure 80.](#page-321-1) 

<span id="page-321-1"></span>**Figure 80 Control Interface 2-wire (I2C) Register Read (16-bit Data Words)** 

The Control Interface also supports other register operations, as listed above. The interface protocol for these operations is summarised below. The terminology used in the following figures is detailed in [Table 118.](#page-321-2) 

Note that 16-bit data words are shown in these illustrations. The equivalent protocol is also applicable to 32-bit words, with 4 data bytes transmitted (or received) instead of 2.



**Table 118 Control Interface (I2C) Terminology** 

<span id="page-321-2"></span>

**Figure 81 Single Register Write to Specified Address** 





**Figure 82 Single Register Read from Specified Address** 



**Figure 83 Multiple Register Write to Specified Address** 



**Figure 84 Multiple Register Read from Specified Address** 



**Figure 85 Multiple Register Read from Last Address** 



## **CONTROL WRITE SEQUENCER**

The Control Write Sequencer is a programmable unit that forms part of the CS47L85 control interface logic. It provides the ability to perform a sequence of register write operations with the minimum of demands on the host processor - the sequence may be initiated by a single operation from the host processor and then left to execute independently.

Default sequences for pop-suppressed start-up and shut-down of each headphone/earpiece output driver are provided (these are scheduled automatically when the respective output paths are enabled or disabled). Other control sequences can be programmed, and may be associated with Sample Rate Detection, DRC, MICDET Clamp, or Event Logger status these sequences are automatically scheduled whenever a corresponding event is detected.

When a sequence is initiated, the sequencer performs a series of pre-defined register writes. The 'start index' of a control sequence within the sequencer's memory may be commanded directly by the host processor. The applicable 'start index' for each of the sequences associated with Sample Rate Detection, DRC, or MICDET Clamp, or Event Logger status is held in a user-programmed control register.

The Control Write Sequencer may be triggered in a number of ways, as described above. Multiple sequences will be queued if necessary, and each is scheduled in turn.

The Control Write Sequencer can be supported with or without system clocking - there is no requirement for SYSCLK, or any other system clock, to be enabled when using the Control Write Sequencer. The timing accuracy of the sequencer operation will be improved when SYSCLK is present, but the general functionality is supported with or without SYSCLK.

### **INITIATING A SEQUENCE**

The Register fields associated with running the Control Write Sequencer are described i[n Table 119.](#page-326-0)

The CS47L85 provides 16 general purpose trigger bits for the Write Sequencer, to allow easy triggering of the associated control sequences. Writing a '1' to the trigger bit will initiate a control sequence, starting at the respective index position within the Control Sequencer memory.

The WSEQ\_TRG1\_INDEX register defines the sequencer start index corresponding to the WSEQ\_TRG1 trigger control bit. Equivalent start index registers are provided for each of the trigger control bits, as described in [Table 119.](#page-326-0) Note that a sequencer start index of 1FFh will cause the respective sequence to be aborted.

The General Purpose control sequences are undefined following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. The General Purpose control sequences must be reconfigured by the host processor following any of these events. Note that all control sequences are maintained in the sequencer memory through Software Reset.

The Write Sequencer can also be commanded using control bits in register R22 (16h). In this case, the Write Sequencer is enabled using the WSEQ\_ENA bit, and the index location of the first command in the sequence is held in the WSEQ\_START\_INDEX register. Writing a '1' to the WSEQ\_START bit commands the sequencer to execute a control sequence, starting at the specified index position. Note that, if the sequencer is already running, then the WSEQ\_START command will be queued, and executed later when the sequencer becomes available.

Note that the mechanism for queuing multiple sequence requests has some limitations, when using the WSEQ\_START bit to trigger the write sequencer. If a sequence is initiated using the WSEQ\_START bit, no other control sequences should be triggered until the sequence completes. The WSEQ\_BUSY bit (described in [Table 125\)](#page-331-0) provides an indication of the sequencer status, and can be used to confirm that sequence has completed. Control sequences triggered by another other method are queued if necessary, and scheduled in turn.

The Write Sequencer can be interrupted by writing a '1' to the WSEQ\_ABORT bit. Note that this command will only abort a sequence that is currently running; if other sequence commands are pending and not yet started, these sequences will not be aborted by writing to the WSEQ\_ABORT bit.

The Write Sequencer stores up to 508 register write commands. These are defined in Registers R12288 (3000h) to R13302 (33F6h). Se[e Table 126 f](#page-333-0)or a description of these registers.












<span id="page-326-0"></span>**Table 119 Write Sequencer Control - Initiating a Sequence** 



The CS47L85 supports automatic sample rate detection on the digital audio interfaces (AIF1, AIF2, AIF3 and AIF4), when operating in AIF Slave mode. Automatic sample rate detection is enabled using the RATE\_EST\_ENA register bit (see [Table 105\)](#page-298-0).

Up to four audio sample rates can be configured for automatic detection; these sample rates are selected using the SAMPLE\_RATE\_DETECT\_n registers. If one of the selected audio sample rates is detected, then the Control Write Sequencer will be triggered. The applicable start index location within the sequencer memory is separately configurable for each detected sample rate.

The WSEQ\_SAMPLE\_RATE\_DETECT\_A\_INDEX register defines the sequencer start index corresponding to the SAMPLE\_RATE\_DETECT\_A sample rate. Equivalent start index values are defined for the other sample rates, as described in [Table 120.](#page-327-0) 

Note that a sequencer start index of 1FFh will cause the respective sequence to be aborted.

The automatic sample rate detection control sequences are undefined following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. The automatic sample rate detection control sequences must be reconfigured by the host processor following any of these events. Note that all control sequences are maintained in the sequencer memory through Software Reset.



See "[Clocking and Sample Rates](#page-286-0)" for further details of the automatic sample rate detection function.

<span id="page-327-0"></span>**Table 120 Write Sequencer Control - Automatic Sample Rate Detection** 



#### **DRC SIGNAL DETECT SEQUENCES**

The Dynamic Range Control (DRC) function within the CS47L85 Digital Core provides a configurable signal detect function. This allows the signal level at the DRC input to be monitored and used to trigger other events.

The DRC Signal Detect functions are enabled and configured using the register fields described in [Table 14 a](#page-89-0)n[d Table 15](#page-92-0)  for DRC1 and DRC2 respectively.

A Control Write Sequence can be associated with a rising edge and/or a falling edge of the DRC1 Signal Detect output. This is enabled using the DRC1\_WSEQ\_SIG\_DET\_ENA register bit, as described in Table 14.

Note that signal detection is supported on DRC1 and DRC2, but the triggering of the Control Write Sequencer is available on DRC1 only.

When the DRC Signal Detect sequence is enabled, the Control Write Sequencer will be triggered whenever the DRC1 Signal Detect output transitions (high or low). The applicable start index location within the sequencer memory is separately configurable for each logic condition.

The WSEQ\_DRC1\_SIG\_DET\_RISE\_SEQ\_INDEX register defines the sequencer start index corresponding to a DRC1 Signal Detect Rising Edge event, as described in [Table 121.](#page-328-0) The WSEQ\_DRC1\_SIG\_DET\_FALL\_SEQ\_INDEX register defines the sequencer start index corresponding to a DRC1 Signal Detect Falling Edge event.

Note that a sequencer start index of 1FFh will cause the respective sequence to be aborted.

The DRC Signal Detect sequences cannot be independently enabled for rising and falling edges. Instead, a start index of 1FFh can be used to disable the sequence for either edge, if required.

The DRC Signal Detect control sequences are undefined following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. The DRC Signal Detect control sequences must be reconfigured by the host processor following any of these events. Note that all control sequences are maintained in the sequencer memory through Software Reset.

See "[Digital Core](#page-67-0)" for further details of the Dynamic Range Control (DRC) function.



<span id="page-328-0"></span>**Table 121 Write Sequencer Control - DRC Signal Detect** 



### **MICDET CLAMP SEQUENCES**

The CS47L85 supports external accessory detection functions, including the MICDET Clamp circuit. The MICDET Clamp status can be used to trigger the Control Write Sequencer. The MICDET Clamp is controlled by the JD1 and/or JD2 signals, as described in [Table 86.](#page-231-0)

A Control Write Sequence can be associated with a rising edge and/or a falling edge of the MICDET Clamp status. This is configured using the register bits described in [Table 86.](#page-231-0)

If one of the selected logic conditions is detected, the Control Write Sequencer will be triggered. The applicable start index location within the sequencer memory is separately configurable for the rising and falling edge conditions.

The WSEQ\_MICD\_CLAMP\_RISE\_INDEX register defines the sequencer start index corresponding to a MICDET Clamp Rising Edge (Clamp active) event, as described in [Table 122.](#page-329-0) The WSEQ\_MICD\_CLAMP\_FALL\_INDEX register defines the sequencer start index corresponding to a MICDET Clamp Falling Edge event.

Note that a sequencer start index of 1FFh will cause the respective sequence to be aborted.

The MICDET Clamp control sequences are undefined following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. The MICDET Clamp control sequences must be reconfigured by the host processor following any of these events. Note that all control sequences are maintained in the sequencer memory through Software Reset.



See "[External Accessory Detection](#page-226-0)" for further details of the MICDET Clamp status signals.

<span id="page-329-0"></span>**Table 122 Write Sequencer Control - MICDET Clamp** 



### **EVENT LOGGER SEQUENCES**

The CS47L85 provides 8 Event Log functions, for monitoring and recording internal or external signals. The logged events are held in a FIFO buffer, from which the application software can read details of the detected logic transitions.

The Control Write Sequencer is automatically triggered whenever the NOT\_EMPTY status of the Event Log buffer is asserted. A different control sequence may be configured for each of the Event Loggers.

The WSEQ\_EVENTLOGn\_INDEX register defines the sequencer start index corresponding to respective Event Logger (where 'n' is 1 to 8), as described in [Table 123.](#page-331-0)

Note that a sequencer start index of 1FFh will cause the respective sequence to be aborted.

The Event Logger control sequences are undefined following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. The Event Logger control sequences must be reconfigured by the host processor following any of these events. Note that all control sequences are maintained in the sequencer memory through Software Reset.

See "[DSP Peripheral Control](#page-139-0)" for further details of the Event Loggers.







<span id="page-331-0"></span>**Table 123 Write Sequencer Control - Event Loggers** 

#### **BOOT SEQUENCE**

The CS47L85 executes a Boot Sequence following Power-On Reset (POR), Hardware Reset, Software Reset or Wake-Up (from Sleep mode). The Boot Sequence configures the CS47L85 with factory-set trim (calibration) data.

See "[Power-On Reset \(POR\)](#page-342-0)" and "[Hardware Reset, Software Reset, Wake-Up, and Device ID](#page-345-0)" for further details.

The start index location of the the Boot Sequence is 384 (180h). See [Table 128 f](#page-333-0)or details of the Write Sequencer Memory allocation.

The Boot Sequence can be commanded at any time by writing '1' to the WSEQ\_BOOT\_START bit.



**Table 124 Write Sequencer Control - Boot Sequence** 

# **SEQUENCER STATUS AND READBACK**

The status of the Write Sequencer can be read using the WSEQ\_BUSY and WSEQ\_CURRENT\_INDEX registers, as described in [Table 125.](#page-331-1) 

When the WSEQ\_BUSY bit is asserted, this indicates that the Write Sequencer is busy.

The index address of the most recent Write Sequencer command can be read from the WSEQ\_CURRENT\_INDEX field. This can be used to provide a precise indication of the Write Sequencer progress.



<span id="page-331-1"></span>**Table 125 Write Sequencer Control - Status Readback** 



### **PROGRAMMING A SEQUENCE**

A Control Write Sequence comprises a series of write operations to data bits (or groups of bits) within the control register map. Each write operation is defined by 5 fields, as described below.

The block of 2 registers is replicated 508 times, defining each of the sequencer's 508 possible index addresses. Many sequences can be stored in the sequencer memory at the same time, with each assigned a unique range of index addresses.

The WSEQ\_DELAYn register is used to identify the 'end of sequence' position, as described below.

Note that, in the following descriptions, the term '*n*' denotes the sequencer index address (valid from 0 to 507).

WSEQ DATA\_WIDTHn is a 3-bit field which identifies the width of the data block to be written. Note that the maximum value of this field selects a width of 8-bits; writing to register fields greater than 8 bits wide must be performed using two separate operations of the Write Sequencer.

WSEQ ADDRn is a 13-bit field containing the register address in which the data should be written.

WSEQ DELAY*n* is a 4-bit field which controls the waiting time between the current step and the next step in the sequence (i.e., the delay occurs after the write in which it was called). The total delay time per step (including execution) is defined below, giving a useful range of execution/delay times from 3.3us up to 1s per step. Setting this field to 0xF identifies the step as the last in the sequence.

If WSEQ DELAYn = 0h or Fh, the step execution time is  $3.3\mu s$ 

For all other values, the step execution time is  $61.44 \mu s \times ((2^{WSEQ-DELAY}) - 1)$ 

WSEQ\_DATA\_START*n* is a 4-bit field which identifies the LSB position within the selected control register to which the data should be written. For example, setting WSEQ\_DATA\_START*n* = 0100 will select bit 4 as the LSB position of the data to be written.

WSEQ DATAn is an 8-bit field which contains the data to be written to the selected control register. The WSEQ\_DATA\_WIDTH*n* field determines how many of these bits are written to the selected control register; the most significant bits (above the number indicated by WSEQ\_DATA\_WIDTH*n*) are ignored.

The register definitions for Step 0 are described in [Table 126.](#page-333-1) The equivalent definitions also apply to Step 1 through to Step 507, in the subsequent register address locations.







<span id="page-333-1"></span>**Table 126 Write Sequencer Control - Programming a Sequence** 

## **SEQUENCER MEMORY DEFINITION**

The Write Sequencer memory defines up to 508 write operations; these are indexed as 0 to 507 in the sequencer memory map.

The Write Sequencer memory will revert to its default contents following Power-On Reset (POR), Hardware Reset, or a Sleep mode transition, In these cases, the sequence memory will contain the Boot Sequence, and the OUT1, OUT2, OUT3, OUT4 signal path enable/disable sequences; the remainder of the sequence memory will be undefined.

User-defined sequences can be programmed after power-up. The user-defined control sequences must be reconfigured by the host processor following Power-On Reset (POR), Hardware Reset, or following a Sleep mode transition. Note that all control sequences are maintained in the sequencer memory through Software Reset. See the "[Applications Information](#page-348-0)" section for a summary of the CS47L85 memory reset conditions.

The default control sequences can be overwritten in the sequencer memory, if required. Note that the headphone and earpiece output path enable registers (HPnx\_ENA, SPKOUTx\_ENA) will always trigger the Write Sequencer (at the predetermined start index addresses).





**Table 127 Write Sequencer Control - Load Memory Control** 

The sequencer memory is summarised in [Table 128.](#page-333-0) User-defined sequences should be assigned space within the allocated portion ('user space') of the Write Sequencer memory.

The start index for the user-defined sequences is configured using the registers described in [Table 119](#page-326-0) through to [Table](#page-331-0)  [123.](#page-331-0)



<span id="page-333-0"></span>**Table 128 Write Sequencer Memory Allocation** 



# <span id="page-334-0"></span>**CHARGE PUMPS, REGULATORS AND VOLTAGE REFERENCE**

The CS47L85 incorporates two Charge Pump circuits and two LDO Regulator circuits to generate supply rails for internal functions and to support external microphone requirements. The CS47L85 also provides four MICBIAS generators which provide low noise reference voltages suitable for biasing electret condenser (ECM) type microphones or powering digital microphones.

Refer to the "[Applications Information](#page-348-0)" section for recommended external components.

The CPVDD domain (1.8V) powers the Charge Pump 1 and Charge Pump 2 circuits. The CPVDD2 power domain (1.2V) is an additional supply used by Charge Pump 1 only.

The DCVDD domain (1.2V) can be supplied externally, or can be provided by the LDO1 Regulator.

Note that the CPVDD2 domain must always be powered externally; the CPVDD2 domain should not be connected to the LDO1 output.

# **CHARGE PUMPS AND LDO2 REGULATOR**

Charge Pump 1 (CP1) is used to generate the positive and negative supply rails for the analogue output drivers. CP1 is enabled automatically by the CS47L85 when required by the output drivers.

Charge Pump 2 (CP2) powers LDO2, which provides the supply rail for analogue input circuits and for the MICBIAS generators. CP2 and LDO2 are enabled using the CP2\_ENA register bit.

The 32kHz clock must be configured and enabled when using CP2. See "[Clocking and Sample Rates](#page-286-0)" for details of the system clocks.

When CP2 and LDO2 are enabled, the MICVDD voltage can be selected using the LDO2\_VSEL control field. Note that, when one or more of the MICBIAS generators is operating in normal (regulator) mode, then the MICVDD voltage must be at least 200mV greater than the highest selected MICBIASn output voltage(s).

When CP2 and LDO2 are enabled, an internal bypass path may be selected, connecting the MICVDD pin directly to the CPVDD supply. This path is controlled using the CP2\_BYPASS register. Note that the bypass path is only supported when CP2 is enabled.

When CP2 is disabled, the CP2VOUT pin can be configured to be floating or to be actively discharged. This is selected using the CP2\_DISCH register bit.

When LDO2 is disabled, the MICVDD pin can be configured to be floating or to be actively discharged. This is selected using the LDO2\_DISCH register bit.

The MICVDD pin is connected to the output of LDO2. Note that the MICVDD does not support direct connection to an external supply; MICVDD is always powered internally to the CS47L85.

The Charge Pumps and LDO2 Regulator circuits are illustrated in [Figure 86.](#page-336-0) The associated register control bits are descrbed in [Table 129.](#page-339-0) 

Note that decoupling capacitors and flyback capacitors are required for these circuits. Refer to the "[Applications](#page-348-0)  [Information](#page-348-0)" section for recommended external components.

## **MICROPHONE BIAS (MICBIAS) CONTROL**

There are four MICBIAS generators which provide low noise reference voltages suitable for biasing electret condenser (ECM) type microphones or powering digital microphones. Refer to the "[Applications Information](#page-348-0)" section for recommended external components.

The MICBIAS generators are powered from MICVDD, which is generated by an internal Charge Pump and LDO, as illustrated i[n Figure 86.](#page-336-0) 

The MICBIAS outputs can be independently enabled using the MICB*n*\_ENA register bits (where *n* = 1, 2 3 or 4 for MICBIAS1, 2, 3 or 4 respectively).

When a MICBIAS output is disabled, the output pin can be configured to be floating or to be actively discharged. This is selected using the MICB*n*\_DISCH register bits.

The MICBIAS generators can each operate as a voltage regulator or in bypass mode. The applicable mode is selected using the MICB*n*\_BYPASS registers.

In Regulator mode (MICB*n*\_BYPASS=0), the output voltage is selected using the MICB*n*\_LVL register bits. In this mode, MICVDD must be at least 200mV greater than the required MICBIAS output voltages. The MICBIAS outputs are powered



from the MICVDD pin, and use the internal bandgap circuit as a reference.

In Regulator mode, the MICBIAS regulators are designed to operate without external decoupling capacitors. The regulators can be configured to support a capacitive load if required, using the MICB*n*\_EXT\_CAP register bits. (This may be appropriate for a digital microphone supply.) It is important that the external capacitance is compatible with the applicable MICB*n*\_EXT\_CAP setting. The compatible load conditions are detailed in the "[Electrical Characteristics](#page-16-0)" section.

In Bypass mode (MICB*n*\_BYPASS=1), the output pin (MICBIAS*n*) is connected directly to MICVDD. This enables a low power operating state. Note that the MICB*n*\_EXT\_CAP register settings are not applicable in Bypass mode; there are no restrictions on the external MICBIAS capacitance in Bypass mode.

The MICBIAS generators incorporate a pop-free control circuit to ensure smooth transitions when the MICBIAS outputs are enabled or disabled in Bypass mode; this feature is enabled using the MICB*n*\_RATE registers.

The MICBIAS generators are illustrated in [Figure 86.](#page-336-0) The MICBIAS control register bits are descrbed i[n Table 129.](#page-339-0)

The maximum output current for each MICBIAS*n* pin is noted in the "[Electrical Characteristics](#page-16-0)". This limit must be observed on each MICBIAS output, especially if more than one microphone is connected to a single MICBIAS pin. Note that the maximum output current differs between Regulator mode and Bypass mode.

#### **VOLTAGE REFERENCE CIRCUIT**

The CS47L85 incorporates a voltage reference circuit, powered by AVDD. This circuit ensures the accuracy of the LDO Regulator and MICBIAS voltage settings.

#### **LDO1 REGULATOR AND DCVDD SUPPLY**

The LDO1 voltage regulator is powered by LDOVDD, and is intended for generating the DCVDD domain, which powers the digital core functions on the CS47L85. In this configuration, the LDO output (LDOVOUT) should be connected to the DCVDD pin. Note that the use of the LDO1 regulator to power external circuits cannot be supported by the CS47L85.

LDO1 is enabled when a logic '1' is applied to the LDOENA pin. The logic level is determined with respect to the DBVDD1 voltage domain.

When LDO1 is disabled, the LDOVOUT pin can be configured to be floating or to be actively discharged. This is selected using the LDO1\_DISCH register bit.

It is possible to supply DCVDD from an external supply. In this configuration, the LDOVOUT pin should be left floating: it must not be connected to the DCVDD pin. The LDO1 regulator is not used in this case, and must be disabled at all times.

An internal pull-down resistor is enabled by default on the LDOENA pin. This is configurable using the LDO1ENA\_PD register bit. A pull-up resistor is also available, as described in [Table 129.](#page-339-0) When the pull-up and pull-down resistors are both enabled, the CS47L85 provides a 'bus keeper' function on the LDOENA pin. The bus keeper function holds the input logic level unchanged whenever the external circuit removes the drive (e.g., if the signal is tri-stated).

If DCVDD is powered from LDO1, then a logic '1' must be applied to the LDOENA pin during power-up, to enable LDO1. The LDO must also be enabled using the LDOENA pin following a Hardware Reset or Software Reset, to allow the device to re-start. (It is recommended that the LDOENA pin is asserted before any reset, and is held at logic '1' until after the reset is complete; this ensures the DSP6 firmware memory contents can be retained, and also allows faster reset time.)

For normal operation following Power-On Reset (POR), Hardware Reset, or Software Reset, LDO1 must be enabled using the LDOENA pin. The 'bus keeper' function can be used during normal operation to keep LDO1 enabled without actively driving the LDOENA pin. Note that the LDOENA pin must always be actively driven following a reset, as the bus keeper function will be disabled in this case.

See "[Power-On Reset \(POR\)](#page-342-0)" and "[Hardware Reset, Software Reset, Wake-Up, and Device ID](#page-345-0)" for details of CS47L85 Resets. See also "[Low Power Sleep Configuration](#page-242-0)" for details of the Sleep / Wake-up functions.

The LDO1 Regulator circuit is illustrated i[n Figure 86.](#page-336-0) The associated register control bits are described in [Table 129.](#page-339-0)

Note that the LDO output requires an external decoupling capacitor; this requirement is typically achieved via decoupling on the DCVDD pins. Refer to the "[Applications Information](#page-348-0)" section for recommended external components.



# **BLOCK DIAGRAM AND CONTROL REGISTERS**

The Charge Pump and Regulator circuits are illustrated in [Figure 86.](#page-336-0) Note that decoupling capacitors and flyback capacitors are required for these circuits. Refer to the "[Applications Information](#page-348-0)" section for recommended external components.



<span id="page-336-0"></span>**Figure 86 Charge Pumps and Regulators** 





# **CS47L85**





# **CS47L85**









**Table 129 Charge Pump and LDO Control Registers** 

<span id="page-339-0"></span>

<span id="page-339-1"></span>**Table 130 LDO2 Voltage Control** 



# **JTAG INTERFACE**

The JTAG interface provides test and debug access to the CS47L85 DSP core. The interface comprises 5 pins, as detailed below.

- TCK: Clock input
- TDI: Data input
- TDO: Data output
- TMS: Mode select input
- TRST: Test Access Port reset input (active low)

For normal operation (test and debug access disabled), the JTAG interface should be held in reset (i.e., TRST should be at logic 0). An internal pull-down resistor holds the TRST pin low when not actively driven. External connection to DGND is recommended, if the JTAG interface function is not required.

The other JTAG input pins (TCK, TDI, TMS) should also be held at logic 0 for normal operation. An internal pull-down resistor holds these pins low when not actively driven.

If the JTAG interface is enabled (TRST de-asserted, and TCK active) at the time of Power-On Reset, or any other Reset, then a Software Reset must be scheduled, with the TCK input stopped or TRST asserted (logic '0'), before using the JTAG interface.

As a general rule, it is recommended to always schedule a Software Reset before starting the JTAG clock, or de-asserting the JTAG reset. In this event, the JTAG interface should be held in its reset state until the Software Reset has completed, and the BOOT\_DONE\_STSx bits have been set.

See "[Hardware Reset, Software Reset, Wake-Up, and Device ID](#page-345-0)" for further details of the CS47L85 Software Reset.

Note that DSPCLK must be present and enabled, if the JTAG interface is enabled. See "[Clocking and Sample Rates](#page-286-0)" for further details of the CS47L85 system clocks.

# **THERMAL SHUTDOWN AND SHORT CIRCUIT PROTECTION**

The CS47L85 incorporates thermal protection functions, and also provides short-circuit detection on the Class D speaker and headphone output paths, as described below.

The temperature sensor detects when the device temperature is within normal limits or if the device is approaching a hazardous temperature condition.

The temperature sensor is an input to the Interrupt control circuit and can be used to trigger an Interrupt event - see "[Interrupts](#page-256-0)". A two-stage indication is provided, via the SPK\_OVERHEAT\_WARN\_EINTn and SPK\_OVERHEAT\_EINTn interrupts.

If the upper temperature threshold (SPK\_OVERHEAT\_EINTn) is exceeded, then the Class D speaker outputs will automatically be disabled in order to protect the device. When the speaker driver shutdown is complete, a further interrupt, SPK\_SHUTDOWN\_EINTn, will be asserted.

The short circuit detection function for the Class D speaker outputs is triggered when the respective output drivers are enabled (using the register bits described in [Table 71\).](#page-206-0) If a short circuit is detected at this time, then the enable will be unsuccessful, and the respective output driver will not be enabled.

The Class D speaker short circuit detection provides inputs to the Interrupt control circuit and can be used to trigger an Interrupt event - see "[Interrupts](#page-256-0)".

If the Class D speaker short circuit condition is detected, then the respective driver(s) will automatically be disabled in order to protect the device. When the speaker driver shutdown is complete, a further interrupt, SPK\_SHUTDOWN\_EINTn, will be asserted.

To enable the Class D speaker outputs following a short circuit detection, the host processor must disable and re-enable the output driver(s). Note that the short circuit status bits will always be cleared when the drivers are disabled.

The short circuit detection function for the headphone output paths operates continuously whilst the respective output driver is enabled. If a short circuit is detected on any headphone output, then current limiting is applied, in order to protect



the output driver. Note that the respective output driver will continue to operate, but the output is current-limited.

The headphone output short circuit detection provides inputs to the Interrupt control circuit and can be used to trigger an Interrupt event when a short circuit condition is detected - see "[Interrupts](#page-256-0)".

The General Purpose Timers (see "[DSP Peripheral Control](#page-139-0)") can also be used to trigger a shutdown of the Class D speaker drivers. This is configured using the SPK\_SHUTDOWN\_TIMER\_SEL register field, as described in Table 131.

If one of the General Purpose Timers is selected for the Speaker Shutdown function, and the respective Timer reaches its final count value, then the Class D speaker drivers will automatically be disabled. When the driver shutdown is complete, an interrupt event (SPK\_SHUTDOWN\_EINTn) will be signalled.

To enable the Class D speaker outputs following a Timeout condition, the host processor must disable and re-enable the output driver(s).

| <b>REGISTER</b><br><b>ADDRESS</b>       | <b>BIT</b> | <b>LABEL</b>                         | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                                                               |
|-----------------------------------------|------------|--------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R620<br>(026Dh)<br>SPK Wat<br>$chdog_1$ | 3:0        | SPK SHUTDO<br>WN TIMER SE<br>L [3:0] | 0h             | Speaker Shutdown Timer select<br>$0h = Disabled$<br>$1h = Timer 1$<br>$2h = Timer 2$<br>$3h = Timer 3$<br>$4h = Timer 4$<br>$5h = Timer 5$<br>$6h = Timer 6$<br>$7h = Timer 7$<br>$8h = Timer 8$<br>All other codes are Reserved |

<span id="page-341-0"></span>**Table 131 Speaker Shutdown - Timer Control** 

The Thermal status, Class D Speaker Short Circuit protection, and Class D Speaker shutdown flags can be output directly on a GPIO pin as an external indication of the associated events. See "[General Purpose Input / Output](#page-244-0)" to configure a GPIO pin for this function.



# <span id="page-342-0"></span>**POWER-ON RESET (POR)**

The CS47L85 will remain in the reset state until AVDD, DBVDD1 and DCVDD are all above their respective reset thresholds. Note that specified device performance is not assured outside the voltage ranges defined in the "[Recommended Operating Conditions](#page-15-0)" section.

Refer to "[Recommended Operating Conditions](#page-15-0)" for the CS47L85 power-up sequencing requirements.

If DCVDD is powered from LDO1, then the DCVDD supply must be enabled using the LDOENA pin for the initial power-up. Note that subsequent interruption to DCVDD should only be permitted as part of a control sequence for entering Sleep mode.

After the initial power-up, the Power-On Reset will be re-scheduled following an interruption to the DBVDD1 or AVDD supplies.

If the CS47L85 SLIMbus component is in its operational state, then it must be reset prior to scheduling a Power-On Reset. See "[SLIMbus Interface Control](#page-194-0)" for details of the SLIMbus reset control messages.

Following Power-On Reset (POR), a Boot Sequence is executed. The BOOT\_DONE\_STSx register is asserted on completion of the Boot Sequence, as described in [Table 132.](#page-342-1) Control register writes should not be attempted until BOOT\_DONE\_STSx has been asserted.

The BOOT\_DONE\_STS signal is an input to the Interrupt control circuit and can be used to trigger an Interrupt event on completion of the Boot Sequence - see "[Interrupts](#page-256-0)". Under default register conditions, a falling edge on the IRQ pin will indicate completion of the Boot Sequence.



For details of the Boot Sequence, see "[Control Write Sequencer](#page-323-0)".

<span id="page-342-1"></span>**Table 132 Device Boot-Up Status** 

The CS47L85 is in Sleep mode when AVDD and DBVDD1 are present, and DCVDD is below its reset threshold. (Note that specific control requirements are also applicable for entering Sleep mode, as described in "[Low Power Sleep](#page-242-0)  [Configuration](#page-242-0)".)

In Sleep mode, most of the Digital Core (and control registers) are held in reset; selected functions and control registers are maintained via an 'Always-On' internal supply domain. See "[Low Power Sleep Configuration](#page-242-0)" for details of the 'Always-On' functions.

See "[Hardware Reset, Software Reset, Wake-Up, and Device ID](#page-345-0)" for details of the Wake-Up transition (exit from Sleep mode).

[Table 133](#page-344-0) describes the default status of the CS47L85 digital I/O pins on completion of Power-On Reset, prior to any register writes. The same default conditions are also applicable on completion of a Hardware Reset or Software Reset (see "[Hardware Reset, Software Reset, Wake-Up, and Device ID](#page-345-0)").

The same default conditions are applicable following a Wake-Up transition, except for the IRQ, LDOENA and RESET pins. These are 'Always-On' pins whose configuration is unchanged in Sleep mode and during a Wake-Up transition.

Note that the default conditions described i[n Table 133](#page-344-0) will not be valid if modified by the Boot Sequence or by a 'Wake-Up' control sequence. See "[Control Write Sequencer](#page-323-0)" for details of these functions.



# **CS47L85**





# **CS47L85**



<span id="page-344-0"></span>**Table 133 CS47L85 Digital I/O Status in Reset** 

Note that the dual function INnLN/DMICCLKn and INnRN/DMICDATn pins default to their respective analogue input functions after Power-On Reset is completed. The analogue input functions are referenced to the MICVDD power domain.

The power-up condition of the GPIO pins depends upon whether the pin is actively driven by another device when the CS47L85 starts up. If the pin is actively driven, the bus-keeper will maintain this logic level. If the pin is not actively driven, the bus-keeper may establish either a logic 1 or logic 0 as the default input level.



# <span id="page-345-0"></span>**HARDWARE RESET, SOFTWARE RESET, WAKE-UP, AND DEVICE ID**

The CS47L85 provides a Hardware Reset function, which is executed whenever the RESET input is asserted (logic 0). The RESET input is active low and is referenced to the DBVDD1 power domain.

A Hardware Reset causes almost all of the CS47L85 control registers to be reset to their default states. The only exception is the contents of the DSP6 firmware memory, which are retained during Hardware Reset, provided DCVDD is held above its reset threshold.

An internal pull-up resistor is enabled by default on the RESET pin; this can be configured using the RESET\_PU register bit. A pull-down resistor is also available, as described in [Table 134.](#page-345-1) When the pull-up and pull-down resistors are both enabled, the CS47L85 provides a 'bus keeper' function on the RESET pin. The bus keeper function holds the input logic level unchanged whenever the external circuit removes the drive (e.g., if the signal is tri-stated).

If the CS47L85 SLIMbus component is in its operational state, then it must be reset prior to scheduling a Hardware Reset. See "[SLIMbus Interface Control](#page-194-0)" for details of the SLIMbus reset control messages.

| <b>REGISTER</b><br><b>ADDRESS</b>   | <b>BIT</b> | <b>LABEL</b>    | <b>DEFAULT</b> | <b>DESCRIPTION</b>                                                                                                                                                                         |
|-------------------------------------|------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R6864<br>(1AD0h)<br>AOD Pad<br>Ctrl |            | <b>RESET PU</b> |                | RESET Pull-up enable<br>$0 = Disabled$<br>$1 =$ Enabled<br>Note - when RESET PD and RESET PU<br>are both set to '1', then a 'bus keeper'<br>function is enabled on the RESET pin.          |
|                                     | 0          | <b>RESET PD</b> | 0              | <b>RESET Pull-down enable</b><br>$0 = Disabled$<br>$1 =$ Enabled<br>Note - when RESET PD and RESET PU<br>are both set to '1', then a 'bus keeper'<br>function is enabled on the RESET pin. |

<span id="page-345-1"></span>**Table 134 Reset Pull-Up Configuration** 

A Software Reset is executed by writing any value to register R0. A Software Reset causes most of the CS47L85 control registers to be reset to their default states. Note that the Control Write Sequencer memory and the firmware memory contents of DSP6 are retained during Software Reset.

Note that the first register read/write operation following a Software Reset may be unsuccessful, if the register access is attempted via a different Control Interface to the one that commanded the Software Reset. Note that only the first register read/write is affected, and only when using more than one Control Interface.

A Wake-Up transition (from Sleep mode) is similar to a Software Reset, but selected functions and control registers are maintained via an 'Always-On' internal supply domain. The 'Always-On' registers are not reset during Wake-Up. See "[Low](#page-242-0)  [Power Sleep Configuration](#page-242-0)" for details of the 'Always-On' functions.

The Control Write Sequencer memory contents will revert to its default contents following Power-On Reset (POR), Hardware Reset, or a Sleep mode transition. The control sequences (including any user-defined sequences) are maintained in the sequencer memory through Software Reset.

The DSP firmware memory contents are cleared following Power-On Reset (POR), or a Sleep mode transition. The firmware memory contents are not affected by Software Reset, provided DCVDD is held above its reset threshold. On DSP1 to DSP5, and on DSP7, the firmware memory contents are cleared under Hardware Reset conditions. On DSP6 only, the firmware memory is retained through Hardware Reset, provided DCVDD is held above its reset threshold.

See the "[Applications Information](#page-348-0)" section for a summary of the CS47L85 memory reset conditions. The DSPn\_MEM\_ENA register bits are described in Table 27.

If DCVDD is powered from LDO1, it is recommended that the LDOENA pin is asserted (logic 1) before Hardware Reset or Software Reset; this ensures the DSP memory contents can be retained, and also allows faster reset time.

Following Hardware Reset, Software Reset or Wake-Up (from Sleep mode), a Boot Sequence is executed. The BOOT\_DONE\_STSx register (se[e Table 132\)](#page-342-1) is de-asserted during Hardware Reset, Software Reset and in Sleep mode. The BOOT DONE STSx register is asserted on completion of the Boot Sequence. Control register writes should not be attempted until BOOT\_DONE\_STSx has been asserted.

The BOOT\_DONE\_STSx status is an input to the Interrupt control circuit and can be used to trigger an Interrupt event see "[Interrupts](#page-256-0)".



For details of the Boot Sequence, see "[Control Write Sequencer](#page-323-0)".

The status of the CS47L85 digital I/O pins following Hardware Reset, Software Reset or Wake-Up is described in the "[Power-On Reset \(POR\)](#page-342-0)" section.

The Device ID can be read back from Register R0. The Hardware Revision can be read back from Register R1.

The Software Revision can be read back from Register R2. The Software Revision code is incremented if software driver compatibility or software feature support is changed.



**Table 135 Device Reset and ID** 



# **REGISTER MAP**

The CS47L85 Register Map listing is contained within Technical Note WTN0573. Please contact your local Cirrus Logic representative for more details.



# <span id="page-348-0"></span>**APPLICATIONS INFORMATION**

# <span id="page-348-2"></span>**RECOMMENDED EXTERNAL COMPONENTS**

# **ANALOGUE INPUT PATHS**

The CS47L85 provides up to 6 analogue audio input paths. Each of these inputs is referenced to the internal DC reference, VMID. A DC blocking capacitor is required for each analogue input pin used in the target application. The choice of capacitor is determined by the filter that is formed between that capacitor and the impedance of the input pin. The circuit is illustrated i[n Figure 87.](#page-348-1) 



<span id="page-348-1"></span>**Figure 87 Audio Input Path DC Blocking Capacitor** 

In accordance with the CS47L85 input pin resistance (see "[Electrical Characteristics](#page-16-0)"), it is recommended that a  $1\mu$ F capacitance for all input connections will give good results in most cases, with a 3dB cut-off frequency around 13Hz.

Ceramic capacitors are suitable, but care must be taken to ensure the desired capacitance is maintained at the AVDD operating voltage. Also, ceramic capacitors may show microphonic effects, where vibrations and mechanical conditions give rise to electrical signals. This is particularly problematic for microphone input paths where a large signal gain is required.

A single capacitor is required for a single-ended line or microphone input connection. For a differential input connection, a DC blocking capacitor is required on both input pins.

The external connections for single-ended and differential microphones, incorporating the CS47L85 microphone bias circuit, are shown later in the "[Microphone Bias Circuit](#page-349-0)" section - se[e Figure 88.](#page-349-1)

## **DIGITAL MICROPHONE INPUT PATHS**

The CS47L85 provides up to 8 digital microphone input paths; two channels of audio data can be multiplexed on each of the DMICDATn pins. Each of these stereo pairs is clocked using the respective DMICCLKn pin.

The external connections for digital microphones, incorporating the CS47L85 microphone bias circuit, are shown later in the "[Microphone Bias Circuit](#page-349-0)" section - se[e Figure 90.](#page-350-0) 

Ceramic decoupling capacitors for the digital microphones may be required - refer to the specific recommendations for the application microphone(s).

When two microphones are connected to a single DMICDAT pin, the microphones must be configured to ensure that the Left mic transmits a data bit when DMICCLK is high, and the Right mic transmits a data bit when DMICCLK is low. The CS47L85 samples the digital microphone data at the end of each DMICCLK phase. Each microphone must tri-state its data output when the other microphone is transmitting. Integrated pull-down resistors can be enabled on the DMICDAT pins if required.

The voltage reference for each digital microphone interface is selectable. It is important that the selected reference for the CS47L85 interface is compatible with the applicable configuration of the external microphone.

<span id="page-349-0"></span>

## **MICROPHONE BIAS CIRCUIT**

The CS47L85 is designed to interface easily with up to 6 analogue or 8 digital microphones.

Each microphone requires a bias current (electret condenser microphones) or voltage supply (silicon microphones); these can be provided by the MICBIAS1, MICBIAS2 or MICBIAS3 regulators on the CS47L85.

Note that the MICVDD pin can also be used (instead of MICBIASn) as a reference or power supply for external microphones. The MICBIAS outputs are recommended, as these offer better noise performance and independent enable/disable control.

Analogue microphones may be connected in single-ended or differential configurations, as illustrated in [Figure 88.](#page-349-1) The differential configuration provides better performance due to its rejection of common-mode noise; the single-ended method provides a reduction in external component count.

A bias resistor is required when using an electret condenser microphone (ECM). The bias resistor should be chosen according to the minimum operating impedance of the microphone and MICBIAS voltage so that the maximum bias current of the CS47L85 is not exceeded.

 $A$  2.2k $\Omega$  bias resistor is recommended; this provides compatibility with a wide range of microphone components.



<span id="page-349-1"></span>**Figure 88 Single-Ended and Differential Analogue Microphone Connections** 

Analogue MEMS microphones can be connected to the CS47L85 as illustrated in [Figure 89.](#page-349-2) In this configuration, the MICBIAS generators provide a low-noise supply for the microphones; a bias resistor is not required.



<span id="page-349-2"></span>**Figure 89 Single-Ended and Differential Analogue Microphone Connections** 



Digital microphone connection to the CS47L85 is illustrated i[n Figure 90.](#page-350-0) 

Ceramic decoupling capacitors for the digital microphones may be required - refer to the specific recommendations for the application microphone(s).



#### <span id="page-350-0"></span>**Figure 90 Digital Microphone Connection**

The MICBIAS generators can each operate as a voltage regulator or in bypass mode. See "[Charge Pumps, Regulators](#page-334-0)  [and Voltage Reference](#page-334-0)" for details of the MICBIAS generators.

In Regulator mode, the MICBIAS regulators are designed to operate without external decoupling capacitors. The regulators can be configured to support a capacitive load if required (e.g., for digital microphone supply decoupling). The compatible load conditions are detailed in the "[Electrical Characteristics](#page-16-0)" section.

If the capacitive load on MICBIAS1, MICBIAS2 or MICBIAS3 exceeds the specified conditions for Regulator mode (e.g., due to a decoupling capacitor or long PCB trace), then the respective generator must be configured in Bypass mode.

The maximum output current for each MICBIAS*n* pin is noted in the "[Electrical Characteristics](#page-16-0)". This limit must be observed on each MICBIAS output, especially if more than one microphone is connected to a single MICBIAS pin. Note that the maximum output current differs between Regulator mode and Bypass mode. The MICBIAS output voltage can be adjusted using register control in Regulator mode.

#### **HEADPHONE DRIVER OUTPUT PATH**

The CS47L85 provides 3 stereo headphone output drivers. These outputs are all ground-referenced, allowing direct connection to the external load(s). There is no requirement for DC blocking capacitors.

In single-ended (default) configuration, the headphone outputs comprise 6 independently controlled output channels, for up to 3 stereo headphone or line outputs. In mono (BTL) mode, the headphone drivers support up to 3 differential outputs, suitable for a mono earpiece or hearing coil load.

The headphone outputs incorporate a common mode, or ground loop, feedback path which provides rejection of systemrelated ground noise. The feedback pins must be connected to ground for normal operation of the headphone outputs. A separate feedback path is provided for each of the stereo headphone outputs. The HPOUT1 feedback is supported on two pins - the applicable pin is selected using the ACCDET\_SRC register bit.

The feedback pins should be connected to GND close to the respective headphone jack, as illustrated in [Figure 91.](#page-351-0) In mono (differential) mode, the feedback pin(s) should be connected to the ground plane that is physically closest to the earpiece output PCB tracks.

It is recommended to ensure that the electrical characteristics of the PCB traces for each output pair are closely matched. This is particularly important to matching the two traces of a differential (BTL) output.

Typical headphone and earpiece connections are illustrated i[n Figure 91.](#page-351-0) 





#### <span id="page-351-0"></span>**Figure 91 Headphone and Earpiece Connection**

It is common for ESD diodes to be wired to pins that link to external connectors. This provides protection from potentially harmful ESD effects. In a typical application, ESD diodes would be recommended for the headphone paths (HPOUT1, HPOUT2, HPOUT3), when used as external headphone or line output.

The HPOUTn outputs are ground-referenced, and the respective voltages may swing between +1.8V and -1.8V. The ESD diode configuration must be carefully chosen.

The recommended ESD diode configuration for these ground-referenced outputs is illustrated in [Figure 92](#page-351-1). The 'back-toback' arrangement is necessary in order to prevent clipping and distortion of the output signal.

Note that similar care is required when connecting the CS47L85 outputs to external circuits that provide input path ESD protection - the configuration on those input circuits must be correctly designed to accommodate ground-referenced signals.



<span id="page-351-1"></span>**Figure 92 ESD Diode Configuration for External Output Connections** 



# **SPEAKER DRIVER OUTPUT PATH**

The CS47L85 incorporates two Class D speaker drivers, offering high amplifier efficiency at large signal levels. As the Class D output is a pulse width modulated signal, the choice of speakers and tracking of signals is critical for ensuring good performance and reducing EMI in this mode.

The efficiency of the speaker drivers is affected by the series resistance between the CS47L85 and the speaker (e.g. PCB track loss and inductor ESR) as shown i[n Figure 93.](#page-352-0) This resistance should be as low as possible to maximise efficiency.



<span id="page-352-0"></span>**Figure 93 Speaker Connection Losses** 

The Class D output requires external filtering in order to recreate the audio signal. This may be implemented using a  $2<sup>nd</sup>$ order LC or 1<sup>st</sup> order RC filter, or else may be achieved by using a loudspeaker whose internal inductance provides the required filter response. An LC or RC filter should be used if the loudspeaker characteristics are unknown or unsuitable, or if the length of the loudspeaker connection is likely to lead to EMI problems.

In applications where it is necessary to provide Class D filter components, a  $2^{nd}$  order LC filter is the recommended solution as it provides more attenuation at higher frequencies and minimises power dissipated in the filter when compared to a first order RC filter (lower ESR). This maximises both rejection of unwanted switching frequencies and overall speaker efficiency. A suitable implementation is illustrated in [Figure 94.](#page-352-1)



<span id="page-352-1"></span>**Figure 94 Class D Output Filter Components** 

A simple equivalent circuit of a loudspeaker consists of a serially connected resistor and inductor, as shown in [Figure 95.](#page-353-0) This circuit provides a low pass filter for the speaker output. If the loudspeaker characteristics are suitable, then the loudspeaker itself can be used in place of the filter components described earlier. This is known as 'filterless' operation.





<span id="page-353-0"></span>**Figure 95 Speaker Equivalent Circuit for Filterless Operation** 

For filterless Class D operation, it is important to ensure that a speaker with suitable inductance is chosen. For example, if we know the speaker impedance is 8Ω and the desired cut-off frequency is 20kHz, then the optimum speaker inductance may be calculated as:

$$
L = \frac{R}{2 \pi Fc} = \frac{8\Omega}{2 \pi \cdot 20kHz} = 64\mu H
$$

 $8\Omega$  loudspeakers typically have an inductance in the range  $20\mu$ H to 100 $\mu$ H, however, it should be noted that a loudspeaker inductance will not be constant across the relevant frequencies for Class D operation (up to and beyond the Class D switching frequency). Care should be taken to ensure that the cut-off frequency of the loudspeaker's filtering is low enough to suppress the high frequency energy of the Class D switching and, in so doing, to prevent speaker damage. The Class D outputs of the CS47L85 operate at much higher frequencies than is recommended for most speakers and it must be ensured that the cut-off frequency is low enough to protect the speaker.

The Class D speaker outputs are designed to support monitoring of external loudspeakers, giving real-time feedback for algorithms such as Cirrus Logic's Speaker Protection software. This enables maximum audio output to be achieved, whilst ensuring the loudspeakers are also fully protected from damage,

The external speaker connections, incorporating the output current monitoring requirements, are illustrated in [Figure 96.](#page-353-1) Note that, if output current monitoring is not required on one or more speaker channels, then the respective ground connections should be tied directly to ground on the PCB.



<span id="page-353-1"></span>**Figure 96 Speaker Output Current Monitoring Connections (Speaker Protection)** 



## **POWER SUPPLY / REFERENCE DECOUPLING**

Electrical coupling exists particularly in digital logic systems where switching in one sub-system causes fluctuations on the power supply. This effect occurs because the inductance of the power supply acts in opposition to the changes in current flow that are caused by the logic switching. The resultant variations ('spikes') in the power supply voltage can cause malfunctions and unintentional behaviour in other components. A decoupling ('bypass') capacitor can be used as an energy storage component which will provide power to the decoupled circuit for the duration of these power supply variations, protecting it from malfunctions that could otherwise arise.

Coupling also occurs in a lower frequency form when ripple is present on the power supply rail caused by changes in the load current or by limitations of the power supply regulation method. In audio components such as the CS47L85, these variations can alter the performance of the signal path, leading to degradation in signal quality. A decoupling capacitor can be used to filter these effects, by presenting the ripple voltage with a low impedance path that does not affect the circuit to be decoupled.

These coupling effects are addressed by placing a capacitor between the supply rail and the corresponding ground reference. In the case of systems comprising multiple power supply rails, decoupling should be provided on each rail.



The recommended power supply decoupling capacitors for CS47L85 are detailed below i[n Table 136.](#page-354-0)

#### <span id="page-354-0"></span>**Table 136 Power Supply Decoupling Capacitors**

Note:  $0.1\mu$ F is required with  $4.7\mu$ F a guide to the total required power rail capacitance.

All decoupling capacitors should be placed as close as possible to the CS47L85 device. The connection between AGND, the AVDD decoupling capacitor and the main system ground should be made at a single point as close as possible to the AGND balls of the CS47L85.

Due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. For most application the use of ceramic capacitors with capacitor dielectric X5R is recommended.



#### **CHARGE PUMP COMPONENTS**

The CS47L85 incorporates two Charge Pump circuits, identified as CP1 and CP2.

CP1 generates the CP1VOUTP and CP1VOUTN supply rails for the ground-referenced headphone drivers; CP2 generates the CP2VOUT supply rail for the microphone bias (MICBIAS) regulators.

Decoupling capacitors are required on each of the Charge Pump outputs. Two fly-back capacitors are required for CP1; a single fly-back capacitor is required for CP2.

The recommended Charge Pump capacitors for CS47L85 are detailed below in [Table 137.](#page-355-0) 



<span id="page-355-0"></span>**Table 137 Charge Pump External Capacitors** 

Ceramic capacitors are recommended for these Charge Pump requirements. Note that, due to the wide tolerance of many types of ceramic capacitors, care must be taken to ensure that the selected components provide the required capacitance across the required temperature and voltage ranges in the intended application. Ceramic capacitors with X5R dielectric are recommended.

The positioning of the Charge Pump capacitors is important, particularly the fly-back capacitors. These capacitors should be placed as close as possible to the CS47L85. The component choice and positioning of the CP1 components are more critical than those of CP2, due to the higher output power requirements of CP1.

# **EXTERNAL ACCESSORY DETECTION COMPONENTS**

The external accessory detection circuit measures jack insertion using the JACKDET1 and JACKDET2 pins. The insertion switch status is detected using an internal pull-up resistor circuit on the respective pin. The logic thresholds associated with the each of the JACKDETn pins are the same, as noted in the "[Electrical Characteristics](#page-16-0)" section. Note that an external resistor (e.g., 500k $\Omega$ ) can be used to lower the effective jack detection thresholds; this provides support for different jack switch configurations.

Microphone detection and key-button press detection is supported using the MICDETn pins. The applicable pin should be connected to one of the MICBIASn outputs, via a  $2.2k\Omega$  bias resistor, as described in the "[Microphone Bias Circuit](#page-349-0)" section. Note that, when using the External Accessory Detection function, the MICBIASn resistor must be  $2.2k\Omega$  +/-2%.

A recommended circuit configuration, including headphone output on HPOUT1 and microphone connections, is shown in [Figure 97](#page-356-0). See "[Analogue Input Paths](#page-348-2)" for details of the DC-blocking microphone input capacitor selection.

The recommended external components and connections for microphone / push-button detection are illustrated in [Figure](#page-356-1)  [98.](#page-356-1) 

Note that, when using the Microphone Detect circuit, it is recommended to use the IN1B or IN2B analogue microphone input paths, to ensure best immunity to electrical transients arising from the external accessory.





<span id="page-356-0"></span>**Figure 97 External Accessory Detection** 

The accessory detection circuit measures the impedance of an external load connected to one of the MICDET pins.

The microphone detection circuit uses MICVDD, MICBIAS1, MICBIAS2 or MICBIAS3 as a reference. The applicable source is configured using the MICD\_BIAS\_SRC register.

The CS47L85 can detect the presence of a typical microphone and up to 6 push-buttons, using the components shown in [Figure 98.](#page-356-1) When the microphone detection circuit is enabled, then each of the push-buttons shown will cause a different bit within the MICD\_LVL register to be set.

The microphone detect function is specifically designed to detect a video accessory (typical  $75\Omega$ ) load if required. A measured external impedance of  $75\Omega$  will cause the MICD\_LVL [3] bit to be set.



<span id="page-356-1"></span>**Figure 98 External Accessory Detect Connection** 



#### **RECOMMENDED EXTERNAL COMPONENTS DIAGRAM**





# **RESETS SUMMARY**

The contents of [Table 138](#page-358-0) provide a summary of the CS47L85 registers and other programmable memory under different reset conditions. The associated events and conditions are listed below.

- A Power-On Reset occurs when AVDD or DBVDD1 is below its respective reset threshold. (Note that DCVDD is also required for initial start-up; subsequent interruption to DCVDD should only be permitted as part of a control sequence for entering Sleep mode.)
- A Hardware Reset occurs when the RESET input is asserted (logic 0).
- A Software Reset occurs when register R0 is written to.
- Sleep Mode is selected when LDO1 is disabled. Note that the AVDD, DBVDD1 and LDOVDD supplies must be present, and the LDOENA pin held low. (It is assumed that DCVDD is supplied by LDO1.)

|                       | <b>ALWAYS-ON</b><br><b>REGISTERS</b> | <b>OTHER</b><br><b>REGISTERS</b> | <b>CONTROL</b><br><b>SEQUENCER</b><br><b>MEMORY</b> | <b>DSP FIRMWARE</b><br><b>MEMORY</b><br>DSP1,2,3,4,5,7 | <b>DSP FIRMWARE</b><br><b>MEMORY</b><br><b>DSP6</b> |
|-----------------------|--------------------------------------|----------------------------------|-----------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|
| Power-On Reset        | Reset                                | Reset                            | Reset                                               | Reset                                                  | Reset                                               |
| <b>Hardware Reset</b> | Reset                                | Reset                            | Reset                                               | Reset                                                  | Retained<br>(see note)                              |
| Software Reset        | Reset                                | Reset                            | Retained                                            | Retained<br>(see note)                                 | Retained<br>(see note)                              |
| Sleep Mode            | Retained                             | Reset                            | Reset                                               | Reset                                                  | Reset                                               |

<span id="page-358-0"></span>**Table 138 Memory Reset Summary** 

See "[Low Power Sleep Configuration](#page-242-0)" for details of Sleep Mode, and the 'Always-On' registers.

Note that, to retain the DSP firmware memory contents during Hardware Reset or Software Reset, it must be ensured that DCVDD is held above its reset threshold. If DCVDD is powered from internal LDO, then it is recommended to assert the LDOENA pin before the Reset, in order to maintain the DCVDD supply.



# **OUTPUT SIGNAL DRIVE STRENGTH CONTROL**

The CS47L85 supports configurable drive strength control for the digital output pins. This can be used to assist systemlevel integration and design considerations.

The drive strength control registers are described in [Table 139.](#page-362-0) Note that, in the case of bi-directional pins (e.g., GPIOn), the drive strength control registers are only applicable when the pin is configured as an output.














**Table 139 Output Drive Strength and Slew Rate Control** 



#### **DIGITAL AUDIO INTERFACE CLOCKING CONFIGURATIONS**

The digital audio interfaces (AIF1, AIF2, AIF3, AIF4) can be configured in Master or Slave modes. In all applications, it is important that the system clocking configuration is correctly designed. Incorrect clock configurations will lead to audible clicks arising from dropped or repeated audio samples; this is caused by the inherent tolerances of multiple asynchronous system clocks.

To ensure reliable clocking of the audio interface functions, it is a requirement that the external interface clocks (e.g., BCLK, LRCLK) are derived from the same clock source as SYSCLK (or ASYNCCLK, where applicable).

In AIF Master mode, the external BCLK and LRCLK signals are generated by the CS47L85 and synchronisation of these signals with SYSCLK (or ASYNCCLK) is ensured. In this case, clocking of the AIF is typically derived from the MCLK1 or MCLK2 inputs, either directly or via one of the Frequency Locked Loop (FLL) circuits. It is also possible to use a different interface (AIFn or SLIMbus) to provide the reference clock to which the AIF Master can be synchronised.

In AIF Slave mode, the external BCLK and LRCLK signals are generated by another device, as inputs to the CS47L85. In this case, it must be ensured that the applicable system clock (SYSCLK or ASYNCCLK) is generated from a source that is synchronised to the external BCLK and LRCLK inputs.

In a typical Slave mode application, the BCLK input is selected as the clock reference, using the FLL to perform frequency shifting. It is also possible to use the MCLK1 or MCLK2 inputs, but only if the selected clock is synchronised externally to the BCLK and LRCLK inputs. The SLIMbus interface can also provide the clock reference, via one of the FLLs, provided that the BCLK and LRCLK signals are externally synchronised with the SLIMCLK input.

The valid AIF clocking configurations are listed in [Table 140 f](#page-363-0)or AIF Master and AIF Slave modes.

The applicable system clock (SYSCLK or ASYNCCLK) depends on the AIFn\_RATE setting for the relevant digital audio interface; if AIFn\_RATE < 1000, then SYSCLK is applicable; if AIFn\_RATE ≥ 1000, then ASYNCCLK is applicable.



<span id="page-363-0"></span>**Table 140 Audio Interface (AIF) Clocking Confgurations** 





In each case, the SYSCLK (ASYNCCLK) frequency must be a valid ratio to the LRCLK frequency; the supported clocking rates are defined by the SYSCLK\_FREQ (ASYNC\_CLK\_FREQ) and SAMPLE\_RATE\_n (ASYNC\_SAMPLE\_RATE\_n) registers.

The valid AIF clocking configurations are illustrated in [Figure 99](#page-364-0) to [Figure 105](#page-366-0) below. Note that, where MCLK1 is illustrated as the clock source, it is equally possible to select MCLK2 as the clock source. Similarly, in cases where FLL1 is illustrated, it is equally possible to select FLL2 or FLL3.



**Figure 99 AIF Master Mode, using MCLK as Reference** 

<span id="page-364-0"></span>

**Figure 100 AIF Master Mode, using MCLK and FLL as Reference** 





**Figure 101 AIF Master Mode, using another Interface as Reference** 



**Figure 102 AIF Slave Mode, using BCLK and FLL as Reference** 



**Figure 103 AIF Slave Mode, using MCLK as Reference** 



# **CS47L85**



**Figure 104 AIF Slave Mode, using MCLK and FLL as Reference** 



**Figure 105 AIF Slave Mode, using another Interface as Reference** 

#### <span id="page-366-0"></span>**PCB LAYOUT CONSIDERATIONS**

Poor PCB layout will degrade the performance and be a contributory factor in EMI, ground bounce and resistive voltage losses. All external components should be placed as close to the CS47L85 device as possible, with current loop areas kept as small as possible.



### **PACKAGE DIMENSIONS**





NOTES:

1. PRIMARY DATUM -Z- AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

2. THIS DIMENSION INCLUDES STAND-OFF HEIGHT 'A1'.<br>3. A1 CORNER IS IDENTIFIED BY INL/LASER MARK ON TOP PACKAGE.

4. BILATERAL TOLERANCE ZONE IS APPLIED TO EACH SIDE OF THE PACKAGE BODY.

4. DIENTRESENTS THE BASIC SOLDER BALL GRID PITCH.<br>6. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE.<br>7. FOLLOWS JEDEC DESIGN GUIDE MO-211-C.



## **Revision History**

**Table 141 Revision History** 

| <b>Revision</b> | <b>Changes</b>                                                                                      |
|-----------------|-----------------------------------------------------------------------------------------------------|
| 1.0             | • Initial version                                                                                   |
| <b>SEP '14</b>  |                                                                                                     |
| 1.1             | • Thermal Characteristics added                                                                     |
| <b>DEC '14</b>  | • Correction to PWMn_LVL description                                                                |
|                 | • Updates to DSP Clocking registers and controls                                                    |
|                 | • Added description of DSP DMA functions                                                            |
|                 | Changes to Master Interface registers and operation                                                 |
|                 | • Updates to Timer Clocking registers and controls                                                  |
|                 | • Updates to SLIMbus register access description                                                    |
|                 | • Output Path Hi-Fi filter controls added                                                           |
|                 | • Recommended 500k JACKDET2 resistor connection                                                     |
| 1.1             | • SPI clock frequency spec updated                                                                  |
| <b>JAN '15</b>  | • Recommend TRST is tied to DGND if JTAG function is not used                                       |
|                 | • Noted SYSCLK_ENA and ASYNC_CLK_ENA must be set to 0 before the respective clock source is stopped |
|                 | • Noted 32kHz clock requirement for GPIO input de-bounce                                            |
|                 | • Clocking required for FLL Interrupt                                                               |
|                 | • DSP_CLK_FREQ_RANGE defined (replaces DSP_CLK_FREQ)                                                |
|                 | • CIF1MISO pull-down described                                                                      |
|                 | • Signal Timing Requirements updated                                                                |
|                 | • DSP memory reset behaviour corrected                                                              |
|                 | • Electrical Characteristics updated                                                                |
|                 | • GPIO functions updated (added/removed)                                                            |
|                 | · Sleep Mode requirements (external DCVDD) added                                                    |
| 2.0             | • Converted to Cirrus document template                                                             |
| <b>MAY '15</b>  | · Sleep Mode requirements (external DCVDD) deleted                                                  |
|                 | DBVDD operating range updated                                                                       |
|                 | Signal passband noted for each DMIC clock frequency                                                 |
|                 | • Clarification of voltage domains for DMIC operation                                               |
|                 | Register Map listing is referenced to a separate document                                           |
|                 | • CPVDD2 absolute maximum rating updated                                                            |
|                 | • Noted DCVDD/FLLVDD must be tied together                                                          |
|                 | • Digital Mixer control requirements updated                                                        |
| 4.0             | • Updated to 'Production Data' status                                                               |
| <b>MAY '15</b>  |                                                                                                     |
| 4.1             | • Clarification of SLIMbus requirements for different Transport Protocol (TP) options               |
| <b>JUL '15</b>  | • FLL1_DIV6 system clocking option added                                                            |
|                 | Correction to FLL Spread Spectrum control register (FLLn_SS_SEL) description                        |
|                 | Noted constraints for using WSEQ_START to trigger the Control Sequencer<br>$\bullet$                |
|                 | System clocking control requirements updated                                                        |
|                 | Added comments describing bus-keeper start-up condition, and digital I/O in Sleep Mode              |
| 4.2             | Series resistor recommended on FLLVDD connection                                                    |
| <b>DEC '16</b>  | Clarification of PDM input/output digital signal levels                                             |
|                 | Typical performance data added<br>٠                                                                 |
|                 | DSPn_DMA_WORD_SEL description added<br>٠                                                            |
|                 | Master interface section updated to include clocking requirements<br>٠                              |
|                 | Output path noise gate threshold (NGATE_THR) updated<br>$\bullet$                                   |
|                 | Headphone detect (HPDET) calculation and measurement time updated<br>٠                              |
|                 | • FLL configuration and example settings updated                                                    |



#### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find one nearest you, go to [www.cirrus.com.](http://www.cirrus.com/) 

For the purposes of our terms and conditions of sale, "Preliminary" or "Advanced" datasheets are non-final datasheets that include but are not limited to datasheets marked as "Target", "Advance", "Product Preview", "Preliminary Technical Data" and/or "Pre-production." Products provided with any such datasheet are therefore subject to relevant terms and conditions associated with "Preliminary" or "Advanced" designations. The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Cirrus Logic products. Use of Cirrus Logic products may entail a choice between many different modes of operation, some or all of which may require action by the user, and some or all of which may be optional. Nothing in these materials should be interpreted as instructions or suggestions to choose one mode over another. Likewise, description of a single mode should not be interpreted as a suggestion that other modes should not be used or that they would not be suitable for operation. Features and operations described herein are for illustrative purposes only.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, NUCLEAR SYSTEMS, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

This document is the property of Cirrus Logic and by furnishing this information, Cirrus Logic grants no license, express or implied, under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, SoundClear, and WISCE are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners.

Copyright © 2014–2017 Cirrus Logic, Inc. All rights reserved.

SLIMbus is a trademark or registered trademark of MIPI Alliance, Inc.

SPI is a trademark of Motorola.