**ON Semiconductor** 

Is Now

# Onsemí

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# 2184 (H) x 1472 (V) Full Frame CCD Image Sensor

# Description

The KAF-3200 Image Sensor is a high performance CCD (charge-coupled device) with 2184 (H) x 1472 (V) photoactive pixels designed for a wide range of image sensing applications.

The sensor incorporates true two-phase CCD technology, simplifying the support circuits required to drive the sensor as well as reducing dark current without compromising charge capacity. The sensor also utilizes the TRUESENSE Transparent Gate Electrode to improve sensitivity compared to the use of a standard front side illuminated polysilicon electrode.

# Table 1. GENERAL SPECIFICATIONS

| Parameter                                                 | Typical Value                                                    |  |  |  |  |  |
|-----------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|
| Architecture                                              | Full Frame CCD                                                   |  |  |  |  |  |
| Total Number of Pixels                                    | 2184 (H) x 1510 (V)                                              |  |  |  |  |  |
| Number of Active Pixels                                   | 2184 (H) x 1472 (V)                                              |  |  |  |  |  |
| Pixel Size                                                | 6.8 μm (H) x 6.8 μm (V)                                          |  |  |  |  |  |
| Active Imager Size                                        | 14.85 mm (H) x 10.26 mm (V)<br>18 mm (diag), 4/3" optical format |  |  |  |  |  |
| Optical Fill-Factor                                       | 100%                                                             |  |  |  |  |  |
| Saturation Signal                                         | 55,000 electrons                                                 |  |  |  |  |  |
| Output Sensitivity                                        | 12 μV/e <sup>-</sup>                                             |  |  |  |  |  |
| Readout Noise (1 MHz)                                     | 7 electrons rms                                                  |  |  |  |  |  |
| Dark Current<br>(25°C, Accumulation Mode)                 | < 7 pA/cm <sup>2</sup>                                           |  |  |  |  |  |
| Dark Current Doubling Rate                                | 6°C                                                              |  |  |  |  |  |
| Dynamic Range<br>(Sat Sig / Dark Noise)                   | 78 dB                                                            |  |  |  |  |  |
| Quantum Efficiency with microlenses<br>(Red, Green, Blue) | 55%, 70%, 80%                                                    |  |  |  |  |  |
| Maximum Data Rate                                         | 15 MHz                                                           |  |  |  |  |  |
| Package                                                   | CERDIP Package (sidebrazed)                                      |  |  |  |  |  |
| Cover Glass                                               | Clear or AR coated, 2 sides                                      |  |  |  |  |  |

NOTE: Parameters above are specified at T = 25°C unless otherwise noted.



# **ON Semiconductor®**

www.onsemi.com



Figure 1. KAF-3200 CCD Image Sensor

#### Features

- True Two Phase Full Frame Architecture
- TRUESENSE Transparent Gate Electrode for High Sensitivity
- 100% Fill Factor
- Low Dark Current
- Microlenses
- High Output Sensitivity

# Applications

- Medical Imaging
- Scientific Imaging

# **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

# **ORDERING INFORMATION**

# Table 2. ORDERING INFORMATION

| Part Number         | Description                                                                                                                           | Marking Code                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| KAF-3200-ABA-CD-B2  | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),<br>Clear Cover Glass with AR coating (both sides), Grade 2            | KAF-3200-ABA<br>(Serial Number) |
| KAF-3200-ABA-CD-AE  | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),<br>Clear Cover Glass with AR coating (both sides), Engineering Sample |                                 |
| KAF-3200-ABA-CP-B2  | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),<br>Taped Clear Cover Glass, no coatings, Grade 2                      | KAF-3200-ABA<br>(Serial Number) |
| KAF-3200-ABA-CP-AE  | Monochrome, Telecentric Microlens, CERDIP Package (sidebrazed),<br>Taped Clear Cover Glass, no coatings, Engineering Sample           |                                 |
| KAF-3200-12-5-A-EVK | Evaluation Board (Complete Kit)                                                                                                       | N/A                             |

See the ON Semiconductor *Device Nomenclature* document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at www.onsemi.com.

# **DEVICE DESCRIPTION**

#### Architecture



Figure 2. Block Diagram

The sensor is built with a true two-phase CCD technology employing a transparent gate and with microlenses available. This technology simplifies the support circuits that drive the sensor and reduces the dark current without compromising charge capacity. The transparent gate results in spectral response increased ten times at 400 nm, compared to a front side illuminated standard poly silicon gate technology. The micro lenses are an integral part of each pixel and cause most of the light to pass through the transparent gate half of the pixel, further improving the spectral sensitivity.

The photoactive area is 14.85 mm x 10.26 mm and is housed in a 24 pin, dual in line (DIP) package with 0.1" pin spacing.

The sensor consists of 2254 parallel (vertical) CCD shift registers each 1510 elements long. These registers act as both the photosensitive elements and as the transport circuits that allow the image to be sequentially read out of the sensor. The parallel (vertical) CCD registers transfer the image one line at a time into a single 2267 element (horizontal) CCD shift register. The horizontal register transfers the charge to a single output amplifier. The output amplifier is a two–stage source follower that converts the photo–generated charge to a voltage for each pixel.

# Dark Reference Pixels

At the beginning of each line are 34 light shielded pixels. There are also 34 full dark lines at the start of every frame and 4 full dark lines at the end of each frame. Under normal circumstances, the pixels in these dark lines do not respond to light. However, dark reference pixels in close proximity to an active pixel, (including the 2 full dark lines and one column at end of each line), can scavenge signal depending on light intensity and wavelength and therefore will not represent the true dark signal.

# **Output Structure**

Charge presented to the floating diffusion (FD) is converted into a voltage and current amplified in order to drive off-chip loads. The resulting voltage change seen at the output is linearly related to the amount of charge placed on FD. Once the signal has been sampled by the system electronics, the reset gate ( $\varphi$ R) is clocked to remove the signal and FD is reset to the potential applied by VRD. More signal at the floating diffusion reduces the voltage seen at the output pin. In order to activate the output structure, an off-chip load must be added to the Vout pin of the device. See Figure 3.

# **Transfer Efficiency Test Pixels and Dummy Pixels**

At the beginning of each line and at the end of each line are extra horizontal CCD pixels. These are a combination of pixels that are not associated with any vertical CCD register and two that are associated with extra photoactive vertical CCDs. These are provided to give an accurate photosensitive signal that can be used to monitor the charge transfer efficiency in the serial (horizontal) register.

They are arranged as follows beginning with the first pixel in each line.

- 8 dark, inactive pixels
- 1 photoactive
- 3 inactive pixels
- 34 dark reference pixels
- 2184 photoactive pixels
- 34 dark pixels
- 1 photo active pixel
- 2 inactive pixels

#### Image Acquisition

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the sensor. These photon-induced electrons are collected locally by the formation of potential wells at each pixel site. The number of electrons collected is linearly dependent on light level and exposure time, and non-linearly dependent on wavelength. When the pixel's capacity is reached, excess electrons will leak into the adjacent pixels within the same column. This is termed blooming. During the integration period, the  $\phi$ V1 and  $\phi$ V2 register clocks are held at a constant (low) level. See Figure 7.

#### **Charge Transport**

Referring to Figure 8, the integrated charge from each photo-gate is transported to the output using a two-step process. Each line (row) of charge is first transported from the vertical CCDs to the horizontal CCD register using the  $\phi$ V1 and  $\phi$ V2 register clocks. The horizontal CCD is presented a new line on the falling edge of  $\phi$ V1 while  $\phi$ H2 is held high. The horizontal CCD's then transport each line, pixel by pixel, to the output structure by alternately clocking the  $\phi$ H1 and  $\phi$ H2 pins in a complementary fashion. On each falling edge of  $\phi$ H1 a new charge packet is transferred onto a floating diffusion and sensed by the output amplifier.

#### **Horizontal Register**

Output Structure



#### Figure 3. Output Structure Load Diagram

Notes:

- 1. For Operation of up to 10 MHz.
- 2. The value of R1 depends on the desired output current according the following formula: R1 = 0.7 / Iout
- 3. The optimal output current depends on the capacitance that needs to be driven by the amplifier and the bandwidth required. 5 mA is recommended for capacitance of 12 pF and pixel rates up to 15 MHz.

# PHYSICAL DESCRIPTION

# **Pin Description and Device Orientation**



#### Figure 4. Pinout Diagram

NOTE: The KAF-3200 is designed to be compatible with the KAF-1602 and KAF-0401 series of Image sensors. The exception is the addition of two new Vsub connections on pins 12 and 13.

| Pin | Name | Description                    |  |  |  |  |
|-----|------|--------------------------------|--|--|--|--|
| 1   | VOG  | Output Gate                    |  |  |  |  |
| 2   | VOUT | Video Output                   |  |  |  |  |
| 3   | VDD  | Amplifier Supply               |  |  |  |  |
| 4   | VRD  | Reset Drain                    |  |  |  |  |
| 5   | φR   | Reset Clock                    |  |  |  |  |
| 6   | VSS  | Amplifier Supply Return        |  |  |  |  |
| 7   | φH1  | Horizontal CCD Clock – Phase 1 |  |  |  |  |
| 8   | φH2  | Horizontal CCD Clock – Phase 2 |  |  |  |  |
| 9   | N/C  | No Connection (open pin)       |  |  |  |  |
| 10  | N/C  | No Connection (open pin)       |  |  |  |  |
| 11  | N/C  | No Connection (open pin)       |  |  |  |  |
| 12  | VSUB | Substrate (Ground)             |  |  |  |  |

| Pin | Name   | Description                  |
|-----|--------|------------------------------|
| 24  | N/C    | No Connection (open pin)     |
| 23  | VGUARD | Substrate (Ground)           |
| 22  | φV1    | Vertical CCD Clock - Phase 1 |
| 21  | φV1    | Vertical CCD Clock - Phase 1 |
| 20  | φV2    | Vertical CCD Clock – Phase 2 |
| 19  | φV2    | Vertical CCD Clock – Phase 2 |
| 18  | φV2    | Vertical CCD Clock – Phase 2 |
| 17  | φV2    | Vertical CCD Clock - Phase 2 |
| 16  | φV1    | Vertical CCD Clock - Phase 1 |
| 15  | φV1    | Vertical CCD Clock - Phase 1 |
| 14  | VSUB   | Substrate (Ground)           |
| 13  | VSUB   | Substrate (Ground)           |

#### Table 3. PIN DESCRIPTION

# IMAGING PERFORMANCE

#### **Typical Operational Conditions**

All values measured at 25°C, and nominal operating conditions. These parameters exclude defective pixels.

# Table 4. SPECIFICATIONS

| Description                         | Symbol            | Min     | Nom.    | Max     | Units                      | Notes | Verification<br>Plan  |
|-------------------------------------|-------------------|---------|---------|---------|----------------------------|-------|-----------------------|
| Saturation Signal                   | Nsat              |         |         |         | e <sup>-</sup> /pixel      | 1     | design <sup>11</sup>  |
| Vertical CCD Capacity               |                   | 50,000  | 55,000  |         |                            |       |                       |
| Horizontal CCD Capacity             |                   | 100,000 | 110,000 |         |                            |       |                       |
| Output Node Capacity                |                   | 100,000 | 110,000 | 120,000 |                            |       |                       |
| Quantum Efficiency with Microlenses |                   |         |         |         | %QE                        | 3     |                       |
| Red                                 |                   | 55      |         |         |                            |       | design <sup>11</sup>  |
| Blue                                |                   | 70      |         |         |                            |       | design <sup>11</sup>  |
| Green                               |                   | 80      |         |         |                            |       | design <sup>11</sup>  |
| Photoresponse Non-Linearity         | PRNL              |         | 1       | 2       | %                          | 2     | design <sup>11</sup>  |
| Photoresponse Non–Uniformity        | PRNU              |         | 1       | 3       | %                          | 3     | die <sup>10</sup>     |
| Dark Signal                         | Jdark             |         | 15      | 30      | e <sup>-</sup> / pixel / s | 4     | die <sup>10</sup>     |
|                                     |                   |         | 6       | 10      | pA/cm <sup>2</sup>         |       |                       |
| Dark Signal Doubling Temperature    |                   | 5       | 6       | 7       | °C                         |       | design <sup>11</sup>  |
| Dark Signal Non-Uniformity          | DSNU              |         | 15      | 30      | e⁻/ pixel / s              | 5     | die <sup>10</sup>     |
| Dynamic Range                       | DR                | 72      | 77      |         | dB                         | 6     | design <sup>118</sup> |
| Charge Transfer Efficiency          | CTE               | 0.99997 | 0.99999 |         |                            |       | die <sup>10</sup>     |
| Output Amplifier DC Offset          | Vodc              | Vrd – 2 | Vrd – 1 | Vrd     | V                          | 7     | die <sup>10</sup>     |
| Output Amplifier Bandwidth          | f <sub>-3dB</sub> |         | 45      |         | MHz                        | 8     | design <sup>11</sup>  |
| Output Amplifier Sensitivity        | Vout/ne⁻          | 18      | 20      |         | μV/e <sup>-</sup>          |       | design <sup>11</sup>  |
| Output Amplifier Output Impedance   | Zout              | 175     | 200     | 250     | Ω                          |       | design <sup>11</sup>  |
| Noise Floor                         | ne⁻               |         | 7       | 12      | electrons                  | 9     | die <sup>10</sup>     |

1. For pixel binning applications, electron capacity up to 150,000 can be achieved with modified CCD inputs. Each sensor may have to be optimized individually for these applications. Some performance parameters may be compromised to achieve the largest signals.

Worst case deviation from straight line fit, between 2% and 90% of Nsat.
One Sigma deviation of a 128 x 128 sample when CCD illuminated uniformly.

One Sigma deviation of a 128 x 128 sample when CCD illumina
Average of all pixels with no illumination at 25°C.

Average dark signal of any of 11 x 8 blocks within the sensor. (Each block is 128 x 128 pixels)

20log (Nsat / ne<sup>-</sup>) at nominal operating frequency and 25°C.

Video level offset with respect to ground.

8. Last output amplifier stage only. Assumes 10 pF off-chip load.

9. Output noise at -10°C, 1 MHz operating frequency (15 MHz bandwidth), and tint = 0 (excluding dark signal).

10. A parameter that is measured on every sensor during production testing.

11. A parameter that is quantified during the design verification activity.

# **TYPICAL PERFORMANCE CURVES**

KAF-3200 Spectral Response 1.0 with microlens, no cover glass 0.8 ----without microlens 0.6 QE 0.4 î 0.2 0.0 200 300 500 600 700 800 900 1100 400 1000 Wavelength (nm)

Figure 5. Typical Spectral Response

# **DEFECT DEFINITIONS**

# **Operating Conditions**

All defect tests performed at  $T = 25^{\circ}C$ .

# Table 5. SPECIFICATIONS

|                | Point | Point Defect |              | Defect | Column | Defect |
|----------------|-------|--------------|--------------|--------|--------|--------|
| Classification | Total | Zone A       | Total Zone A |        | Total  | Zone A |
| C2             | ≤ 10  | ≤5           | ≤4           | ≤2     | 0      | 0      |



Zone A = Central 1544H x 1040V Region

# Figure 6. Active Pixel Region

# Point Defects

Dark: A pixel that deviates by more than 6% from neighboring pixels when illuminated to 70% of saturation. -or-

Bright: A pixel with a dark current greater than  $15000 e^{-1}$  pixel/sec at  $25^{\circ}$ C.

# Cluster Defect

A grouping of not more than 5 adjacent point defects.

Column Defect

A grouping of > 5 contiguous point defects along a single column.

A column containing a pixel with dark current >  $12,000 e^{-}/pixel/sec$  (bright column).

-or-

A column column that does not meet the minimum vertical CCD charge capacity (low charge capacity column). -or-

A column which loses more than  $250 e^{-1}$  under 2 ke<sup>-</sup> illumination (trap defect).

# Neighboring Pixels

The surrounding 128 x 128 pixels or  $\pm 64$  column/rows.

# **Defect Separation**

Column and cluster defects are separated by no less than two (2) pixels in any direction (excluding single pixel defects).

# **OPERATION**

#### **Table 6. ABSOLUTE MAXIMUM RATINGS**

| Description                | Symbol           | Minimum | Maximum | Units | Notes |
|----------------------------|------------------|---------|---------|-------|-------|
| Diode Pin Voltages         | Vdiode           | 0       | 20      | V     | 1, 2  |
| Gate Pin Voltages – Type 1 | Vgate1           | -16     | 16      | V     | 1, 3  |
| Gate Pin Voltages – Type 2 | Vgate2           | 0       | 16      | V     | 1, 4  |
| Inter-Gate Voltages        | Vg–g             |         | 16      | V     | 5     |
| Output Bias Current        | l <sub>out</sub> |         | -10     | mA    | 6     |
| Output Load Capacitance    | Cload            |         | 15      | pF    | 6     |
| Operating Temperature      | T <sub>OP</sub>  | -60     | 60      | °C    |       |
| Humidity                   | RH               | 5       | 90      | %     | 7     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Referenced to pin SUB.

Includes pins: VRD, VDD, VSS, VOUT.
Includes pins: φV1, φV2, φH1, φH2.
Includes pins: VOG, φR.

Holdads pind: Volag, φH.
Voltage difference between overlapping gates. Includes: φV1 to φV2, φH1 to φH2, φV2 to φH1, φH2 to VOG.
Avoid shorting output pins to ground or any low impedance source during operation.
T = 25°C. Excessive humidity will degrade MTTF.

#### Table 7. DC BIAS OPERATING CONDITIONS

| Description             | Symbol           | Minimum | Nominal | Maximum | Units | Maximum DC<br>Current (mA) | Notes |
|-------------------------|------------------|---------|---------|---------|-------|----------------------------|-------|
| Reset Drain             | VRD              | 11.0    | 12.0    | 12.25   | V     | 0.01                       |       |
| Output Amplifier Return | VSS              | 2.5     | 3.0     | 3.2     | V     | -0.5                       |       |
| Output Amplifier Supply | VDD              | 14.5    | 15.0    | 15.25   | V     | lout                       |       |
| Substrate               | VSUB             | 0       | 0       | 0       | V     | 0.01                       |       |
| Output Gate             | VOG              | 4.75    | 5.0     | 5.5     | V     | 0.01                       |       |
| Guard                   | VGUARD           | 9.0     | 10.0    | 12.0    | V     |                            |       |
| Video Output Current    | I <sub>OUT</sub> |         | -5.0    | -10.0   | mA    |                            | 1     |

1. An output load sink must be applied to Vout to activate output amplifier - see Figure 3.

# **AC Operating Conditions**

#### Table 8. CLOCK LEVELS

| Description                    | Symbol | Level | Minimum      | Nominal | Maximum      | Units | Effective<br>Capacitance |
|--------------------------------|--------|-------|--------------|---------|--------------|-------|--------------------------|
| Vertical CCD Clock – Phase 1   | φV1    | Low   | -10.0        | -8.5    | -8.5         | V     | 5 nF (all φV1 pins)      |
| Vertical CCD Clock - Phase 1   | φV1    | High  | 0.0          | 2.0     | 3.0          | V     | 5 nF (all φV1 pins)      |
| Vertical CCD Clock – Phase 2   | φV2    | Low   | -10.0        | -8.5    | -8.5         | V     | 5 nF (all φV2 pins)      |
| Vertical CCD Clock – Phase 2   | φV2    | High  | 0.0          | 2.0     | 3.0          | V     | 5 nF (all φV2 pins)      |
| Horizontal CCD Clock - Phase 1 | φH1    | Low   | -3.5         | -3.0    | -2.0         | V     | 150 pF                   |
| Horizontal CCD Clock - Phase 1 | φH1    | High  | φH1 Low + 10 | 7.0     | φH1 Low + 10 | V     | 150 pF                   |
| Horizontal CCD Clock - Phase 2 | φH2    | Low   | -3.5         | -3.0    | -2.0         | V     | 150 pF                   |
| Horizontal CCD Clock – Phase 2 | φH2    | High  | φH2 Low + 10 | 7.0     | φH2 Low + 10 | V     | 150 pF                   |
| Reset Clock                    | φR     | Low   | 3.0          | 4.0     | 4.25         | V     | 5 pF                     |
| Reset Clock                    | φR     | High  | 10.0         | 11.0    | 11.25        | V     | 5 pF                     |

1. All pins draw less than 10 µA DC current.

# TIMING

# **Table 9. REQUIREMENTS AND CHARACTERISTICS**

| Description                | Symbol               | Minimum | Nominal | Maximum | Units | Notes   |
|----------------------------|----------------------|---------|---------|---------|-------|---------|
| φH1, φH2 Clock Frequency   | f <sub>H</sub>       |         | 10      | 12      | MHz   | 1, 2, 3 |
| Pixel Period (1 count)     | t <sub>e</sub>       | 67      | 100     |         | ns    |         |
| φH1, φH2 Setup Time        | t <sub>φHS</sub>     | 0.5     | 1       |         | μs    |         |
| φV1, φV2 Clock Pulse Width | $t_{\phi V}$         | 4       | 5       |         | μs    | 2       |
| Reset Clock Pulse Width    | t <sub>φR</sub>      | 5       | 20      |         | ns    | 4       |
| Readout Time               | t <sub>readout</sub> | 252.5   | 366.3   |         | ms    | 5       |
| Integration Time           | t <sub>int</sub>     |         |         |         |       | 6       |
| Line Time                  | t <sub>line</sub>    | 167.2   | 242.6   |         | μs    | 7       |

1. 50% duty cycle values.

 CTE may degrade above the nominal frequency.
Rise and fall times (10/90% levels) should be limited to 5–10% of clock period. Cross–over of register clocks should be between 40–60% of amplitude.

4.  $\phi R$  should be clocked continuously.

 $\begin{array}{l} \textbf{f}_{i} = (1510 * \textbf{t}_{ine}) \\ \textbf{f}_{ine} = (1510 * \textbf{t}_{ine}) \\ \textbf{f}_{ine} = (3 * t_{\phi V}) + \textbf{t}_{\phi HS} + (2267) + \textbf{t}_{e^-} \end{array}$ 

# Frame Timing





# Line Timing (Each Output)



Figure 9. Timing Diagrams

NOTE: The KAF-3200 was designed to be compatible with the KAF-1602 and KAF-0401 series of image sensors. Please note that the polarities of the two-phase clocks have been swapped on the KAF-3200 compared to the KAF-1602 and KAF-0401.

# STORAGE AND HANDLING

#### Table 10. STORAGE CONDITIONS

| Description         | Symbol          | Minimum | Maximum | Units | Notes |
|---------------------|-----------------|---------|---------|-------|-------|
| Storage Temperature | T <sub>ST</sub> | -20     | 80      | °C    | 1     |
| Humidity            | RH              | 5       | 90      | %     | 2     |

1. Storage toward the maximum temperature will accelerate color filter degradation.

2.  $T = 25^{\circ}C$ . Excessive humidity will degrade MTTF.

For information on ESD and cover glass care and cleanliness, please download the *Image Sensor Handling and Best Practices* Application Note (AN52561/D) from www.onsemi.com.

For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from www.onsemi.com. For quality and reliability information, please download the *Quality & Reliability* Handbook (HBD851/D) from <u>www.onsemi.com</u>.

For information on device numbering and ordering codes, please download the *Device Nomenclature* technical note (TND310/D) from <u>www.onsemi.com</u>.

For information on Standard terms and Conditions of Sale, please download <u>Terms and Conditions</u> from <u>www.onsemi.com</u>.

# **MECHANICAL INFORMATION**

# **Completed Assembly**



Figure 10. Completed Assembly (1 of 2)



Figure 11. Completed Assembly (2 of 2)

#### **AR Cover Glass Transmission**

%Transmission of AR Cover Glass



Figure 12. Antireflective Cover Glass Transmission

ON Semiconductor and the intervent and the intervent of the patient of the patien

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative