



## **USB Charging Port Controller and Load Detection Power Switch**

#### **Features**

- → Supports CDP/DCP Modes per USB Battery Charging Specification 1.2
- → Supports Shorted Mode per Chinese Telecommunication Industry Standard YD/T1591-2009
- → Supports non-BC1.2 Charging Modes by Automatic Selection
  - Divider-1A mode
  - Divider-2A mode
  - DCP-1.2V mode
- → Supports Sleep-Mode Charging and Mouse/Keyboard Wake up
- → Load Detection for Power Supply Control in S4/S5 Charging and Port Power Management in all Charge Modes
- → Compatible with USB 2.0/3.0 Power Switch Requirements
- $\rightarrow$  Integrated 73-m $\Omega$  (Typ.) High-Side MOSFET
- → Adjustable Current-Limit up to 3A(Typ.)
- → Operating Range:4.5V to 5.5V
- → Max Device Current
  - 2µA at Device Disabled
  - 270μA at Device Enabled
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen- and Antimony-Free. "Green" Device (Note 3)
- → For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.

https://www.diodes.com/quality/product-definitions/

- → Device Package:
  - 16-pin, ZHD (UQFN)
  - 16-pin, ZH (TQFN)
- → UL Listed and CB File No. US-24707-M2-UL

## **Description**

The PI5USB2546J is a USB charging port controller and power switch with an integrated USB 2.0 high-speed data line (D+/D-) switch. The PI5USB2546J provides the electrical signatures on D+/D- to support charging schemes listed under device feature section. This series is compatible with both popular BC1.2 compliant and non-BC1.2 compliant devices.

The PI5USB2546J fully supports system wake up (from S3) with a mouse/keyboard (both low speed and full speed). The PI5USB2546J also supports two distinct power management features, namely, power wake and port power management (PPM) through /STATUS pin. Power wake allows for power supply control in S4/S5 charging and PPM manages port power in a multi-port application.

The PI5USB2546J 73-m $\Omega$  power-distribution switch is intended for applications where heavy capacitive loads and short-circuits are likely to be encountered. Two programmable current thresholds provide flexibility for setting current limits and load-detect thresholds.

# **Applications**

- → USB Ports (Host and Hubs)
- → Notebook and Desktop PCs
- → Universal Wall Charging Adapters

Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.







# **Pin Configuration** (Top View)



# **Pin Description**

| Pin # | Name        | Туре | Description                                                                                                                                                                                                                            |
|-------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | IN          | P    | Input voltage and supply voltage; connect 0.1µF or greater ceramic capacitor from IN to GND as close to the device as possible                                                                                                         |
| 2     | DM_OUT      | I/O  | D- Data line to USB host controller.                                                                                                                                                                                                   |
| 3     | DP_OUT      | I/O  | D+ data line to USB host controller.                                                                                                                                                                                                   |
| 4     | ILIM_SEL    | I    | Logic-level input signal used to control the charging mode, current limit threshold, and load detection, see the control truth table. Can be tied directly to IN or GND without pull-up or pull-down resistor.                         |
| 5     | EN          | I    | Logic-level input for turning the power switch and the signal switches on/off, logic low turns off the signal and power switches and holds OUT in discharger. Can be tied directly to IN or GND without pull-up or pull-down resistor. |
| 6     | CTL1        | I    | Logic-level inputs used to control the charging mode and signal switches; see the                                                                                                                                                      |
| 7     | CTL2        | I    | control truth table. Can be tied directly to IN or GND without pull-up or pull-down                                                                                                                                                    |
| 8     | CTL3        | I    | resistor.                                                                                                                                                                                                                              |
| 9     | STATUS      | О    | Active-low open-drain output, asserted in load detection conditions.                                                                                                                                                                   |
| 10    | DP_IN       | I/O  | D+ data line to downstream connector                                                                                                                                                                                                   |
| 11    | DM_IN       | I/O  | D- data line to downstream connector.                                                                                                                                                                                                  |
| 12    | OUT         | P    | Power-switch output                                                                                                                                                                                                                    |
| 13    | FAULT       | О    | Active-low open-drain output, asserted when over-temperature or current limit condition occurs                                                                                                                                         |
| 14    | GND         | G    | Ground connection                                                                                                                                                                                                                      |
| 15    | ILIM_LO     | I    | External resistor connection used to set the low current-limit threshold and the load detection current threshold. A resistor to ILIM_LO is optional; see Current-Limit Settings.                                                      |
| 16    | ILIM_HI     | I    | External resistor connection used to set the high current-limit threshold.                                                                                                                                                             |
| NA    | Exposed PAD | G    | Internally connected to GND. Thermal pad to heat-sink the part to the circuit board.                                                                                                                                                   |

<sup>\*</sup> I = Input; O = Output; P = Power; G = Ground







# **Maximum Ratings**

| All Input (except IN to OUT, and DP IN, DM IN, DP OUT, DM | OUT)0.3V to +6.0V       |
|-----------------------------------------------------------|-------------------------|
| INto OUT                                                  |                         |
| DP_IN,DM_IN,DP_OUT,DM_OUT                                 | 0.3V to IN+0.3 or +5.7V |
| Input clamp current (DP_IN, DM_IN, DP_OUT, DM_OUT)        | ±20mA                   |
| Continuous current in SDP or CDP mode                     |                         |
| (DP_IN to DP_OUT or DM_IN to DM_OUT)                      | ±100mA                  |
| Continuous current in BC1.2 DCP mode (DP_IN to DM_IN)     | ±50mA                   |
| Continuous output current (OUT)                           |                         |
| Continuous output sink current (/FAULT, /STATUS)          |                         |
| Continuous output source current (ILIM_LO, ILIM_HI)       | internally limited      |
| ESD: HBM Mode (All pins)                                  | 2kV                     |
| CDM Mode (All pins)                                       |                         |
| HBM (USB connector pins: DP_IN, DM_IN, OUT to GND)        | )6kV                    |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

**Recommended Operating Conditions** 

| Symbol              | Parameter                                                                                | Min. | Тур. | Max.        | Unit |
|---------------------|------------------------------------------------------------------------------------------|------|------|-------------|------|
|                     | Input Voltage, IN                                                                        | 4.5  | -    | 5.5         | V    |
| $V_{ m IN}$         | Input Voltage, logic-level EN, CTL1, CTL2, CTL3, ILIM_SEL inputs                         | 0    | -    | 5.5         | V    |
|                     | Input Voltage, data line inputs, DP_IN, DM_IN, DP_OUT, DM_OUT                            |      | _    | $V_{ m IN}$ | V    |
| $V_{ m IH}$         | High-level input voltage, EN, CTL1, CTL2, CTL3, ILIM_SEL                                 | 1.8  | -    | -           | V    |
| $V_{\mathrm{I\!L}}$ | Low-level input voltage, EN, CTL1, CTL2, CTL3, ILIM_SEL                                  | -    | -    | 0.8         | V    |
|                     | Continuous current data line inputs, SDP or CDP mode, DP_IN to DP_OUT or DM_IN to DM_OUT | -    | -    | ±30         | mA   |
|                     | Continuous current data line inputs, BC1.2 DCP mode, DP_IN to DM_IN                      | -    | -    | ±15         | mA   |
| т                   | Continuous output current, OUT                                                           | 0    | -    | 2.5         | A    |
| $I_{OUT}$           | Continuous output sink current, /FAULT, /STATUS                                          | 0    | -    | 10          | mA   |
| $R_{ILIM\_XX}$      | Current-limit set resistor                                                               | 16.9 | -    | 750         | kΩ   |
| $T_{\mathrm{J}}$    | Operating Virtual Junction Temperature Range                                             | -40  | -    | 125         | °C   |







# **Electrical Characteristics**

 $4.5 \text{V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{V}; \text{ T}_{\text{J}} = -40 ^{\circ} \text{C to } + 125 ^{\circ} \text{C}; \text{ V}_{\text{EN}} = \text{V}_{\text{IN}}, \text{ V}_{\text{ILIM\_SEL}} = \text{V}_{\text{IN}}, \text{ V}_{\text{CTL1}} = \text{V}_{\text{CTL2}} = \text{V}_{\text{CTL3}} = \text{V}_{\text{IN}}, \text{ R}_{\text{/FAULT}} = \text{R}_{\text{/STATUS}} = 10 \text{k}\Omega \text{ R}_{\text{ILIM\_HI}} = 20 \text{k}\Omega, \text{R}_{\text{ILIM\_LIO}} = 80.6 \text{k}\Omega, \text{ Positive currents are into pins. Typical values are at 25 °C}. \text{ All voltages are with respect to GND. unless otherwise specified.}$ 

| Symbol              | Parameter Test Conditions                 |                                                                                                          | Min  | Тур. | Max  | Unit  |
|---------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Power Swi           | tch                                       |                                                                                                          |      | ·    |      | ľ     |
|                     |                                           | $T_{\rm J} = 25^{\rm o}{\rm C},  I_{\rm OUT} = 2{\rm A}$                                                 |      | 73   | 84   |       |
| R <sub>DS(on)</sub> | On Resistance <sup>(1)</sup>              | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85^{\circ}\text{C},  \text{I}_{\text{OUT}} = 2\text{A}$ |      | 73   | 105  | mΩ    |
|                     |                                           | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}, I_{\text{OUT}} = 2\text{A}$        |      | 73   | 120  |       |
| t <sub>r</sub>      | OUT voltage rise time                     | VDI - 5V CI - 1 F DI - 1000                                                                              | 0.7  | 1.0  | 1.60 |       |
| $t_{\mathrm{f}}$    | OUT voltage fall time                     | VIN = 5V, CL = $1\mu$ F, RL = $100\Omega$                                                                |      | 0.35 | 0.5  | ms    |
| t <sub>on</sub>     | OUT voltage turn-on time                  | VID. 5V CL. 1 F.D. 1000                                                                                  |      | 2.7  | 4    | 444.0 |
| t <sub>off</sub>    | OUT voltage turn-off time                 | VIN = 5V, CL = $1\mu$ F, RL = $100\Omega$                                                                |      | 1.7  | 3    | ms    |
| $I_{REV}$           | Reverse leakage current                   | $V_{OUT} = 5.5V, V_{IN} = V_{EN} = 0V,$<br>-40°C \le T_J \le 85°C, Measure I <sub>OUT</sub>              |      |      | 2    | μΑ    |
| Discharge           |                                           |                                                                                                          |      |      |      |       |
| R <sub>DCHG</sub>   | OUT discharge resistance                  | $V_{OUT} = 4V, V_{EN} = 0V$                                                                              | 400  | 500  | 630  | Ω     |
| t <sub>DCHG</sub>   | OUT discharge hold time                   | Time V <sub>OUT</sub> < 0.7V                                                                             | 1.30 | 2.0  | 2.9  | S     |
| EN, ILIM_           | SEL, CTL1,CTL2, CTL3, input               | s                                                                                                        |      |      |      |       |
|                     | Input pin rising logic threshold voltage  | -                                                                                                        | 1    | 1.35 | 1.70 | V     |
|                     | Input pin falling logic threshold voltage | -                                                                                                        | 0.85 | 1.15 | 1.45 | V     |
|                     | Hysteresis <sup>(2)</sup>                 | -                                                                                                        | -    | 200  | -    | mV    |
|                     | Input current                             | Pin voltage= 0V to 5.5V                                                                                  | -0.5 | -    | 0.5  | μΑ    |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; Thermal effects must be taken into account separately

<sup>(2)</sup> These parameters are provided for reference only and do not constitute part of Diodes' published device specifications for purposes of Diodes' product warranty







November 2020

## **Electrical Characteristics**

 $4.5V \le V_{IN} \le 5.5V$ ;  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ;  $V_{EN} = V_{IN}$ ,  $V_{ILIM\_SEL} = V_{IN}$ ,  $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}$ ,  $R_{/FAULT} = R_{/STATUS} = 10k\Omega$   $R_{ILIM\_HI} = 20k\Omega$ ,  $R_{ILIM\_LO} = 80.6k\Omega$ , Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND. unless otherwise specified.

| Symbol            | Description Test Conditions                     |                                                                             |                                                                                          |      | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| ILIM_SI           | EL Current Limit                                | <b>"</b>                                                                    |                                                                                          |      | ı    |      |      |
|                   |                                                 | $V_{l}$                                                                     | $_{\text{LIM\_SEL}}$ = 0 V $R_{\text{ILIM\_LO}}$ =210 $k\Omega$                          | 205  | 240  | 275  |      |
|                   |                                                 |                                                                             | $_{\text{LIM\_SEL}}$ = 0 V $R_{\text{ILIM\_LO}}$ =80.6k $\Omega$                         | 575  | 625  | 680  |      |
| $I_{OS}$          | OUT Current-limit <sup>(2)</sup>                | $V_1$                                                                       | $_{\text{LIM\_SEL}}$ = 0 V $R_{\text{ILIM\_LO}}$ =22.1k $\Omega$                         | 2120 | 2275 | 2430 | mA   |
|                   |                                                 | $V_1$                                                                       | $_{\text{LIM\_SEL}} = V_{\text{IN}} R_{\text{ILIM\_HI}} = 20 \text{k}\Omega$             | 2340 | 2510 | 2685 |      |
|                   |                                                 | $V_1$                                                                       | $_{\text{LIM\_SEL}} = V_{\text{IN}} R_{\text{ILIM\_HI}} = 16.9 \text{k}\Omega$           | 2770 | 2970 | 3170 |      |
| $t_{\rm IOS}$     | Response time to OUT short of                   | rircuit <sup>(1)</sup> V <sub>1</sub>                                       | $_{\rm N}$ = 5.0V, R=0.1 $\Omega$ , lead length=2"                                       | -    | 1.5  | -    | μs   |
| Supply C          | Current                                         |                                                                             |                                                                                          |      |      |      |      |
| $I_{IN\_OFF}$     | Disabled IN supply current                      | $V_{EN}=0V, V_{OUT}$                                                        | $=0V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$                                          | -    | 0.1  | 2    |      |
|                   |                                                 | $V_{CTL1}=V_{CTL2}=$                                                        | $V_{IN}$ ; $V_{CTL3} = 0V V_{ILIM\_SEL} = 0V$                                            | -    | 165  | 220  |      |
|                   |                                                 | $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}, V_{ILIM\_SEL} = 0V$               |                                                                                          | -    | 175  | 230  | μА   |
| Ī                 | Enable IN supply current                        | $V_{CTL1} = V_{CTL2} = V_{IN}$ ; $V_{CTL3} = 0V$ , $V_{ILIM\_SEL} = V_{IN}$ |                                                                                          | -    | 185  | 240  |      |
| $I_{IN\_ON}$      |                                                 | $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}, V_{ILIM\_SEL} = V_{IN}$           |                                                                                          | -    | 195  | 250  |      |
|                   |                                                 | $V_{CTL1} = 0V; V$                                                          | $CTL2 = V_{CTL3} = V_{IN}, V_{ILIM\_SEL} = 0V$                                           | -    | 215  | 270  |      |
|                   |                                                 | $V_{CTL1} = 0V; V$                                                          | $C_{\text{TL2}} = V_{\text{CTL3}} = V_{\text{IN}}, V_{\text{ILIM\_SEL}} = V_{\text{IN}}$ | -    | 240  | 295  |      |
| Undervo           | ltage Lockout                                   |                                                                             |                                                                                          |      |      | •    |      |
| $V_{\rm UVLO}$    | IN rising UVLO threshold vol                    | tage                                                                        | -                                                                                        | 3.9  | 4.1  | 4.3  | V    |
|                   | Hysteresis <sup>(1)</sup>                       |                                                                             | -                                                                                        | -    | 100  | -    | mV   |
| /FAULT            |                                                 |                                                                             |                                                                                          |      |      | •    |      |
| $V_{\mathrm{OL}}$ | Output low voltage                              |                                                                             | $I_{/FAULT} = 1 \text{mA}$                                                               | -    | -    | 100  | mV   |
| $I_{OFF}$         | Off-state leakage current                       |                                                                             | $V_{/FAULT} = 5.5V$                                                                      | -    | -    | 1    | μΑ   |
| $T_D$             | Over current /FAULT rising and falling deglitch |                                                                             | h -                                                                                      | 5    | 8.2  | 12   | ms   |
| /STATU            | S                                               |                                                                             |                                                                                          |      |      | •    |      |
| $V_{\text{OL}}$   | Output low voltage                              |                                                                             | $I_{/STATUS} = 1 \text{mA}$                                                              | -    | -    | 100  | mV   |
| $I_{OFF}$         | Off-state leakage                               |                                                                             | $V_{/STATUS} = 5.5V$                                                                     | _    | _    | 1    | μΑ   |
| Thermal           | Shutdown                                        |                                                                             |                                                                                          |      |      |      |      |
| OTSD              | Thermal shutdown threshold                      |                                                                             | -                                                                                        |      | 170  | -    | °C   |
|                   | Hysteresis <sup>(1)</sup>                       |                                                                             | -                                                                                        | -    | 20   | -    |      |
|                   |                                                 |                                                                             |                                                                                          |      |      |      |      |

These parameters are provided for reference only and do not constitute part of Diodes' published device specifications for purposes of Diodes' product (1) warranty

Pulse-testing techniques maintain junction temperature close to ambient temperature; current limit value tested at 80% output voltage. Thermal effects must be taken into account separately.







# **Electrical Characteristics, High-Bandwidth Switch**

 $4.5 V \leq V_{IN} \leq 5.5 V; \ T_J = -40 ^{\circ} C \ to \ +125 ^{\circ} C; \ V_{EN} = V_{IN}, \ V_{ILIM\_SEL} = V_{IN}, \ V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}, \ R_{/FAULT} = R_{/STATUS} = 10 k\Omega \ R_{ILIM\_HI} = 20 k\Omega, \ R_{ILIM\_LO} = 80.6 k\Omega, \ Positive currents are into pins. Typical values are at 25 ^{\circ} C. All voltages are with respect to GND. unless otherwise specified.$ 

| Symbol             | Description                                                             | Test Conditions                                                                             | Min. | Тур. | Max. | Unit |
|--------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| HIGH_B             | ANDWIDTH ANALOG SWITCH                                                  |                                                                                             |      |      |      |      |
|                    | DP/DM switch on resistance                                              | $V_{DP/DM\_OUT} = 0V$ , $I_{DP/DM\_IN} = 30mA$                                              | -    | 2    | 4    | Ω    |
|                    | DP/DIVI SWITCH OIL TESISTANCE                                           | $V_{DP/DM\_OUT}$ = 2.4V, $I_{DP/DM\_IN}$ = -15mA                                            | -    | 3    | 6    | Ω    |
|                    | Switch resistance mismatch                                              | $V_{DP/DM\_OUT} = 0V$ , $I_{DP/DM\_IN} = 30mA$                                              | -    | 0.05 | 0.15 | Ω    |
|                    | between DP/DM channels                                                  | $V_{DP/DM\_OUT}$ = 2.4V, $I_{DP/DM\_IN}$ = -15mA                                            | -    | 0.05 | 0.15 | Ω    |
|                    | DP/DM switch off-state capacitance <sup>(1)</sup>                       | $V_{EN}$ =0V, $V_{DP/DM\_IN}$ = 0.3V,<br>$V_{ac}$ = 0.6V <sub>PK-PK</sub> , $\hat{T}$ =1MHz | -    | 4.5  |      | pF   |
|                    | DP/DM switch on-state capacitance <sup>(2)</sup>                        | $V_{DP/DM\_IN} = 0.3V, V_{ac} = 0.6V_{PK-PK}, f = 1MHz$                                     | -    | 5.4  | 6.2  | pF   |
| $O_{IRR}$          | Off-state isolation <sup>(3)</sup>                                      | $V_{EN} = 0V, f = 250MHz$                                                                   | -    | 33   | -    | dB   |
| $X_{TALK}$         | Off-state cross channel isolation <sup>(3)</sup>                        | f = 250MHz                                                                                  | -    | 52   | -    | dB   |
| $I_{\mathrm{OFF}}$ | Off-state leakage current                                               | $V_{EN} = 0V$ , $V_{DP/DM\_IN} = 3.6V$ , $V_{DP/DM\_OUT} = 0V$ , measure $I_{DP/DM\_OUT}$   | -    | 0.1  | 1.5  | μΑ   |
| BW                 | Bandwidth(-3dB) <sup>(3)</sup>                                          | $R_L = 50\Omega$                                                                            | -    | 2.0  | -    | GHz  |
| $t_{pd}$           | Propagation delay <sup>(3)</sup>                                        | -                                                                                           |      | 0.25 | -    | ns   |
| $t_{SK}$           | Skew between opposite transitions of the same $port(t_{PHL} - t_{PLH})$ | -                                                                                           | -    | 0.1  | 0.2  | ns   |

- (1) The resistance in series with the parasitic capacitance to GND is typically 250  $\Omega$ .
- (2) The resistance in series with the parasitic capacitance to GND is typically 150  $\Omega$ .
- (3) These parameters are provided for reference only and do not constitute part of Diodes' published device specifications for purposes of Diodes' product warranty.







# **Electrical Characteristics, Charging Controller**

 $4.5V \le V_{IN} \le 5.5V$ ;  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ;  $V_{EN} = V_{IN}$ ,  $V_{ILIM\_SEL} = V_{IN}$ ,  $V_{CTLJ} = V_{CTLJ} = V_{CTLJ} = V_{IN}$ ,  $R_{FAULT} = R_{/STATUS} = 10k\Omega$   $R_{ILIM\_HI} = 20k\Omega$ ,  $R_{ILIM\_LO} = 80.6k\Omega$ . Positive currents are into pins. Typical values are at 25°C. All voltages are with respect to GND, unless otherwise specified.

| ILIM_LO                                  | I                                                                         | al values are at 25°C. All voltages are with respect                                                       | to GND. | uniess our | ici wise spe | cilleu. |
|------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------|------------|--------------|---------|
| Symbol                                   | Description                                                               | <b>Description</b> Test Conditions                                                                         |         |            | Max.         | Unit    |
| SHORTE                                   | D MODE (BC1.2 DCP)                                                        |                                                                                                            |         |            |              |         |
|                                          | DP_IN/DM_IN shorting resistance                                           | $V_{\text{CTL}1} = V_{\text{IN}}; V_{\text{CTL}2} = V_{\text{CTL}3} = 0V$                                  | -       | 125        | 200          | Ω       |
| DCP-1.2V                                 | MODE                                                                      |                                                                                                            |         |            |              |         |
|                                          | DP_IN/DM_IN output voltage                                                | V <sub>CTL1</sub> = 0V; V <sub>CTL2</sub> = V <sub>CTL3</sub> = V <sub>IN</sub> ,                          | 1.19    | 1.25       | 1.31         | V       |
|                                          | DP_IN/DM_IN output impedance                                              | Apply 3V on DP_IN for 0.5s and measure the D+/D- voltage within the 2s                                     | 60      | 75         | 94           | kΩ      |
| DIVIDER                                  | -1A MODE                                                                  |                                                                                                            |         |            |              |         |
|                                          | DP_IN Divider-1A output voltage                                           |                                                                                                            | 1.9     | 2.0        | 2.1          | V       |
|                                          | DM_IN Divider-1A output voltage                                           | $V_{CTL1} = 0V; V_{CTL2} = V_{CTL3} = V_{IN},$                                                             |         | 2.7        | 2.84         | V       |
|                                          | DP_IN/DM_IN output impedance                                              |                                                                                                            | 7.5     | 10.5       | 16           | kΩ      |
| DIVIDER                                  | -2A MODE                                                                  |                                                                                                            |         | •          |              |         |
|                                          | DP_IN Divider-2A output voltage                                           |                                                                                                            | 2.57    | 2.7        | 2.84         | V       |
|                                          | DM_IN Divider-2A output voltage                                           | $V_{CTL1} = 0V$ ; $V_{CTL2} = V_{CTL3} = V_{IN}$ ; $I_{OUT} = 1A$                                          |         | 2.0        | 2.1          | V       |
|                                          | DP_IN/DM_IN output impedance                                              | 1001 174                                                                                                   | 7.5     | 10.5       | 16           | kΩ      |
| CHARGI                                   | NG DOWNSTREAM PORT                                                        |                                                                                                            |         |            |              |         |
| $V_{DM\_SRC}$                            | DP_IN CDP output voltage                                                  | $V_{CTL1} = V_{CTL2} = V_{CTL3} = V_{IN}, V_{IN} = 0.6V$<br>-250 $\mu$ A $\leq$ $I_{DM\ IN} \leq$ $0\mu$ A | 0.5     | 0.6        | 0.7          | V       |
| $V_{\mathrm{DAT\_REF}}$                  | DP_IN rising lower window threshold for V <sub>DM SRC</sub> activation    |                                                                                                            | 0.25    | -          | 0.4          | V       |
|                                          | Hysteresis <sup>(1)</sup>                                                 | V -V -V -V                                                                                                 | -       | 50         | -            | mV      |
| V <sub>LGC_REF</sub>                     | DP_IN rising upper window threshold for V <sub>DM SRC</sub> de-activation | $V_{\text{CTL}1} = V_{\text{CTL}2} = V_{\text{CTL}3} = V_{\text{IN}}$                                      | 0.8     | -          | 1.5          | V       |
|                                          | Hysteresis <sup>(1)</sup>                                                 |                                                                                                            | -       | 100        | -            | mV      |
| LOAD DE                                  | TECT- NON POWER WAKE                                                      |                                                                                                            |         |            |              |         |
| I <sub>LD</sub><br>(R <sub>ILIM LO</sub> | I <sub>OUT</sub> rising load detect current threshold                     |                                                                                                            | 550     | 650        | 765          | mA      |
| =<br>80.6kΩ)                             | Hysteresis <sup>(1)</sup>                                                 |                                                                                                            | -       | 50         | -            | mA      |
| I <sub>LD</sub> (R <sub>ILIM LO</sub>    | I <sub>OUT</sub> rising load detect current threshold                     | $V_{\text{CTL}1} = V_{\text{CTL}2} = V_{\text{CTL}3} = V_{\text{IN}}$                                      | 30      | -          | 100          | mA      |
| =<br>2.7MΩ)                              | I <sub>OUT</sub> falling load detect current threshold                    |                                                                                                            | 1       | -          | 70           | mA      |
| $t_{\rm LD\_SET}$                        | Load detect set time                                                      |                                                                                                            | 140     | 200        | 275          | ms      |
|                                          | Load detect reset time                                                    |                                                                                                            | 1.9     | 3          | 4.2          | S       |

<sup>(1)</sup> These parameters are provided for reference only and do not constitute part of Diodes' published device specifications for purposes of Diodes' product warranty.







# **Electrical Characteristics, Charging Controller**

 $4.5 \text{V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{V}; \text{ T}_{\text{J}} = -40 ^{\circ} \text{C to } + 125 ^{\circ} \text{C}; \text{ V}_{\text{EN}} = \text{V}_{\text{IN}}, \text{ V}_{\text{ILIM\_SEL}} = \text{V}_{\text{IN}}, \text{ V}_{\text{CTL1}} = \text{V}_{\text{CTL2}} = \text{V}_{\text{CTL3}} = \text{V}_{\text{IN}}, \text{ R}_{\text{/FAULT}} = \text{R}_{\text{/STATUS}} = 10 \text{k}\Omega \text{ R}_{\text{ILIM\_HI}} = 20 \text{k}\Omega, \text{R}_{\text{ILIM\_LIO}} = 80.6 \text{k}\Omega, \text{ Positive currents are into pins. Typical values are at 25 °C}. \text{ All voltages are with respect to GND. unless otherwise specified.}$ 

| Symbol                  | Description                                                 | <b>Test Conditions</b>                                                    | Min. | Тур. | Max. | Unit |  |
|-------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------|--|
| LOAD DETECT- POWER WAKE |                                                             |                                                                           |      |      |      |      |  |
| I <sub>OS_PW</sub>      | Power wake short circuit current limit                      |                                                                           | 20   | 55   | 90   | mA   |  |
|                         | I <sub>OUT</sub> falling power wake reset current threshold | $V_{\text{CTL1}} = V_{\text{CTL2}} = 0V, V_{\text{CTL3}} = V_{\text{IN}}$ | 10   | 45   | 85   | mA   |  |
|                         | Reset current hysteresis <sup>(1)</sup>                     |                                                                           | -    | 5    | 1    | mA   |  |
|                         | Power wake reset time                                       |                                                                           | 10.7 | 15   | 20.6 | S    |  |

<sup>(1)</sup> These parameters are provided for reference only and do not constitute part of Diodes' published device specifications for purposes of Diodes' product warranty.







# **Functional Description**

# PI5USB2546J Block Diagram









# **Details Description**

The following overview references various industry standards. It is always recommended to consult the most up-to-date standard to ensure the most recent and accurate information. Rechargeable portable equipment requires an external power source to charge its batteries. USB ports are a convenient location for charging because of an available 5V power source. Universally accepted standards are required to make sure host and client-side devices operate together in a system to ensure power management requirements are met. Traditionally, host ports following the USB 2.0 specification must provide at least 500mA to downstream client-side devices. Because multiple USB devices can be attached to a single USB port through a buspowered hub, it is the responsibility of the client-side device to negotiate its power allotment from the host to ensure the total current draw does not exceed 500mA. In general, each USB device is granted 100mA and may request more current in 100mA unit steps up to 500mA. The host may grant or deny based on the available current. A USB 3.0 host port not only provides higher data rate than USB 2.0 port but also raises the unit load from 100mA to 150mA. It is also required to provide a minimum current of 900mA to downstream client-side devices.

Additionally, the success of USB has made the mini-USB connector a popular choice for wall adapter cables. This allows a portable device to charge from both a wall adapter and USB port with only one connector. As USB charging has gained popularity, the 500mA minimum defined by USB 2.0 or 900mA for USB 3.0 has become insufficient for many handset and personal media players which need a higher charging rate. Wall adapters can provide much more current than 500mA/900mA. Several new standards have been introduced defining protocol handshaking methods that allow host and client devices to acknowledge and draw additional current beyond the 500mA/900mA minimum defined by USB 2.0/3.0 while still using a single micro-USB input connector. The PI5USB2546J supports four of the most common USB charging schemes found in popular hand-held media and cellular devices:

- USB Battery Charging Specification BC1.2
- Chinese Telecommunications Industry Standard YD/T 1591-2009
- Divider-1A and Divider-2A
- DCP-1.2V Mode

YD/T 1591-2009 is a subset of BC1.2 spec. supported by vast majority of devices that implement USB charging. Divider-1A, Divider-2A and DCP-1.2V charging schemes are supported in devices from specific yet popular device makers. BC1.2 lists three different port types as listed below:

- Standard Downstream Port (SDP)
- Charging Downstream Port (CDP)
- Dedicated Charging Port (DCP)

BC1.2 defines a charging port as a downstream facing USB port that provides power for charging portable equipment, under this definition CDP and DCP are defined as charging ports

Table 1 shows the differences between these ports.

**Table 1. Operation Modes** 

| Port Type     | Support USB 2.0 Communication | Max. allowable current draw by portable device |
|---------------|-------------------------------|------------------------------------------------|
| SDP (USB 2.0) | Yes                           | 0.5A                                           |
| SDP (USB 3.0) | Yes                           | 0.9A                                           |
| CDP           | Yes                           | 1.5A                                           |
| DCP           | No                            | 1.5A                                           |







# Standard Downstream Port (SDP) USB 2.0/USB 3.0

An SDP is a traditional USB port that follows USB 2.0/3.0 protocol and supplies a minimum of 500mA/900mA per port. USB 2.0/3.0 communications is supported, and the host controller must be active to allow charging. PI5USB2546J supports SDP mode in system power state S0 when system is completely powered ON and fully operational. For more details on control pin (CTL1, CTL2, CTL3 and ILIM\_SEL) settings to program this state please refer to device truth table.

# **Charging Downstream Port (CDP)**

A CDP is a USB port that follows USB BC1.2 and supplies a minimum of 1.5A per port. It provides power and meets USB 2.0 requirements for device enumeration. USB 2.0 communications is supported and the host controller must be active to allow charging. What separates a CDP from an SDP is the host-charge handshaking logic that identifies this port as a CDP. A CDP is identifiable by a compliant BC1.2 client device and allows for additional current draw by the client device.

The CDP hand-shaking process is done in two steps. During step one the portable equipment outputs a nominal 0.6V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to an SDP if the voltage is less than the nominal data detect voltage of 0.3V. The portable device concludes that it is connected to a Charging Port if the D-voltage is greater than the nominal data detect voltage of 0.3V and optionally less than 0.8V.

The second step is necessary for portable equipment to determine if it is connected to CDP or DCP. The portable device outputs a nominal 0.6V output on its D- line and reads the voltage input on its D+ line. The portable device concludes it is connected to a CDP if the data line being read remains less than the nominal data detect voltage of 0.3V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3V.

PI5USB2546J supports CDP mode in system power state S0 when system is completely powered ON and fully operational. For more details on control pin (CTL1, CTL2, CTL3 and ILIM SEL) settings to program this state please refer to device truth table.

# **Dedicated Charging Port (DCP)**

A DCP only provides power but does not support data connection to an upstream port. As shown in following sections, a DCP is identified by the electrical characteristics of its data lines. The PI5USB2546J emulates DCP in two charging states, namely DCP Forced and DCP Auto as shown in Figure 4. In DCP Forced state the device will support one of the two DCP charging schemes, namely Divider-1A or DCP\_Shorted. In the DCP Auto state, the device charge detection state machine is activated to selectively implement charging schemes involved with the Shorted DCP mode, Divider-1A, Divider-2A and DCP-1.2V modes. Shorted DCP mode complies with BC1.2 and Chinese Telecommunications Industry Standard YD/T 1591-2009, while the Divider-1A, Divider-2A and DCP-1.2V modes are employed to charge devices that do not comply with BC1.2 DCP standard.

### DCP BC1.2 and YD/T 1591-2009

Both standards define that the D+ and D- data lines should be shorted together with a maximum series impedance of  $200\Omega$ . This is shown as Figure 1.



Figure 1. DCP Supporting BC1.2/YD/T 1591-2009





# **Divider-1A and Divider-2A Charging Scheme**

There are two charging schemes supported by PI5USB2546J, Divider-1A and Divider-2A as shown below. In Divider-1A charging scheme the device applies 2.0V and 2.7V to D+ and D- data line respectively. This is reversed in Divider-2A mode.



Figure 2a. Divider-1A Charging Scheme



Figure 2b. Divider-2A Charging Scheme





## **DCP-1.2V Charging Scheme**

DCP-1.2V charging scheme is used by some handheld devices to enable fast charging at 2.0A. PI5USB2546J supports this scheme in the DCP-Auto mode before the device enters BC1.2 shorted mode. To simulate this charging scheme D+/D- lines are shorted and pulled-up to 1.2V for fixed duration then device moves to DCP shorted mode as defined in BC1.2 spec. This is shown as Figure 3.



Figure 3. DCP-1.2V Charging Scheme

## **DCP Auto Mode**

As mentioned above the PI5USB2546J integrates an auto-detect state machine that supports all the above DCP charging schemes. It starts in Divider-1A scheme, however if a BC1.2 or YD/T 1591-2009 compliant device is attached, the PI5USB2546J responds by discharging OUT, turning back on the power switch and operating in 1.2Vmode briefly and then moving to BC1.2 DCP mode. It then stays in that mode until the device releases the data line, in which case it goes back to Divider-1A scheme. When a Divider-1A compliant device is attached the PI5USB2546J will stay in Divider-1A state.

Also, the PI5USB2546J will automatically switch between the Divider-1A and Divider-2A schemes based on charging current drawn by the connected device. Initially the device will set the data lines to Divider-1A scheme. If charging current of the device >750mA is measured by the PI5USB2546J, it switches to Divider-2A scheme and test to see if the peripheral device will still charge at a high current. If it does then it stays in Divider-2A charging scheme otherwise it will revert to Divider-1A scheme.







# **DCP Forced Shorted / DCP Forced Divider-1A**

In this mode the device is permanently set to one of the DCP schemes (BC1.2/ YD/T 1591-2009 or Divider-1A) as commanded by its control pin setting per device truth table.

# **High-Bandwidth Data Line Switch**

The PI5USB2546J passes the D+ and D- data lines through the device to enable monitoring and handshaking while supporting charging operation. A wide bandwidth signal switch is used, allowing data to pass through the device without corrupting signal integrity. The data line switches are turned on in any of CDP or SDP operating modes.

The EN input also needs to be at logic High for the data line switches to be enabled.

#### NOTE:

- 1. Under CDP mode, the data switches are ON even while CDP handshaking is occurring.
- 2. The data line switches are OFF if EN or all CTL pins are held low, or if in DCP mode. They are not automatically turned off if the power switch (IN to OUT) is in current limit.
- 3. The data switches are for USB 2.0 differential pair only. In the case of a USB 3.0 host, the super speed differential pairs must be routed directly to the USB connector without passing through the PI5USB2546J.
- 4. Data switches are OFF during OUT (VBUS) discharge





# **Device Operation**

Please refer to the simplified device state diagram below. Power-on-reset (POR) holds device in initial state while output is held in discharge mode. Any POR event will take the device back to initial state. After POR clears, device goes to the next state depending on the CTL1, CTL2, CTL3 and ILIM\_SEL lines as shown Figure 5.



Figure 5. PI5USB2546J Charging States

# **Output Discharge**

To allow a charging port to renegotiate current with a portable device, PI5USB2546J uses the OUT discharge function. It proceeds by turning off the power switch while discharging OUT, then turning back on the power switch to reassert the OUT voltage. This discharge function is automatically applied as shown in device state diagram.







# Wake on USB Feature (Mouse/Keyboard Wake Feature)

#### **USB 2.0 Background Information**

The PI5USB2546J data lines interface with USB 2.0 devices. USB 2.0 defines three types of devices according to data rate. These devices and their characteristics relevant to PI5USB2546J Wake on USB operation are shown below:

#### Low-speed USB devices

- 1.5 Mb/s
- Wired mice and keyboards are examples
- No devices that need battery charging
- All signaling performed at 2.0V and 0.8V hi/lo logic levels
- D- high to signal connect and when placed into suspend
- D- high when not transmitting data packets

## Full-speed USB devices

- 12 Mb/s
- Wireless mice and keyboards are examples
- Legacy phones and music players are examples
- Some legacy devices that need battery charging
- All signaling performed at 2.0V and 0.8V hi/lo logic levels
- D+ high to signal connect and when placed into suspend
- D+ high when not transmitting data packets

#### High-speed USB devices

- 480 Mb/s
- Tablets, phones and music players are examples
- Many devices that need battery charging
- Connect and suspend signaling performed at 2.0V and 0.8V hi/lo logic levels
- Data packet signaling performed a logic levels below 0.8V
- D+ high to signal connect and when placed into suspend (same as a full-speed device)
- D+ and D- low when not transmitting data packets

### **Wake On USB**

Wake on USB is the ability of a wake configured USB device to wake a computer system from its S3 sleep state back to its S0 working state. Wake on USB requires the data lines to be connected to the system USB host before the system is placed into its S3 sleep state and remain continuously connected until they are used to wake the system.

The PI5USB2546J supports low and full speed HID (human interface device like mouse/key board) wake function. There are two scenarios under which wake on mouse are supported by the PI5USB2546J. The specific CTL pin changes that the PI5USB2546J will override are shown below. The information is presented as CTL1, CTL2 and CTL3. The ILIM\_SEL pin plays no role

- 1. 111 (CDP/SDP2) to 011 (DCP-Auto)
- 2. 110/010 (SDP1) to 011 (DCP-Auto)





# **USB Low-Speed / Full-Speed Device Recognition**

PI5USB2546J is capable of detecting LS or FS device attachment when PI5USB2546J is in SDP or CDP mode. Per USB spec when no device is attached, the D+ and D- lines are near ground level. When a low speed compliant device is attached to the PI5USB2546J charging port, D- line will be pulled high in its idle state (mouse/keyboard not activated). However when a FS device is attached the opposite is true in its idle state, i.e. D+ is pulled high and D- remains at ground level.

PI5USB2546J monitors both D+ and D- lines while CTL pin settings are in CDP or SDP mode to detect LS or FS HID device attachment. To support HID sleep wake, PI5USB2546J must first determine that it is attached to a LS or FS device when system is in S0 power state. PI5USB2546J does this as described above. While supporting a LS HID wake is straight forward, supporting FS HID requires making a distinction between a FS and a HS device. This is because a high speed device will always present itself initially as a full speed device (by a 1.5K pull up resistor on D+). The negotiation for high speed then makes the distinction whereby the 1.5K pull up resistor gets removed.

PI5USB2546J handles the distinction between a FS and HS device at connect by memorizing if the D+ line goes low after connect. A HS device after connect will always undergo negotiation for HS which will require the  $1.5 \mathrm{K}\Omega$  resistor pull-up on D+ to be removed. To memorize a FS device, PI5USB2546J requires the device to remain connected for at least 60 sec while system is in S0 mode before placing it in sleep or S3 mode. If system is placed in sleep mode earlier than the 60 sec window, a FS device may not get recognized and hence could fail to wake system from S3. This requirement does not apply for LS device.

# No CTL Pin Timing Requirement after Wake Event and Transition from S3 to S0

There is no CTL pin timing requirement for the PI5USB2546J when the wake configured USB device wakes the system from S3 back to S0.







## **Device Control Pins Truth Table**

Device Control Pins Table lists all valid bias combinations for the four control pins CTL1, CTL2, CTL3 and ILIM\_SEL pins and their corresponding charging mode. It is important to note that the Device Control Pins Table *purposely* omits matching charging modes of the PI5USB2546J with global power states (S0-S5) as device is agnostic to system power states. The PI5USB2546J monitors its CTL inputs and will transition to whatever charging state it is commanded to go to (except when LS/FS HID device is detected). For example if sleep charging is desired when system is in standby or hibernate state then user must set PI5USB2546J control pins to correspond to DCP\_Auto charging mode per below table. When system is put back to operation mode then set control pins to correspond to SDP or CDP mode and so on.

### PI5USB2546J Device Control Pins Truth Table

| CTL1 | CTL2 | CTL3 | ILIM_SEL | MODE                | Current<br>Limit Setting                    | /STATUS Output<br>(Active low)  | Comment                                                 |
|------|------|------|----------|---------------------|---------------------------------------------|---------------------------------|---------------------------------------------------------|
| 0    | 0    | 0    | 0        | Discharge           | NA                                          | OFF                             | OUT held low                                            |
| 0    | 0    | 0    | 1        | Discharge           | NA                                          | OFF                             | OUT held low                                            |
| 0    | 0    | 1    | 0        | DCP_Auto            | ILIM_HI                                     | OFF                             | Data lines disconnected                                 |
| 0    | 0    | 1    | 1        | DCP_Auto            | I <sub>OS_PW</sub> & ILIM_HI <sup>(1)</sup> | DCP load present <sup>(2)</sup> | Data lines disconnected and load detect function active |
| 0    | 1    | 0    | 0        | SDP1                | ILIM_LO                                     | OFF                             | Data lines connected                                    |
| 0    | 1    | 0    | 1        | SDP1                | ILIM_HI                                     | OFF                             | Data fines connected                                    |
| 0    | 1    | 1    | 0        | DCP_Auto            | ILIM_HI                                     | OFF                             | Data lines disconnected                                 |
| 0    | 1    | 1    | 1        | DCP_Auto            | ILIM_HI                                     | DCP load present <sup>(3)</sup> | Data lines disconnected and load detect function active |
| 1    | 0    | 0    | 0        | DCP_Shorted         | ILIM_LO                                     | OFF                             | Device forced to stay in                                |
| 1    | 0    | 0    | 1        | DCP_Shorted         | ILIM_HI                                     | OFF                             | DCP BC1.2 charging mode                                 |
| 1    | 0    | 1    | 0        | Divider-1A          | ILIM_LO                                     | OFF                             | Device forced to stay in                                |
| 1    | 0    | 1    | 1        | Divider-1A          | ILIM_HI                                     | OFF                             | Divider-1A charging mode                                |
| 1    | 1    | 0    | 0        | SDP1                | ILIM_LO                                     | OFF                             |                                                         |
| 1    | 1    | 0    | 1        | SDP1                | ILIM_HI                                     | OFF                             | Data lines connected                                    |
| 1    | 1    | 1    | 0        | SDP2 <sup>(4)</sup> | ILIM_LO                                     | OFF                             |                                                         |
| 1    | 1    | 1    | 1        | CDP <sup>(4)</sup>  | ILIM_HI                                     | CDP load present <sup>(5)</sup> | Data lines connected and load detect active             |

- (2) DCP Load present governed by the "Load Detection Power Wake" limits.
- (3) DCP Load present governed by the "Load Detection Non Power Wake" limits.
- (4) No OUT discharge when changing between 1111 and 1110.
- (5) CDP Load present governed by the "Load Detection Non Power Wake" limits and BC1.2 primary detection.

<sup>(1)</sup> PI5USB2546J: Current limit (IOS) is automatically switched between IOS\_PW and the value set by ILIM\_HI according to the Load Detect –Power Wake functionality.







Below tables can be used as an aid to program the PI5USB2546J per system states however not restricted to below settings only.

# PI5USB2546J Control Pin Setting Matched to System Power States

| System Global<br>Power State | Charging Mode                                                                             | CTL1 | CTL2 | CTL3 | ILIM_SEL | Current Limit<br>Setting |
|------------------------------|-------------------------------------------------------------------------------------------|------|------|------|----------|--------------------------|
| S0                           | SDP1                                                                                      | 1    | 1    | 0    | 1 or 0   | ILIM_HI/ILIM_LO          |
| S0                           | SDP2, no discharge to/from CDP                                                            | 1    | 1    | 1    | 0        | ILIM_LO                  |
| S0                           | CDP, load detection with ILIM_LO + 25mA thresholds or if a BC1.2 primary detection occurs | 1    | 1    | 1    | 1        | ILIM_HI                  |
| S4/S5                        | Auto mode, load detection with power wake thresholds                                      | 0    | 0    | 1    | 1        | ILIM_HI                  |
| S3/S4/S5                     | Auto mode, no load detection                                                              | 0    | 0    | 1    | 0        | ILIM_HI                  |
| S3                           | Auto mode, keyboard/mouse wake up, load detection with ILIM_LO + 25mA thresholds          | 0    | 1    | 1    | 1        | ILIM_HI                  |
| S3                           | Auto mode, keyboard/mouse wake up, no load detection                                      | 0    | 1    | 1    | 0        | ILIM_HI                  |
| S3                           | SDP1, keyboard/mouse wake up                                                              | 0    | 1    | 0    | 1 or 0   | ILIM_HI/ILIM_LO          |





#### **Load Detect**

PI5USB2546J offer system designers unique power management strategy not available in the industry from similar devices. There are two power management schemes supported by the PI5USB2546J via the /STATUS pin, they are:

- 1. Power Wake (PW)
- 2. Port Power Management (PPM)

Either feature may be implemented in a system depending on power savings goals for the system. In general Power Wake feature is used mainly in mobile systems like a notebook where it is imperative to save battery power when system is in deep sleep (S4/S5) state. On the other hand Port Power Management feature would be implemented where multiple charging ports are supported in the same system and system power rating is not capable of supporting high current charging on multiple ports simultaneously.

#### **Power Wake**

Goal of power wake feature is to save system power when system is in S4/S5 state. In S4/S5 state system is in deep sleep and typically running of the battery; so every "mW" in system power savings will translate to extending battery life. In this state the PI5USB2546J will monitor charging current at the OUT pin and provide a mechanism via the /STATUS pin to switch out the high power DC-DC controller and switch in a low power LDO when charging current requirement is <45mA (typ.). This would be the case when no peripheral device is connected at the charging port or if a device has attained its full battery charge and draws <45mA. Power wake flow chart and description is shown as Figure 6.





#### Load being Charged

- PI5USB2546J is asserting power wake
- System power is at its full capability
- Load can charge at high current
- PI5USB2546J monitors port to detect when charging load is done charging or removed

## **Charging Load Detected**

- PI5USB2546J is asserting power wake
- System power turns on to its full power State
- Load Vbus is held low for 2s to give the power system time to turn on before the load tries to pull charging current again.



Figure 6. Power Wake flow chart

PI5USB2546J is not asserting power wake

is attached and tries to charge

System power is in a low power state to save energy. PI5USB2546J monitors port to detect when charging load





## **Implementing Power Wake in Notebook System**

An implementation of power wake in notebook platforms with the PI5USB2546J is shown as below. Power wake function is used to select between a high power DC-DC converter and low power LDO (100mA) based on charging requirements. System power saving is achieved when under no charging conditions (the connected device is fully charged or no device is connected) the DC-DC converter is turned-off (to save power since it is less efficient in low power operating region) and the low power LDO supplies standby power to the charging port.

Power wake is activated in S4/S5 mode (0011 setting, see device truth table), PI5USB2546J is charging connected device as shown as case 1, /STATUS is pulled LOW (Case 1) which switches-out the LDO and switches-in the DC-DC converter to handle high current charging.



Figure 7. Case 1: System in S4/S5, Device Charging

As shown in Case 2A (Figure 8) and Case 2B (Figure 9), when connected device is fully charged or gets disconnected from the charging port, the charging current will fall. If charging current falls to <45mA and stays below this threshold for over 15s, PI5USB2546J automatically sets a 55mA internal current limit and /STATUS is de-asserted (pulled HI). As shown in Case 2A and Case 2B. This results in DC-DC converter turning off and the LDO turning on. Current limit of 55mA is set to prevent the low power LDO output voltage from collapsing in case there is a spike in current draw due to device attachment or other activity such as display panel LED turning ON in connected device.

Following Power Wake flow chart when a device is attached and draws >55mA of charging current the PI5USB2546J will hit its internal current limit. This will trigger the device to assert /STATUS (LO) and turn on the DC-DC converter and turn off the LDO. PI5USB2546J will discharge OUT for >2s (typ.) to allow the main power supply to turn on. After the discharge the device will turn back on with current limit set by ILIM\_HI (Case 1, Figure 7)





Figure 8. Case 2A: System in S4/S5, No Device Attached



Figure 9. Case 2B: System in S4/S5, Attached Device Fully Charged





## Port Power Management (PPM)

PPM is the intelligent and dynamic allocation of power. It is for systems that have multiple charging ports but cannot power them all simultaneously.

#### Goal of this feature are:

- 1. Enhances user experience since user does not have to search for charging port
- 2. Power supply only has to be designed for a reasonable charging load

Initially all ports are allowed to broadcast high current charging, charging current limit is based on ILIM\_HI resistor setting. System monitors /STATUS to see when high current loads are present. Once allowed number of ports assert /STATUS, remaining ports are toggled to a non-charging port. Non-charging ports are SDP ports with current limit based on ILIM\_LO. PI5USB2546J allows for a system to toggle between charging and non-charging ports either with an OUT discharge or without an OUT discharge.

#### **Benefits of PPM**

- Delivers better user experience
- Prevents overloading of system's power supply
- Allows for dynamic power limits based on system state
- Allows every port to potentially be a high power charging port
- Allows for smaller power supply capacity since the loading is controlled

#### **PPM Details**

All ports are allowed to broadcast high current charging – CDP or DCP. Current limit is based on ILIM\_HI and system monitors /STATUS pin to see when high current loads are present. Once allowed number of ports assert /STATUS, remaining ports are toggled to a SDP non-charging port. SDP current limit is based on ILIM\_LO setting. SDP ports are automatically toggled back to CDP or DCP mode when a charging port de-asserts /STATUS.

Based on CTL settings there is a provision for a port to toggle between charging and non-charging ports either with a VBUS discharge or without a VBUS discharge. For example when a port is in SDP2 mode (1110) and its ILIM\_SEL pin is toggled to 1 due to another port releasing its high current requirements. The SDP2 port will automatically revert to CDP mode (1111) without a discharge event. This is desirable if this port was connected to a media device where it was syncing data from the SDP2 port; a discharge event would mess-up the syncing activity on the port and cause user confusion.

/STATUS trip point is based on the programmable ILIM\_LO current limit set point. This does not mean /STATUS is a current limit – the port itself is using the ILIM\_HI current limit. Since ILIM\_LO defines the current limit for a SDP port, it works well to use the ILIM\_LO value to define a high current load. /STATUS asserts in CDP and DCP when load current is above ILIM\_LO+25mA for 200ms. /STATUS de-asserts in CDP and DCP when load current is below ILIM\_LO-25mA for 3s.





# Implementing PPM in a System with Two Charging Ports

Below shows the implementation of two charging ports and each port with its own PI5USB2546J. In this example 5V power supply for the two charging ports is rated at <3A or <15W max. Both devices have RLIM chosen to correspond to the low (0.9A) and high (1.5A) current limit setting for the port. In this implementation the system can support only one of the two ports at 1.5A charging current while the other port is set to SDP mode and  $I_{LIMIT}$  corresponding to 0.9A.



Figure 10. Implementing Port Power Management in a System Supporting Two Charging Ports







## **Over-Current Protection**

When an over-current condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before VIN has been applied. The PI5USB2546J senses the short and immediately switches into a constant-current output. In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for nominally one to two microseconds before the current-limit circuit can react. The device operates in constant-current mode after the current-limit circuit has responded. Complete shutdown occurs only if the fault is presented long enough to activate thermal limiting. The device will remain off until the junction temperature cools approximately 20°C and will then re-start. The device will continue to cycle on/off until the over-current condition is removed.

## **Current-Limit Settings**

The PI5USB2546J has two independent current limit settings that are each programmed externally with a resistor. The ILIM\_HI setting is programmed with R<sub>ILIM\_HI</sub> connected between ILIM\_HI and GND. The ILIM\_LO setting is programmed with R<sub>ILIM\_LO</sub> connected between ILIM\_LO and GND. Consult the Device Truth Table to see when each current limit is used. Both settings have the same relation between the current limit and the programming resistor. R<sub>ILIM\_LO</sub> is optional and the ILIM\_LO pin may be left unconnected if the following conditions are met:

- 1. ILIM\_SEL is always set high
- 2. Load Detection Port Power Management is not used

The following equation programs the typical current limit:

 $I_{OS TYP}(mA)=50250/R_{LIM xx}(k\Omega)$ 

RILIM\_XX corresponds to either RILIM\_HI or RILIM\_LO as appropriate.

Many applications require that the current limit meet specific tolerance limits. When designing to these tolerance limits, both the tolerance of the PI5USB2546J current limit and the tolerance of the external programming resistor must be taken into account. The following equations approximate the PI5USB2546J minimum / maximum current limits to within a few mA and are appropriate for design purposes. These equations assume an ideal – no variation - external programming resistor. To take resistor tolerance into account, first determine the minimum /maximum resistor values based on its tolerance specifications and use these values in the equations. Because of the inverse relation between the current limit and the programming resistor, use the maximum resistor value in the  $I_{OS\ MIN}$  equation and the minimum resistor value in the  $I_{OS\ MIN}$  equation.

$$I_{OS\_MIN}$$
 (mA)=45271/( $R_{LIM\_xx}$  (k $\Omega$ ))<sup>0.98437</sup>-30  
 $I_{OS\_MAX}$  (mA) =55325/ ( $R_{LIM\_xx}$  (k $\Omega$ )) <sup>1.0139</sup>+30

The traces routing the R<sub>ILIM\_XX</sub> resistors should be a sufficiently low resistance as to not affect the current-limit accuracy. The ground connection for the R<sub>ILIM\_XX</sub> resistors is also very important. The resistors need to reference back to the PI5USB2546J GND pin. Follow normal board layout practices to ensure that current flow from other parts of the board does not impact the ground potential between the resistors and the PI5USB2546J GND pin.

# /FAULT Response

The /FAULT open-drain output is asserted (active low) when an over-temperature or current limit condition occurs. The PI5USB2546J is designed to eliminate false /FAULT reporting by using an internal deglitch circuit for current limit conditions without the need for external circuitry. This ensures that /FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. Over-temperature conditions are not deglitched and assert the /FAULT signal immediately.





# **Under-Voltage Lockout (UVLO)**

The under-voltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn on threshold. Built-in hysteresis prevents unwanted oscillations on the output due to input voltage drop from large current surges.

#### **Thermal Sense**

The PI5USB2546J protects itself with thermal sensing circuit that monitor the operating temperature of the power distribution switch and disables operation if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an over-current condition, which increases the voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, so the junction temperature rises during an over-current condition. The thermal sensor turns off the power switch when the die temperature exceeds 135°C regardless of whether the power switch is in current limit. Hysteresis is built into thermal sensor, and the switch turns on after the device has cooled by approximately 20°C. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output /FAULT is asserted (active low) when an over-temperature shutdown condition.

## **Application Information**

#### **Input and Output Capacitance**

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a 0.1uF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute-maximum voltage of the device during heavy transient conditions or output shorting. This is especially important during bench testing when long inductive cables are used to connect the evaluation board to the bench power supply. Normally suggested the distance between IC and DC supply is less than 15cm.

Output capacitance also must be close to IC as possible. When large transient currents are expected on the output, placing a high-value electrolytic capacitor on the output pin is recommended,

#### **Layout Design Guideline**

- 1. The PCB is suggested to use at least 4 layers
- 2. The high speed differential pair should be maintain  $90\Omega$
- 3. Do not route the high speed signal over any split plane
- 4. Minimized the number of vias and corners on the high speed trace for reducing the signal reflections and impedance changes
- 5. If it's necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This can reduces reflections on the signal by minimizing impedance discontinuities.
- 6. The high speed trace should be routed symmetrically and parallelism (including the test points on the high speed trace). The non-parallelism trace will cause the impedance discontinuities and affect the signal quality
- 7. Avoid any unnecessary stubs on the differential pair. The stubs will introduce the signal reflections which affect the signal quality
- 8. Avoid routing the high speed differential pair under the crystal, oscillator, clock synthesizer, magnetic devices or ICs to cause the interference.
- 9. Avoid anti-etch on the GND plane







# **Part Marking**

ZHD Package



xPZHDE: PI5USB2546JZHDE

Y: Date Code (Year)

W: Date Code (Workweek)
1st X: Assembly Site Code
2nd X: Fab Site Code

Bar above 2nd "X" means Cu wire

## ZH Package



xPZHE: PI5USB2546JZHE

Y: Date Code (Year)

W: Date Code (Workweek)
1st X: Assembly Site Code
2nd X: Fab Site Code

Bar above 2nd "X" means Cu wire







# Packaging Mechanical 16-UQFN (ZHD)



20-1248







## 16-TQFN (ZH)



14-0244

For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

# **Ordering Information**

| Part Numbers     | Package Code | Package Description                                  |
|------------------|--------------|------------------------------------------------------|
| PI5USB2546JZHDEX | ZHD          | 16-pin, 3x3 (UQFN)                                   |
| PI5USB2546JZHEX  | ZH           | 16-Contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) |

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- E = Pb-free and Green
- 5. X suffix = Tape/Reel







#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices—or systems—related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2020, Diodes Incorporated www.diodes.com