# SN75LBC179, SN65LBC179, SN65LBC179Q LOW-POWER DIFFERENTIAL LINE DRIVER AND RECEIVER PAIRS

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

- **Designed for High-Speed Multipoint Data Transmission Over Long Cables**
- **Operates With Pulse Widths as Low** as 30 ns
- Low Supply Current . . . 5 mA Max
- Meets or Exceeds the Standard Requirements of ANSI RS-485 and ISO 8482:1987(E)
- Common-Mode Voltage Range of -7 V
- **Positive- and Negative-Output Current** Limiting
- **Driver Thermal Shutdown Protection**
- Pin Compatible With the SN75179B

#### description

The SN65LBC179. SN65LBC179Q. SN75LBC179 differential driver and receiver pairs are monolithic integrated circuits designed for bidirectional data communication over long cables that take on the characteristics of transmission lines. They are balanced, or differential, voltage mode devices that meet or exceed the requirements of industry standards ANSI RS-485 and ISO 8482:1987(E). Both devices are designed using TI's proprietary LinBiCMOS™ with the low power consumption of CMOS and the precision and robustness of bipolar transistors in the same circuit.

SN65LBC179. SN65LBC179Q. SN75LBC179 combine a differential line driver and differential line receiver and operate from a single 5-V supply. The driver differential outputs and the receiver differential inputs are connected to separate terminals for full-duplex operation and are designed to present minimum loading to the bus when powered off  $(V_{CC} = 0)$ . These parts feature a wide common-mode voltage range making them suitable for point-to-point or multipoint data bus applications. The devices also provide positive- and negative-current limiting and thermal shutdown for protection from line fault conditions. The line driver shuts down at a junction temperature of approximately 172°C.

#### **DOR PPACKAGE** (TOP VIEW)



#### **Function Tables**

#### **DRIVER**

| INPUT | OUTPUTS |  |  |  |  |  |
|-------|---------|--|--|--|--|--|
| D     | Y Z     |  |  |  |  |  |
| Н     | H L     |  |  |  |  |  |
| L     | L H     |  |  |  |  |  |

#### **RECEIVER**

| DIFFERENTIAL INPUTS              | OUTPUT |
|----------------------------------|--------|
| A-B                              | R      |
| V <sub>ID</sub> ≥ 0.2 V          | Н      |
| -0.2 V < V <sub>ID</sub> < 0.2 V | ?      |
| V <sub>ID</sub> ≤ − 0.2 V        | L      |
| Open circuit                     | Н      |

H = high level,L = low level, ? = indeterminate

#### logic symbol†



†This symbol is in accordance with ANSI/IEEE Std 91-1984 and IFC Publication 617-12.

#### logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

#### description (continued)

The SN65LBC179, SN65LBC179Q, and SN75LBC179 are available in the 8-pin dual-in-line and small-outline packages. The SN75LBC179 is characterized for operation over the commercial temperature range of  $0^{\circ}$ C to  $70^{\circ}$ C. The SN65LBC179 is characterized over the industrial temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C. The SN65LBC179Q is characterized over the extended industrial or automotive temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C.

#### schematics of inputs and outputs







# SN75LBC179, SN65LBC179, SN65LBC179Q LOW-POWER DIFFERENTIAL LINE DRIVER AND RECEIVER PAIRS

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

### absolute maximum ratings†

| Supply voltage range, V <sub>CC</sub>           | 0.3 V to 7 \                     |
|-------------------------------------------------|----------------------------------|
| Voltage range at A, B, Y, or Z (see Note 1)     |                                  |
| Voltage range at D or R (see Note 1)            | 0.3 V to V <sub>CC</sub> + 0.5 \ |
| Receiver output current, IO                     | ±10 mA                           |
| Continuous total power dissipation (see Note 2) | Internally limited               |
| Total power dissipation                         | See Dissipation Rating Table     |

NOTES: 1. All voltage values are with respect to GND.

#### recommended operating conditions

|                                                                         |               | MIN | NOM  | MAX | UNIT |  |
|-------------------------------------------------------------------------|---------------|-----|------|-----|------|--|
| Supply voltage, V <sub>CC</sub>                                         | 4.75          | 5   | 5.25 | V   |      |  |
| High-level input voltage, VIH                                           | D             | 2   |      |     | V    |  |
| Low-level input voltage, V <sub>IL</sub>                                | D             |     |      | 0.8 | V    |  |
| Differential input voltage, V <sub>ID</sub>                             |               | -6‡ |      | 6   | V    |  |
| Voltage at any bus terminal (separately or common-mode), VO, VI, or VIC | A, B, Y, or Z | -7  |      | 12  | V    |  |
|                                                                         | Y or Z        |     |      | -60 |      |  |
| High-level output current, IOH                                          | R             |     |      | -8  | mA   |  |
|                                                                         | Y or Z        |     |      | 60  |      |  |
| Low-level output current, IOL                                           | R             |     |      | 8   | mA   |  |
| Junction temperature, T <sub>J</sub>                                    |               |     |      | 140 | °C   |  |
|                                                                         | SN65LBC179    | -40 |      | 85  |      |  |
| Operating free-air temperature, T <sub>A</sub>                          | SN65LBC179Q   | -40 |      | 125 | °C   |  |
|                                                                         | SN75LBC179    | 0   |      | 70  |      |  |

The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet for differential input voltage, voltage at any bus terminal (separately or common mode), operating temperature, input threshold voltage, and common-mode output voltage.

#### DISSIPATION RATING TABLE

| PACKAGE | THERMAL<br>MODEL    | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
|         | Low K†              | 526 mW                                | 5.0 mW/°C                                      | 301 mW                                | 226 mW                                |
| l b     | High K <sup>‡</sup> | 882 mW                                | 8.4 mW/°C                                      | 504 mW                                | 378 mW                                |
| Р       |                     | 840 mW                                | 8.0 mW/°C                                      | 480 mW                                | 360 mW                                |

<sup>†</sup> In accordance with the low effective thermal conductivity metric definitions of EIA/JESD 51-3.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The maximum operating junction temperature is internally limited. Uses the dissipation rating table to operate below this temperature.

<sup>‡</sup> In accordance with the high effective thermal conductivity metric definitions of EIA/JESD 51-7.

# SN75LBC179, SN65LBC179, SN65LBC179Q LOW-POWER DIFFERENTIAL LINE DRIVER AND RECEIVER PAIRS

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

#### **DRIVER SECTION**

#### electrical characteristics over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                       | TEST C                                          | CONDITIONS                            | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|-------------------------------------------------|---------------------------------------|-----|------------------|------|------|
| VIK               | V <sub>IK</sub> Input clamp voltage                             |                                                 |                                       |     |                  | -1.5 | V    |
|                   |                                                                 | $R_L = 54 \Omega$ ,                             | SN65LBC179,<br>SN65LBC179Q            | 1.1 | 2.2              | 5    |      |
|                   | 5'' '' '' '' '' '' '' '' '' '' '' ''                            | See Figure 1                                    | SN75LBC179                            | 1.5 | 2.2              | 5    | .,   |
| IVODI             | Differential output voltage (see Note 3)                        | $R_L = 60 \Omega$ ,                             | SN65LBC179,<br>SN65LBC179Q            | 1.1 | 2.2              | 5    | V    |
|                   |                                                                 | See Figure 2                                    | SN75LBC179                            | 1.5 | 2.2              | 5    | 1    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage (see Note 4) | See Figures 1 and 2                             |                                       |     |                  | ±0.2 | V    |
| Voc               | Common-mode output voltage                                      |                                                 |                                       | 1   | 2.5              | 3    | V    |
| Δ VOC             | Change in magnitude of common-mode output voltage (see Note 4)  | $R_L = 54 \Omega$ ,                             | See Figure 1                          |     |                  | ±0.2 | ٧    |
| IO                | Output current with power off                                   | V <sub>C</sub> C = 0,                           | $V_0 = -7 \text{ V to } 12 \text{ V}$ |     |                  | ±100 | μΑ   |
| lн                | High-level input current                                        | V <sub>I</sub> = 2.4 V                          |                                       |     |                  | -100 | μΑ   |
| IIL               | Low-level input current                                         | V <sub>I</sub> = 0.4 V                          |                                       |     |                  | -100 | μΑ   |
| los               | Short-circuit output current                                    | $-7 \text{ V} \leq \text{V}_{\text{O}} \leq 12$ | 2 V                                   |     |                  | ±250 | mA   |
| ICC               | Supply current                                                  | No load                                         | SN65LBC179,<br>SN75LBC179             |     | 4.2              | 5    | mA   |
|                   |                                                                 |                                                 | SN65LBC179Q                           |     | 4.2              | 7    | mA   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

- NOTES: 3. The minimum V<sub>OD</sub> specification of the SN65179 may not fully comply with ANSI RS-485 at operating temperatures below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal transmission distance
  - 4.  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in the steady-state magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                     | PARAMETER                      | TEST CO                 | MIN          | MAX | UNIT |    |
|---------------------|--------------------------------|-------------------------|--------------|-----|------|----|
| t <sub>d</sub> (OD) | Differential-output delay time | ne D. 540. Con Figure 2 |              |     | 18   | ns |
| t <sub>t</sub> (OD) | Differential transition time   | $R_L = 54 \Omega$ ,     | See Figure 3 | 5   | 20   | ns |

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

#### **RECEIVER SECTION**

#### electrical characteristics over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                 | TEST (                                                  | CONDITIONS              |                   | MIN  | TYP  | MAX  | UNIT |
|------------------|-----------------------------------------------------------|---------------------------------------------------------|-------------------------|-------------------|------|------|------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                    | $I_O = -8 \text{ mA}$                                   |                         |                   |      |      | 0.2  | V    |
| VIT-             | Negative-going input threshold voltage                    | I <sub>O</sub> = 8 mA                                   |                         |                   | -0.2 |      |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                         |                         |                   |      | 45   |      | mV   |
| Vон              | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,                               | I <sub>OH</sub> = -8 mA |                   | 3.5  | 4.5  |      | V    |
| VOL              | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$                             | $I_{OL} = 8 \text{ mA}$ |                   |      | 0.3  | 0.5  | V    |
|                  |                                                           | V <sub>I</sub> = 12 V,<br>Other inputs at 0 V,          |                         | .BC179,<br>.BC179 |      | 0.7  | 1    | mA   |
|                  |                                                           | V <sub>CC</sub> = 5 V                                   | SN65L                   | .BC179Q           |      | 0.7  | 1.2  | mA   |
|                  |                                                           | V <sub>I</sub> = 12 V,<br>Other inputs at 0 V,          |                         | .BC179,<br>.BC179 |      | 0.8  | 1    | mA   |
| ļ.               | Due input current                                         | VCC = 0 V                                               | SN65L                   | .BC179Q           |      | 0.8  | 1.2  | mA   |
| 1                | Bus input current                                         | $V_{\parallel} = -7 \text{ V},$<br>Other inputs at 0 V, |                         | .BC179,<br>.BC179 |      | -0.5 | -0.8 | mA   |
|                  |                                                           | $V_{CC} = 5 V$                                          | SN65L                   | .BC179Q           |      | -0.5 | -1.0 | mA   |
|                  |                                                           | $V_I = -7 \text{ V},$<br>Other inputs at 0 V,           |                         | BC179,<br>BC179   |      | -0.5 | -0.8 | mA   |
|                  |                                                           | ACC = 0 A                                               | SN65L                   | BC179Q            |      | -0.5 | -1.0 | mA   |

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                  | PARAMETER                                              | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|
| tPHL             | Propagation delay time, high- to low-level output      | Via 45V4545V Soc Figure 4                        | 15  |     | 30  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output      | $V_{ID} = -1.5 \text{ V}$ to 1.5 V, See Figure 4 | 15  |     | 30  | ns   |
| tsk(p)           | Pulse skew (   t <sub>PHL</sub> - t <sub>PLH</sub>   ) | Coo Figure 4                                     |     | 3   | 6   | ns   |
| t <sub>t</sub>   | Transition time                                        | See Figure 4                                     |     | 3   | 5   | ns   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Differential and Common-Mode Output Voltage Test Circuit

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Differential Output Voltage Test Circuit



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,  $t_$ 
  - B. C<sub>I</sub> includes probe and jig capacitance.

Figure 3. Driver Test Circuits and Differential Output Delay and Transition Time Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,  $t_$ 
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Receiver Test Circuit and Propagation Delay and Transition Time Voltage Waveforms



#### **TYPICAL CHARACTERISTICS**



Figure 5



DRIVER
LOW-LEVEL OUTPUT VOLTAGE
vs



Figure 6

# DRIVER DIFFERENTIAL OUTPUT VOLTAGE



Figure 8

#### TYPICAL CHARACTERISTICS



Figure 9



Figure 11



Figure 10



Figure 12

Vo - Output Voltage - V

#### **TYPICAL CHARACTERISTICS**



# RECEIVER PROPAGATION DELAY TIME vs FREE-AIR TEMPERATURE





Figure 15

# SN75LBC179, SN65LBC179, SN65LBC179Q LOW-POWER DIFFERENTIAL LINE DRIVER AND RECEIVER PAIRS

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

#### THERMAL CHARACTERISTICS - D PACKAGE

| PARAMETER                                                  | TEST CONDITIONS                                                                                                                     | MIN | TYP   | MAX | UNIT |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| lunction to embiant the arread religiote and 0 +           | Low-K board, no air flow                                                                                                            |     | 199.4 |     |      |
| Junction-to-ambient thermal reisistance, θ <sub>JA</sub> † | High-K board, no air flow                                                                                                           |     | 119   |     | 0000 |
| Junction-to-board thermal reisistance, θ <sub>JB</sub>     | High-K board, no air flow 6                                                                                                         |     | 67    |     | °C/W |
| Junction-to-case thermal reisistance, θ <sub>JC</sub>      |                                                                                                                                     |     | 46.6  |     |      |
| Average power dissipation, P(AVG)                          | R <sub>L</sub> = 54 $\Omega$ , input to D is 10 Mbps 50% duty cycle square wave, V <sub>CC</sub> = 5.25 V, T <sub>J</sub> = 130 °C. |     |       | 330 | mW   |
| Thermal shutdown junction temperature, T <sub>SD</sub>     |                                                                                                                                     |     | 165   |     | °C   |

<sup>†</sup> See TI application note literature number SZZA003, Package Thermal Characterization Methodologies, for an explanation of this parameter.

SLLS173F - JANUARY 1994 - REVISED APRIL 2006

#### THERMAL CHARACTERISTICS OF IC PACKAGES

 $\Theta_{JA}$  (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power

 $\Theta_{JA}$  is NOT a constant and is a strong function of

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $\Theta_{JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\Theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance and consists of a single trace layer 25 mm long and 2-oz thick copper. The high-k board gives *best case* in-use condition and consists of two 1-oz buried power planes with a single trace layer 25 mm long with 2-oz thick copper. A 4% to 50% difference in  $\Theta_{JA}$  can be measured between these two test cards

 $\Theta_{JC}$  (Junction-to-Case Thermal Resistance) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $\Theta_{JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is NOT a useful characteristic to predict junction temperature as it provides pessimistic numbers if the case temperature is measured in a non-standard system and junction temperatures are backed out. It can be used with  $\Theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $\Theta_{JB}$  (Junction-to-Board Thermal Resistance) is defined to be the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold–plate structure.  $\Theta_{JB}$  is only defined for the high-k test card.

 $\Theta_{JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system (see Figure 16).



Figure 16. Thermal Resistance







6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65LBC179D      | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 6LB179         | Samples |
| SN65LBC179DR     | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 6LB179         | Samples |
| SN65LBC179DRG4   | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 6LB179         | Samples |
| SN65LBC179P      | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -40 to 85    | 65LBC179       | Samples |
| SN65LBC179QD     | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LB179Q         | Samples |
| SN65LBC179QDG4   | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LB179Q         | Samples |
| SN65LBC179QDR    | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LB179Q         | Samples |
| SN65LBC179QDRG4  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | LB179Q         | Samples |
| SN75LBC179D      | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 7LB179         | Samples |
| SN75LBC179DR     | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 7LB179         | Samples |
| SN75LBC179DRG4   | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | 7LB179         | Samples |
| SN75LBC179P      | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | 75LBC179       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



#### PACKAGE OPTION ADDENDUM

6-Feb-2020

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Oct-2016

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter | Reel<br>Width | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|------------------|---------------|------------|------------|------------|------------|-----------|------------------|
|               | 7.              | ·                  |   |      | (mm)             | W1 (mm)       | ,          | ` ,        | ` ,        | ` ,        | ` ,       |                  |
| SN65LBC179DR  | SOIC            | D                  | 8 | 2500 | 330.0            | 12.4          | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65LBC179QDR | SOIC            | D                  | 8 | 2500 | 330.0            | 12.5          | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75LBC179DR  | SOIC            | D                  | 8 | 2500 | 330.0            | 12.4          | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Oct-2016



#### \*All dimensions are nominal

| 7 III GIII 10 II 0 II 0 II 0 II 0 II 0 II |              |                 |      |      |             |            |             |
|-------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65LBC179DR                              | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65LBC179QDR                             | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN75LBC179DR                              | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

# **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated