Analog controlled high linearity low noise variable gain amplifier

**Rev. 2 — 7 December 2012** 

**Product data sheet** 

## 1. Product profile

## 1.1 General description

The BGU7063 is a fully integrated analog-controlled variable gain amplifier module. Its low noise and high linearity performance makes it ideal for sensitive receivers in cellular base station applications. The BGU7063 is operating in the 1920 MHz to 1980 MHz frequency range and has a gain control range of 35 dB. At maximum gain the noise figure is 0.9 dB. The gain is analog-controlled having maximum gain at 0 V and minimum gain at 3.3 V. The LNA can be bypassed extending the dynamic range. The BGU7063 is internally matched to 50 ohm, meaning no external matching is required, enabling ease of use. It is housed in a 16 pins 8 mm  $\times$  8 mm  $\times$  1.3 mm leadless HLQFN16R package SOT1301.

## 1.2 Features and benefits

- Input and output internally matched to 50 Ω
- Low noise figure of 0.9 dB
- High input IP3 of 0.9 dBm
- High P<sub>i(1dB)</sub> of -12.5 dBm
- Bypass mode of LNA giving high dynamic gain range
- Gain control range of 0 dB to 35 dB
- Single 5 V supply
- Single analog gain control of 0 V to 3.3 V
- Unconditionally stable up to 12.75 GHz
- Moisture sensitivity level 3
- ESD protection at all pins

## **1.3 Applications**

- Cellular base stations, remote radio heads
- 3G, LTE infrastructure
- Low noise applications with variable gain and high linearity requirements
- Active antenna



### Analog controlled high linearity low noise variable gain amplifier

### 1.4 Quick reference data

#### Table 1. Quick reference data

 $V_{CC1} = 5 V$ ;  $V_{CC2} = 5 V$ ; f = 1950 MHz;  $T_{amb} = 25 \text{ °C}$ ; input and output 50  $\Omega$ ; unless otherwise specified.

| Symbol                  | Parameter                            | Conditions                                    |            | Min | Тур   | Max | Unit |
|-------------------------|--------------------------------------|-----------------------------------------------|------------|-----|-------|-----|------|
| I <sub>CC(tot)</sub>    | total supply current                 | high gain mode                                | <u>[1]</u> | 200 | 230   | 265 | mA   |
|                         |                                      | low gain mode                                 | [2]        | 165 | 190   | 215 | mA   |
| NF                      | noise figure                         | $V_{ctrl(Gp)} = 0 V$ (maximum power gain)     | [1]        | -   | 0.9   | -   | dB   |
|                         |                                      | G <sub>p</sub> = 35 dB                        | [1]        | -   | 1.05  | 1.2 | dB   |
| IP3 <sub>I</sub>        | input third-order intercept point    | $G_p$ = 35 dB; 2-tone; tone-spacing = 1.0 MHz | [1]        | 0   | 0.9   | -   | dBm  |
| $P_{i\left(1dB\right)}$ | input power at 1 dB gain compression | $G_p = 35 \text{ dB}$                         | <u>[1]</u> | -14 | -12.5 | -   | dBm  |

[1] high gain mode: GS1 = LOW; GS2 = HIGH (see Table 9)

[2] low gain mode: GS1 = HIGH; GS2 = LOW (see <u>Table 9</u>)

## 2. Pinning information



## 2.1 Pinning

## 2.2 Pin description

| Table 2. | Pin description |                                |
|----------|-----------------|--------------------------------|
| Symbol   | Pin             | Description                    |
| RF_IN    | 1               | RF input                       |
| GND      | 2, 11, 13, 16   | ground                         |
| GS1      | 3               | gain switch control 1          |
| n.c.     | 4, 5, 7, 10     | not connected, internally open |

#### Analog controlled high linearity low noise variable gain amplifier

| Table 2.              | Pin description continued |                                |
|-----------------------|---------------------------|--------------------------------|
| Symbol                | Pin                       | Description                    |
| GS2                   | 6                         | gain switch control 2          |
| i.c.                  | 8                         | internally connected to ground |
| V <sub>ctrl(Gp)</sub> | 9                         | power gain control voltage     |
| RF_OUT                | 12                        | RF output                      |
| V <sub>CC2</sub>      | 14                        | supply voltage 2               |
| V <sub>CC1</sub>      | 15                        | supply voltage 1               |

## 3. Ordering information

| Table 3.         Ordering information |          |                                                                                                                 |           |  |  |  |  |
|---------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
| Type number                           | Package  |                                                                                                                 |           |  |  |  |  |
|                                       | Name     | Description                                                                                                     | Version   |  |  |  |  |
| BGU7063                               | HLQFN16R | plastic thermal enhanced low profile quad flat package; no leads; 16 terminals; body $8 \times 8 \times 1.3$ mm | SOT1301-1 |  |  |  |  |

# 4. Functional diagram



## 5. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                | Parameter                          | Conditions                                                                                              | Μ            | lin Ma | ax U  | Jnit |
|-----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------|--------------|--------|-------|------|
| V <sub>CC</sub>       | supply voltage                     |                                                                                                         | 0            | 6      | V     | V    |
| V <sub>ctrl(Gp)</sub> | power gain control voltage         |                                                                                                         |              | 1 3.   | 6 V   | V    |
| V <sub>I(GS1)</sub>   | input voltage on pin GS1           |                                                                                                         |              | 1 3.   | 6 V   | V    |
| V <sub>I(GS2)</sub>   | input voltage on pin GS2           |                                                                                                         |              | 1 3.   | 6 V   | V    |
| $P_{i(RF)CW}$         | continuous waveform RF input power | high gain mode; $V_{ctrl(Gp)} = 0 V$                                                                    | <u>[1]</u> - | 10     | d     | dBm  |
|                       |                                    | low gain mode; $V_{ctrl(Gp)} = 0 V$                                                                     | [2] _        | 15     | d     | dBm  |
| Tj                    | junction temperature               |                                                                                                         | -            | 15     | ° 0   | °C   |
| T <sub>stg</sub>      | storage temperature                |                                                                                                         | _4           | 40 +1  | 50 °  | °C   |
| V <sub>ESD</sub>      | electrostatic discharge voltage    | Human Body Model (HBM); according to<br>ANSI/ESDA-JEDEC JS-001-2020-Device Testing,<br>Human Body Model | -            | ±2     | k     | ٧٧   |
|                       |                                    | Charged Device Model (CDM); according to JEDEC standard 22-C101                                         | -            | ±7     | '50 V | I    |

[1] high gain mode: GS1 = LOW; GS2 = HIGH (see Table 9)

[2] low gain mode: GS1 = HIGH; GS2 = LOW (see Table 9)

## 6. Recommended operating conditions

| Table 5.              | Recommended operating conditions |            |      |     |      |      |  |
|-----------------------|----------------------------------|------------|------|-----|------|------|--|
| Symbol                | Parameter                        | Conditions | Min  | Тур | Max  | Unit |  |
| V <sub>CC1</sub>      | supply voltage 1                 |            | 4.75 | 5   | 5.25 | V    |  |
| V <sub>CC2</sub>      | supply voltage 2                 |            | 4.75 | 5   | 5.25 | V    |  |
| V <sub>ctrl(Gp)</sub> | power gain control voltage       |            | 0    | -   | 3.3  | V    |  |
| V <sub>I(GS1)</sub>   | input voltage on pin GS1         |            | 0    | -   | 3.3  | V    |  |
| V <sub>I(GS2)</sub>   | input voltage on pin GS2         |            | 0    | -   | 3.3  | V    |  |
| Z <sub>0</sub>        | characteristic impedance         |            | -    | 50  | -    | Ω    |  |
| T <sub>case</sub>     | case temperature                 |            | -40  | -   | +85  | °C   |  |

## 7. Thermal characteristics

| Table 6.                | Thermal characteristics                  |            |                     |      |  |  |
|-------------------------|------------------------------------------|------------|---------------------|------|--|--|
| Symbol                  | Parameter                                | Conditions | Тур                 | Unit |  |  |
| R <sub>th(j-case)</sub> | thermal resistance from junction to case |            | <mark>[1]</mark> 42 | K/W  |  |  |

[1] The case temperature is measured at the ground solder pad.

## 8. Characteristics

#### Table 7. Characteristics high gain mode

GS1 = LOW; GS2 = HIGH (see <u>Table 9</u>);  $V_{CC1} = 5 V$ ;  $V_{CC2} = 5 V$ ; f = 1950 MHz;  $T_{amb} = 25 °C$ ; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters have been characterized at the device RF input and RF output terminals.

| Symbol               | Parameter                            | Conditions                                                      | Min | Тур   | Max | Unit |
|----------------------|--------------------------------------|-----------------------------------------------------------------|-----|-------|-----|------|
| I <sub>CC(tot)</sub> | total supply current                 |                                                                 | 200 | 230   | 265 | mA   |
| G <sub>p(min)</sub>  | minimum power gain                   | V <sub>ctrl(Gp)</sub> = 3.3 V                                   | -   | 12.5  | -   | dB   |
| G <sub>p(max)</sub>  | maximum power gain                   | $V_{ctrl(Gp)} = 0 V$                                            | -   | 37.5  | -   | dB   |
| G <sub>p(flat)</sub> | power gain flatness                  | 1920 MHz $\leq$ f $\leq$ 1980 MHz; 18 dB $\leq$ Gp $\leq$ 35 dB | -   | 0.2   | -   | dB   |
| NF                   | noise figure                         | V <sub>ctrl(Gp)</sub> = 0 V (maximum power gain)                | -   | 0.9   | -   | dB   |
|                      |                                      | $G_p = 35 \text{ dB}$                                           | -   | 1.05  | 1.2 | dB   |
|                      |                                      | $G_p = 18 \text{ dB}$                                           | -   | 6.40  | -   | dB   |
| IP3 <sub>I</sub>     | input third-order intercept point    | 2-tone; tone-spacing = 1.0 MHz                                  |     |       | -   |      |
|                      |                                      | G <sub>p</sub> = 35 dB                                          | 0   | 0.9   | -   | dBm  |
|                      |                                      | $G_p = 30 \text{ dB}$                                           | -   | 3.4   | -   | dBm  |
|                      |                                      | G <sub>p</sub> = 29 dB                                          | -   | 3.8   | -   | dBm  |
|                      |                                      | G <sub>p</sub> = 18 dB                                          | -   | 5.4   | -   | dBm  |
| P <sub>i(1dB)</sub>  | input power at 1 dB gain compression | $G_p = 35 \text{ dB}$                                           | -14 | -12.5 | -   | dBm  |
|                      |                                      | $G_p = 30 \text{ dB}$                                           | -   | -7.4  | -   | dBm  |
|                      |                                      | $G_p = 29 \text{ dB}$                                           | -   | -7.0  | -   | dBm  |
|                      |                                      | $G_p = 18 \text{ dB}$                                           | -   | -6.4  | -   | dBm  |
| RL <sub>in</sub>     | input return loss                    | $V_{ctrl(Gp)} = 0 V$ (maximum power gain)                       | -   | 35    | -   | dB   |
|                      |                                      | G <sub>p</sub> = 35 dB                                          | -   | 31    | -   | dB   |
| RLout                | output return loss                   | $V_{ctrl(Gp)} = 0 V$ (maximum power gain)                       | -   | 15    | -   | dB   |
| K                    | Rollett stability factor             | $0 \text{ GHz} \leq f \leq 12.75 \text{ GHz}$                   | 1   | -     | -   |      |

#### Table 8. Characteristics low gain mode

GS1 = HIGH; GS2 = LOW (see <u>Table 9</u>);  $V_{CC1} = 5 V; V_{CC2} = 5 V; f = 1950 MHz; T_{amb} = 25 °C; input and output 50 <math>\Omega$ ; unless otherwise specified. All RF parameters have been characterized at the device RF input and RF output terminals.

|                      |                                   |                                                                   |     | '    |     |      |
|----------------------|-----------------------------------|-------------------------------------------------------------------|-----|------|-----|------|
| Symbol               | Parameter                         | Conditions                                                        | Min | Тур  | Max | Unit |
| I <sub>CC(tot)</sub> | total supply current              |                                                                   | 165 | 190  | 215 | mA   |
| G <sub>p(min)</sub>  | minimum power gain                | V <sub>ctrl(Gp)</sub> = 3.3 V                                     | -   | -6.6 | -   | dB   |
| G <sub>p(max)</sub>  | maximum power gain                | V <sub>ctrl(Gp)</sub> = 0 V                                       | -   | 18.6 | -   | dB   |
| G <sub>p(flat)</sub> | power gain flatness               | 1920 MHz $\leq$ f $\leq$ 1980 MHz; 3 dB $\leq$ $G_p$ $\leq$ 17 dB | -   | 0.2  | -   | dB   |
| NF                   | noise figure                      | $G_p = 17 \text{ dB}$                                             | -   | 11.3 | -   | dB   |
|                      |                                   | $G_p = 3 \text{ dB}$                                              | -   | 22.0 | -   | dB   |
| IP3 <sub>I</sub>     | input third-order intercept point | 2-tone; tone-spacing = 1.0 MHz                                    |     |      | -   |      |
|                      |                                   | G <sub>p</sub> = 17 dB                                            | -   | 20   | -   | dBm  |
|                      |                                   | G <sub>p</sub> = 12 dB                                            | -   | 24   | -   | dBm  |
|                      |                                   | G <sub>p</sub> = 11 dB                                            | -   | 25   | -   | dBm  |
|                      |                                   | G <sub>p</sub> = 3 dB                                             | -   | 28   | -   | dBm  |
|                      |                                   |                                                                   |     |      |     |      |

5 of 16

#### Table 8. Characteristics low gain mode ...continued

GS1 = HIGH; GS2 = LOW (see <u>Table 9</u>);  $V_{CC1} = 5 V$ ;  $V_{CC2} = 5 V$ ; f = 1950 MHz;  $T_{amb} = 25 °C$ ; input and output 50  $\Omega$ ; unless otherwise specified. All RF parameters have been characterized at the device RF input and RF output terminals.

| Symbol              | Parameter                            | Conditions                                       | Min | Тур  | Max | Unit |
|---------------------|--------------------------------------|--------------------------------------------------|-----|------|-----|------|
| P <sub>i(1dB)</sub> | input power at 1 dB gain compression | $G_p = 17 \text{ dB}$                            | -   | 6.0  | -   | dBm  |
|                     |                                      | $G_p = 12 \text{ dB}$                            | -   | 10.0 | -   | dBm  |
|                     |                                      | G <sub>p</sub> = 11 dB                           | -   | 10.5 | -   | dBm  |
|                     |                                      | G <sub>p</sub> = 3 dB                            | -   | 10.5 | -   | dBm  |
| RL <sub>in</sub>    | input return loss                    | V <sub>ctrl(Gp)</sub> = 0 V (maximum power gain) | -   | 30   | -   | dB   |
|                     |                                      | $G_p = 17 \text{ dB}$                            | -   | 25   | -   | dB   |
| RL <sub>out</sub>   | output return loss                   | V <sub>ctrl(Gp)</sub> = 0 V (maximum power gain) | -   | 18   | -   | dB   |
| K                   | Rollett stability factor             | $0 \text{ GHz} \le f \le 12.75 \text{ GHz}$      | 1   | -    | -   |      |

#### Table 9.Gain switch truth table

 $V_{CC1} = 5 V; V_{CC2} = 5 V; -10 \ ^{\circ}C \le T_{amb} \le +85 \ ^{\circ}C$ 

| Gain mode      | GS1   |                  | GS2   |                  |  |
|----------------|-------|------------------|-------|------------------|--|
|                | logic | V <sub>GS1</sub> | logic | V <sub>GS2</sub> |  |
| high gain mode | LOW   | 0 V to 0.5 V     | HIGH  | 2 V to 3.3 V     |  |
| low gain mode  | HIGH  | 2 V to 3.3 V     | LOW   | 0 V to 0.5 V     |  |

## 8.1 Graphs



# **BGU7063**

#### Analog controlled high linearity low noise variable gain amplifier



7 of 16

# **BGU7063**

#### Analog controlled high linearity low noise variable gain amplifier



BGU7063

8 of 16

# **BGU7063**

#### Analog controlled high linearity low noise variable gain amplifier



# **BGU7063**

#### Analog controlled high linearity low noise variable gain amplifier



# 9. Application information

# Table 10. List of components For application circuit see Figure 19

| For application circuit s | ee <u>rigule 19</u> . |          |                     |
|---------------------------|-----------------------|----------|---------------------|
| Component                 | Description           | Value    | Remarks             |
| C1, C2                    | capacitor             | 1 nF     | <u>1</u> 0402       |
| C3, C4, C5, C6, C12       | capacitor             | 100 pF   | <sup>[1]</sup> 0402 |
| C7, C8, C9, C10,          | capacitor             | optional |                     |
| C11, C17                  | capacitor             | 100 nF   | <sup>[1]</sup> 0402 |
| C13, C14, C15, C16        | capacitor             | optional |                     |
| L1, L2                    | inductor              | 10 nH    | 2 0402              |
|                           |                       |          |                     |

[1] Murata GRM1555 series.

[2] Murata LQG15 series.

# **BGU7063**

#### Analog controlled high linearity low noise variable gain amplifier



## 10. Package outline



#### Fig 20. Package outline SOT1301-1 (HLQFN16R)

All information provided in this document is subject to legal disclaimers.

# **11. Abbreviations**

| Table 11. Abbreviations |                         |  |  |  |
|-------------------------|-------------------------|--|--|--|
| Acronym                 | Description             |  |  |  |
| 3G                      | 3rd Generation          |  |  |  |
| ESD                     | ElectroStatic Discharge |  |  |  |
| LNA                     | Low Noise Amplifier     |  |  |  |
| LTE                     | Long Term Evolution     |  |  |  |

# **12. Revision history**

#### Table 12.Revision history

| Release date                                                                                                                                                                                                                                                                                                                                                       | Data sheet status                                                                   | Change notice                                                                                                                                                                                                                                                   | Supersedes                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 20121207                                                                                                                                                                                                                                                                                                                                                           | Product data sheet                                                                  | -                                                                                                                                                                                                                                                               | BGU7063 v.1                                                                                                                                                                                                                                                                                                                                                                                           |  |
| <ul> <li>Figure 1 on page 2: The description of pin 7 and pin 8 has been changed.</li> <li>Table 2 on page 2: The description and allocation of pin 7 and pin 8 has been changed.</li> <li>Figure 2 on page 3: The description of pin 7 and pin 8 has been changed.</li> <li>Figure 19 on page 11: The description of pin 7 and pin 8 has been changed.</li> </ul> |                                                                                     |                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 20120515                                                                                                                                                                                                                                                                                                                                                           | Product data sheet                                                                  | -                                                                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                                                                                                                                                                                                                                                                                                                                                    | 20121207<br>• Figure 1 on p<br>• Table 2 on pa<br>• Figure 2 on p<br>• Figure 19 on | 20121207       Product data sheet         • Figure 1 on page 2: The description of pin 7         • Table 2 on page 2: The description and alloc         • Figure 2 on page 3: The description of pin 7         • Figure 19 on page 11: The description of pin 7 | 20121207       Product data sheet       -         • Figure 1 on page 2: The description of pin 7 and pin 8 has been change       -         • Table 2 on page 2: The description and allocation of pin 7 and pin 8 has been change         • Figure 2 on page 3: The description of pin 7 and pin 8 has been change         • Figure 19 on page 11: The description of pin 7 and pin 8 has been change |  |

## 13. Legal information

### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 13.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 13.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2012. All rights reserved.

#### Analog controlled high linearity low noise variable gain amplifier

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **14. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

Analog controlled high linearity low noise variable gain amplifier

## 15. Contents

| 1    | Product profile 1                  |
|------|------------------------------------|
| 1.1  | General description 1              |
| 1.2  | Features and benefits 1            |
| 1.3  | Applications 1                     |
| 1.4  | Quick reference data 2             |
| 2    | Pinning information 2              |
| 2.1  | Pinning 2                          |
| 2.2  | Pin description 2                  |
| 3    | Ordering information 3             |
| 4    | Functional diagram 3               |
| 5    | Limiting values 4                  |
| 6    | Recommended operating conditions 4 |
| 7    | Thermal characteristics 4          |
| 8    | Characteristics 5                  |
| 8.1  | Graphs                             |
| 9    | Application information 10         |
| 10   | Package outline 12                 |
| 11   | Abbreviations 13                   |
| 12   | Revision history 13                |
| 13   | Legal information 14               |
| 13.1 | Data sheet status 14               |
| 13.2 | Definitions 14                     |
| 13.3 | Disclaimers                        |
| 13.4 | Trademarks 15                      |
| 14   | Contact information 15             |
| 15   | Contents 16                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 7 December 2012 Document identifier: BGU7063