

# 30-W, 24-V/48-V INPUT DC/DC CONVERTERS WITH AUTO-TRACK™ SEQUENCING

## **FEATURES**

- Input Voltage: 18 V to 60 V30-W Total Output Power
- Output Voltages: 3.3 V, 5 V, and 12 V
- Wide-Output Adjust/Trim
- Up To 88% Efficiency
- Overcurrent Protection
- Overtemperature Shutdown
- Undervoltage Lockout
- Input Overvoltage Protection
- Auto-Track™ Power-Up Sequencing (Includes Sequenced Output with PTB78560B)
- Smart-Sense Remote Sensing (PTB78560B)
- Dual-Logic Enable Control
- Space-Saving 1x2 Footprint
- Surface Mount Package
- · Lead (Pb) Free Option Available
- 1500-Vdc Isolation
- Agency Approvals (Pending): UL/cUL 60950, EN 60950

## **APPLICATIONS**

- Intermediate Bus Architectures
- Telecom, High-End Computing Platforms
- Multi-Rail Power Systems with Power-Up Sequencing





## **DESCRIPTION**

The PTB78560x is a series of 30–W rated isolated dc/dc converters, designed to operate from a standard 24–V or 48–V telecom central office (CO) supply. Housed in a 1x2 package, each model has a wide-adjust output voltage that can be set to one of the common intermediate bus voltages of 3.3 V, 5 V, or 12 V.

The PTB78560 series incorporates Auto-Track<sup>TM</sup>, a feature that simplifies the power-up sequencing of multiple power modules that operate from the same intermediate bus. During a power-up cycle, modules with this feature have the capability of following a common ramp voltage applied to an input called Track. The PTB78560 series is specifically designed to control the Track voltage of any number of nonisolated *downstream* modules powered from its output. This ensures that the outputs of the downstream modules all rise simultaneously during power up. The PTB78560B (3.3 V) has an additional sequenced output,  $V_O$  Seq, which also rises with the Track voltage. This allows the  $V_O$  Seq output to power up simultaneously with the outputs from other power modules under the control of Auto-Track.

Whether used to facilitate power-up sequencing, or operated as a stand-alone module, the PTB78560 series includes many other features expected of high-performance dc/dc converter modules. Precise output voltage regulation is ensured with a differential remote sense. Operational features include an input undervoltage lockout (UVLO) and a dual-logic output enable control. Overcurrent and overtemperature protection ensure survival against load faults.

Typical applications include distributed power architectures in both telecom and computing environments, particularly complex digital systems requiring power sequencing of multiple power supply rails.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Auto-Track is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Typical Circuit**



## Notes:

- Sequenced output is available in the PTB78560B model only.
- \*The +Sense may be connected to either VoSeq or VoBus output of the PTB78560B.
- ‡ R<sub>SET</sub> is required to set the output voltage higher than the minimum value. See the *Application Information* section for values.
- # The PTB78560x modules require a minimum of 220 μF total output capacitance for proper operation.
- \$ A minimum of 100  $\mu$ F input capacitance is recommended for proper operation.



#### ORDERING INFORMATION

| PTB78560 (Base Pt. No.) |                            |                              |                  |  |  |  |  |  |
|-------------------------|----------------------------|------------------------------|------------------|--|--|--|--|--|
| Output Voltage Range    | Part Number                | DESCRIPTION                  | Package Ref. (1) |  |  |  |  |  |
|                         | PTB78560AAH                | Horizontal T/H               | ERW              |  |  |  |  |  |
| 3.6 V to 5.5 V          | PTB78560AAS                | SMD, Standard (2)            | ERY              |  |  |  |  |  |
|                         | PTB78560AAZ                | SMD, Standard (3)            |                  |  |  |  |  |  |
|                         | PTB78560BAH <sup>(4)</sup> | Horizontal T/H               | ERW              |  |  |  |  |  |
| 1.8 V to 3.6 V          | PTB78560BAS <sup>(4)</sup> | SMD, Standard (2)            | ERY              |  |  |  |  |  |
|                         | PTB78560BAZ <sup>(4)</sup> | SMD, Standard <sup>(3)</sup> | ERY              |  |  |  |  |  |
|                         | PTB78560CAH                | Horizontal T/H               | ERW              |  |  |  |  |  |
| 9 V to 13.2 V           | PTB78560CAS                | SMD, Standard (2)            | EDV              |  |  |  |  |  |
|                         | PTB78560CAZ                | SMD, Standard (3)            | ERY              |  |  |  |  |  |

- (1) See the applicable package reference drawing for the dimensions and PC board layout.
- (2) Standard option specifies 63/37, Sn/Pb pin solder material.
- (3) Lead-free (Pb-free) option specifies Sn/Ag pin solder material.
- (4) Includes an Auto-Track compatible output, V<sub>O</sub> Seq, which sequences with the Track control during power up.

## **ABSOLUTE MAXIMUM RATINGS**

|                          |                             |                               |                | UNIT                              |
|--------------------------|-----------------------------|-------------------------------|----------------|-----------------------------------|
| V                        | Input Voltage               |                               | Continuous     | 60 V                              |
| V <sub>I</sub>           | input voitage               |                               | Surge, 1 s max | 100 V <sup>(1)</sup>              |
| V <sub>(Track)</sub>     | Track input voltage         |                               |                | 0 V to V <sub>O</sub> Bus + 0.3 V |
| I <sub>(Track)</sub> max | Track input current         | From external source          |                | 10 mA <sup>(2)</sup>              |
| T <sub>A</sub>           | Operating temperature range | Over V <sub>I</sub> range     |                | –40°C to 85°C                     |
|                          | Overtemperature protection  | PCB temperature (near pin 1)  |                | 115°C                             |
| _                        | Colder reflect to magneture | Surface temperature of module | PTB78560xAS    | 235°C <sup>(3)</sup>              |
| I (REFLOW)               | Solder reflow temperature   | or pins                       | PTB78560xAZ    | 260°C (4)                         |
| T <sub>stg</sub>         | Storage temperature         |                               |                | -40°C to 125°C                    |

- (1) The converter's internal protection circuitry may cause the output to turn off when the applied input voltage is greater than 60 V.
- (2) When the Track input is fed from an external voltage source, the input current must be limited. A 2.74-kΩ value series resistor is recommended.
- (3) During solder reflow of standard SMD package version, do not elevate the module PCB, pins, or internal component temperatures above a peak of 235°C.
- (4) During solder reflow of Pb free SMD package version, do not elevate the module PCB, pins, or internal component temperatures above a peak of 260°C.

## **PACKAGE SPECIFICATIONS**

| PTB78560x (Suffixes AH, AS, and AZ) |                                                      |                                   |                      |  |  |  |  |  |
|-------------------------------------|------------------------------------------------------|-----------------------------------|----------------------|--|--|--|--|--|
| Weight                              |                                                      |                                   | 13.6 grams           |  |  |  |  |  |
| Flammability                        | Meets UL94V-O                                        |                                   |                      |  |  |  |  |  |
| Mechanical shock                    | Per Mil-STD-883D, Method 2002.3, 1 ms,               | Horizontal T/H (Suffix AH)        | 500 G <sup>(1)</sup> |  |  |  |  |  |
|                                     | 1/2 Sine, mounted                                    | Horizontal SMD (Suffix AS)        | 250 G <sup>(1)</sup> |  |  |  |  |  |
| Mechanical vibration                | Mil CTD 992D Method 2007 2, 20 2000 II-              | Horizontal T/H (Suffix AH)        | 20 G <sup>(1)</sup>  |  |  |  |  |  |
|                                     | Mil-STD-883D, Method 2007.2, 20-2000 Hz, PCB mounted | Horizontal SMD (Suffix AS and AZ) | 5 G <sup>(1)</sup>   |  |  |  |  |  |

(1) Qualification limit.



## PTB78560B ELECTRICAL CHARACTERISTICS

(Unless otherwise stated,  $T_A = 25$  °C,  $V_I = 24$  V,  $V_O = 3.3$  V,  $C_O = 330$   $\mu$ F, and  $I_O = I_O$ max)

|                                       | PARAMETER                            | TEC                                             | P1                                                      | UNIT     |                   |                    |                    |
|---------------------------------------|--------------------------------------|-------------------------------------------------|---------------------------------------------------------|----------|-------------------|--------------------|--------------------|
|                                       | PARAMETER                            | IES                                             | T CONDITIONS                                            | MIN      | TYP               | MAX                | UNII               |
|                                       |                                      | Over V <sub>I</sub> range                       | I <sub>O</sub> Bus                                      | 0.25 (1) |                   | 8 (2)              |                    |
| Io                                    | Output current                       |                                                 | I <sub>O</sub> Seq                                      | 0        |                   | 4 (3)              | Α                  |
|                                       |                                      |                                                 | Sum total, (I <sub>O</sub> Bus + I <sub>O</sub> Seq)    | 0.25     |                   | 8                  |                    |
| V <sub>I</sub>                        | Input voltage range                  | Over I <sub>O</sub> range                       |                                                         | 18       | 24                | 60                 | V                  |
|                                       | Set-point voltage tolerance          |                                                 |                                                         |          | ±1 <sup>(4)</sup> |                    | %V <sub>O</sub>    |
|                                       | Temperature variation                | $-40$ °C $\leq T_A \leq 85$ °C                  |                                                         | ±0.5     |                   | %V <sub>O</sub>    |                    |
| .,                                    | Line regulation                      | Over V <sub>I</sub> range                       |                                                         |          | ±7                | ±33                | mV                 |
| V <sub>O</sub>                        | Load regulation                      | Over I <sub>O</sub> range                       |                                                         |          | ±13               | ±33                | mV                 |
|                                       | Total output voltage variation       | Includes set-point, li                          | ne, load, −40°C ≤ T <sub>A</sub> ≤ 85°C                 |          | ±2                | ±3 <sup>(4)</sup>  | %V <sub>O</sub>    |
|                                       | Adjust range                         | Over V <sub>I</sub> range                       |                                                         | 1.8      |                   | 3.6                | V                  |
| · · · · · · · · · · · · · · · · · · · |                                      |                                                 | $R_{SET} = 5.36 \text{ k}\Omega, V_{O} = 3.3 \text{ V}$ |          | 80%               |                    |                    |
| η                                     | Efficiency                           |                                                 | $R_{SET} = 40.2 \text{ k}\Omega, V_{O} = 2.5 \text{ V}$ |          | 77%               |                    |                    |
|                                       |                                      |                                                 | R <sub>SET</sub> = open , V <sub>O</sub> = 1.8 V        |          | 73%               |                    |                    |
|                                       | V <sub>O</sub> Ripple (peak-to-peak) | 20-MHz bandwidth                                |                                                         |          | 50                |                    | $mV_{pp}$          |
|                                       |                                      | 0.1 A/µs load step,                             | Recovery time                                           |          | 100               |                    | μs                 |
|                                       | Transient response                   | 50% to 100% $I_{O}$ max , $C_{O}$ = 330 $\mu$ F | V <sub>O</sub> over/undershoot                          |          | ±150              |                    | mV                 |
|                                       |                                      | Input current                                   | Track connected to -Sense                               |          | -0.13             |                    | mA                 |
|                                       | Track input (pin 5)                  | Open-circuit voltage                            |                                                         | 0        |                   | V <sub>O</sub> Bus |                    |
|                                       |                                      | Input slew rate limits                          | 3                                                       | 0.1 (5)  |                   | 1                  | V/ms               |
|                                       |                                      | Referenced to -V <sub>I</sub>                   | Input high voltage (V <sub>IH</sub> )                   | 2        |                   | Open (6)           |                    |
|                                       | Output enable inputs (pins 2, 3)     |                                                 | Input low voltage (V <sub>IL</sub> )                    | -0.2     |                   | 0.8                | V                  |
|                                       |                                      |                                                 | Input low current (I <sub>IL</sub> )                    |          | -0.8              |                    | mA                 |
|                                       | Standby input current                |                                                 |                                                         |          |                   |                    | mA                 |
| I <sub>O</sub> (tot)                  | Overcurrent threshold                | Shutdown, followed                              | by autorecovery                                         |          | 12                |                    | Α                  |
| 10/10                                 | Hadamakana laskani                   |                                                 | V <sub>I</sub> increasing                               |          | 17                |                    |                    |
| UVLO                                  | Undervoltage lockout                 |                                                 | V <sub>I</sub> decreasing                               |          | 16                |                    | V                  |
| $f_{S}$                               | Switching frequency                  | Over V <sub>I</sub> range                       |                                                         | 400      | 500               | 600                | kHz                |
|                                       | Internal input capacitance           |                                                 |                                                         |          | 1                 |                    | μF                 |
|                                       | External input capacitance           | 100                                             |                                                         |          | μF                |                    |                    |
|                                       | External output capacitance          | Between both outpu                              | 220                                                     | 330      | 5,000             | μF                 |                    |
|                                       | Isolation voltage                    | Input-output                                    | -                                                       | 1,500    |                   |                    | Vdc                |
|                                       | Isolation capacitance                | Input-output                                    |                                                         |          | 2,000             |                    | pF                 |
|                                       | Isolation resistance                 | Input-output                                    |                                                         | 10       |                   |                    | МΩ                 |
| MTBF                                  | Reliability                          | Telcordia SR-332 50 benign                      | 0% stress, T <sub>A</sub> = 40°C, ground                | 3.6      |                   |                    | 10 <sup>6</sup> Hr |

<sup>(1)</sup> The converter requires a minimum load current at either the V<sub>O</sub> Seq or V<sub>O</sub> Bus output for proper operation. The converter is not damaged when operated under a no-load condition.

<sup>(2)</sup> See temperature derating curves for safe operating area (SOA), to determine output current derating at elevated ambient temperatures.

<sup>(3)</sup> When load current is supplied from the V<sub>O</sub> Seq output, the module exhibits higher power dissipation and slightly lower operating efficiency.

<sup>(4)</sup> The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C temperature stability.

<sup>(5)</sup> When controlling the Track input from an external source, the slew rate of the applied signal **must** be greater than the minimum limit. Failure to allow the voltage to completely rise to the voltage at the V<sub>O</sub> (bus) output, at no less than the minimum specified rate, may thermally overstress the converter.

<sup>(6)</sup> The PEN and NEN inputs each have an internal pullup resistor. If the enable feature is not used, the PEN input (pin 2) should be left open circuit and the NEN input (pin 3) permanently connected to -V<sub>I</sub>. A discrete MOSFET or bipolar transistor is recommended for the enable control. The open-circuit voltage is less than 10 V. See the *Application Information* for a more detailed description.



## PTB78560A ELECTRICAL CHARACTERISTICS

(Unless otherwise stated,  $T_A$  = 25°C,  $V_I$  = 24 V,  $V_O$  = 5 V,  $C_O$  = 220  $\mu F$ , and  $I_O$  =  $I_O$ max)

|                    | DADAMETED                            | TE0:                              | F CONDITIONS                               | PI       | UNIT              |                    |                    |
|--------------------|--------------------------------------|-----------------------------------|--------------------------------------------|----------|-------------------|--------------------|--------------------|
|                    | PARAMETER                            | IES                               | CONDITIONS                                 | MIN      | TYP               | MAX                | UNII               |
| Io                 | Output current                       | Over V <sub>I</sub> range         | I <sub>O</sub> Bus                         | 0.25 (1) |                   | 6 <sup>(2)</sup>   | Α                  |
| VI                 | Input voltage range                  | Over I <sub>O</sub> range         |                                            | 18       | 24                | 60                 | V                  |
|                    | Set-point voltage tolerance          |                                   |                                            |          | ±1 <sup>(3)</sup> |                    | %Vo                |
|                    | Temperature variation                | $-40$ °C $\leq T_A \leq 85$ °C    |                                            |          | ±0.5              |                    | %V <sub>O</sub>    |
| V                  | Line regulation                      | Over V <sub>I</sub> range         |                                            |          | ±0.2              | ±1                 | %V <sub>O</sub>    |
| Vo                 | Load regulation                      | Over I <sub>O</sub> range         |                                            |          | ±0.4              | ±1                 | %V <sub>O</sub>    |
|                    | Total output voltage variation       | Includes set-point, li            | ne, load, -40°C ≤ T <sub>A</sub> ≤ 85°C    |          | ±2                | ±3 <sup>(3)</sup>  | %V <sub>O</sub>    |
|                    | Adjust range                         | Over V <sub>I</sub> range         |                                            | 3.6      |                   | 5.5                | V                  |
| η                  | Efficiency                           |                                   | $R_{SET}$ = 14.3 k $\Omega$ , $V_O$ =5 $V$ |          | 83%               |                    |                    |
|                    | V <sub>O</sub> Ripple (peak-to-peak) | 20-MHz bandwidth                  |                                            |          | 1                 |                    | %V <sub>O</sub>    |
|                    |                                      | 0.1 A/µs load step,               | Recovery time                              |          | 100               |                    | μs                 |
|                    | Transient response                   | 50% to 100%<br>I <sub>O</sub> max | V <sub>O</sub> over/undershoot             |          | ±200              |                    | mV                 |
|                    | Track input (pin 5)                  | Input current                     | Track connected to -Sense                  |          | -0.2              |                    | mA                 |
|                    | rrack input (piir 5)                 | Open-circuit voltage              |                                            | 0        |                   | V <sub>O</sub> Bus |                    |
|                    |                                      | Referenced to -V <sub>I</sub>     | Input high voltage (V <sub>IH</sub> )      | 2        |                   | Open (4)           | V                  |
|                    | Output enable inputs (pins 2, 3)     |                                   | Input low voltage (V <sub>IL</sub> )       | -0.2     |                   | 0.8                | V                  |
|                    |                                      |                                   | Input low current (I <sub>IL</sub> )       |          | -0.8              |                    | mA                 |
|                    | Standby input current                | Pins 2 and 3 open                 |                                            | 8        | 16                | mA                 |                    |
| I <sub>O</sub> Bus | Overcurrent threshold                | Shutdown, followed                | by autorecovery                            |          | 9                 |                    | Α                  |
| UVLO               | Undervoltage lockout                 |                                   | V <sub>I</sub> increasing                  |          | 17                |                    | V                  |
| UVLO               | Ondervoltage lockout                 |                                   | V <sub>I</sub> decreasing                  |          | 16                |                    | V                  |
| $f_{S}$            | Switching frequency                  | Over V <sub>I</sub> range         |                                            | 400      | 500               | 600                | kHz                |
|                    | Internal input capacitance           |                                   |                                            |          | 1                 |                    | μF                 |
|                    | External input capacitance           | Between +V <sub>I</sub> and -V    | 1                                          | 100      |                   |                    | μF                 |
|                    | External output capacitance          | 220                               |                                            | 5,000    | μF                |                    |                    |
|                    | Isolation voltage                    |                                   | 1,500                                      |          |                   | Vdc                |                    |
|                    | Isolation capacitance                | Input-output                      |                                            | 2,000    |                   | pF                 |                    |
|                    | Isolation resistance                 | Input-output                      |                                            | 10       |                   |                    | ΜΩ                 |
| MTBF               | Reliability                          | Telcordia SR-332 50 benign        | % stress, T <sub>A</sub> = 40°C, ground    | 3.6      |                   |                    | 10 <sup>6</sup> Hr |

<sup>(1)</sup> The converter requires a minimum load current for proper operation. The converter is not damaged when operated under a no-load condition.

See temperature derating curves for safe operating area (SOA), to determine output current derating at elevated ambient temperatures. The set-point voltage tolerance is affected by the tolerance and stability of  $R_{SET}$ . The stated limit is unconditionally met if  $R_{SET}$  has a

tolerance of 1%, with 100 ppm/°C temperature stability.

The PEN and NEN inputs each have an internal pullup resistor. If the enable feature is not used, the PEN input (pin 2) should be left open circuit and the NEN input (pin 3) permanently connected to  $-V_1$ . A discrete MOSFET or bipolar transistor is recommended for the enable control. The open-circuit voltage is less than 10 V. See the Application Information for a more detailed description.



## PTB78560C ELECTRICAL CHARACTERISTICS

(Unless otherwise stated,  $T_A$  = 25°C,  $V_I$  = 24 V,  $V_O$  = 12 V,  $C_O$  = 100  $\mu F$ , and  $I_O$  =  $I_O$ max)

|                    | DADAMETED                            | TE0:                                                             | T CONDITIONS                                           | PT                |       |                    |                     |
|--------------------|--------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|-------------------|-------|--------------------|---------------------|
|                    | PARAMETER                            | IES                                                              | T CONDITIONS                                           | MIN               | TYP   | MAX                | UNIT                |
| Io                 | Output current                       | Over V <sub>I</sub> range                                        | I <sub>O</sub> Bus                                     | 0.1 (1)           |       | 2.5 (2)            | Α                   |
| VI                 | Input voltage range                  | Over I <sub>O</sub> range                                        |                                                        | 18                | 24    | 60                 | V                   |
|                    | Set-point voltage tolerance          |                                                                  |                                                        | ±1 <sup>(3)</sup> |       | %Vo                |                     |
|                    | Temperature variation                | $-40$ °C $\leq T_A \leq 85$ °C                                   |                                                        |                   | ±0.5  |                    | %V <sub>O</sub>     |
| V                  | Line regulation                      | Over V <sub>I</sub> range                                        |                                                        |                   | ±0.2  | ±1                 | %V <sub>O</sub>     |
| Vo                 | Load regulation                      | Over I <sub>O</sub> range                                        |                                                        |                   | ±0.4  | ±1                 | %V <sub>O</sub>     |
|                    | Total output voltage variation       | Includes set-point, lin                                          | ne, load, −40°C ≤ T <sub>A</sub> ≤ 85°C                |                   | ±2    | ±3 (3)             | %V <sub>O</sub>     |
|                    | Adjust range                         | Over V <sub>I</sub> range                                        |                                                        | 9                 |       | 13.2               | V                   |
|                    | F#: in a su                          |                                                                  | $R_{SET} = 9.09 \text{ k}\Omega, V_{O} = 12 \text{ V}$ |                   | 88%   |                    |                     |
| η                  | Efficiency                           |                                                                  | $R_{SET} = open, V_O = 9 V$                            |                   | 86%   |                    |                     |
|                    | V <sub>O</sub> Ripple (peak-to-peak) | 20-MHz bandwidth                                                 |                                                        |                   | 1     |                    | %V <sub>O</sub>     |
|                    |                                      | 0.1 A/µs load step,                                              | Recovery time                                          |                   | 100   |                    | μs                  |
|                    | Transient Response                   | 50% to 100%<br>I <sub>O</sub> max                                | V <sub>O</sub> over/undershoot                         |                   | ±150  |                    | mV                  |
|                    | Total input (nin 5)                  | Input current                                                    | Track connected to -Sense                              |                   | -0.48 |                    | mA                  |
|                    | Track input (pin 5)                  | Open-circuit voltage                                             |                                                        | 0                 |       | V <sub>O</sub> Bus |                     |
|                    |                                      | Referenced to -V <sub>I</sub>                                    | Input high voltage (V <sub>IH</sub> )                  | 2                 |       | Open (4)           | V                   |
|                    | Output enable inputs (pins 2, 3)     |                                                                  | Input low voltage (V <sub>IL</sub> )                   | -0.2              |       | 0.8                | V                   |
|                    |                                      |                                                                  | Input low current (I <sub>IL</sub> )                   |                   | -0.8  |                    | mA                  |
|                    | Standby input current                | Pins 2 and 3 open                                                |                                                        |                   | 8     | 16                 | mA                  |
| I <sub>O</sub> Bus | Overcurrent threshold                | Shutdown, followed                                               | by autorecovery                                        |                   | 3.75  |                    | Α                   |
| 111/1/0            | Lladam altana lagliant               |                                                                  | V <sub>I</sub> increasing                              |                   | 17    |                    |                     |
| UVLO               | Undervoltage lockout                 |                                                                  | V <sub>I</sub> decreasing                              |                   | 16    |                    | V                   |
| $f_{S}$            | Switching frequency                  | Over V <sub>I</sub> range                                        |                                                        | 400               | 500   | 600                | kHz                 |
|                    | Internal input capacitance           |                                                                  |                                                        |                   | 1     |                    | μF                  |
|                    | External input capacitance           | Il input capacitance Between +V <sub>I</sub> and -V <sub>I</sub> |                                                        |                   |       |                    | μF                  |
|                    | External output capacitance          | 100                                                              |                                                        | 1,500             | μF    |                    |                     |
|                    | Isolation voltage                    | olation voltage Input-output                                     |                                                        |                   |       |                    | Vdc                 |
|                    | Isolation capacitance                | Input-output                                                     |                                                        | 2,000             |       | pF                 |                     |
|                    | Isolation resistance                 | Input-output                                                     |                                                        | 10                |       |                    | ΜΩ                  |
| MTBF               | Reliability                          | Telcordia SR-332 50 benign                                       | 0% stress, T <sub>A</sub> = 40°C, ground               | 3.4               |       |                    | 10 <sup>6</sup> Hrs |

<sup>(1)</sup> The converter requires a minimum load current for proper operation. The converter is not damaged when operated under a no-load condition.

 <sup>(2)</sup> See temperature derating curves for safe operating area (SOA), to determine output current derating at elevated ambient temperatures.
(3) The set-point voltage tolerance is affected by the tolerance and stability of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1%, with 100 ppm/°C temperature stability.

<sup>(4)</sup> The PEN and NEN enable inputs each have an internal pullup resistor. If the enable feature is not used, the PEN input (pin 2) should be left open circuit and the NEN input (pin 3) permanently connected to -V<sub>I</sub>. A discrete MOSFET or bipolar transistor is recommended for the enable control. The open-circuit voltage is less than 10 V. See the *Application Information* for a more detailed description.



# **TERMINAL FUNCTIONS**

| TERMINAL                       |    | DECORPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO.                       |    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| +V <sub>I</sub> <sup>(1)</sup> | 1  | The positive input for the module with respect to -V <sub>I</sub> . When powering the module from a negative input voltage, this input is connected to the input source ground.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -V <sub>I</sub> <sup>(1)</sup> | 4  | The negative input supply for the module, and the 0-V reference for the <i>PEN</i> and <i>NEN</i> enable inputs. When powering the module from a positive source, this input is connected to the input source return.                                                                                                                                                                                                                                                                                                                                                                               |
| PEN (1)                        | 2  | An open-collector (open-drain) positive logic input that is referenced to -V <sub>I</sub> . When this input is pulled to -V <sub>I</sub> potential the converter output is disabled. This input must be open circuit for the converter to operate. The converter then produces an output whenever a valid input source is applied.                                                                                                                                                                                                                                                                  |
| NEN (1)(2)                     | 3  | An open-collector (open-drain) negative logic input that is referenced to -V <sub>I</sub> . This input must be pulled to -V <sub>I</sub> potential to enable the converter. When the input is open circuit, the converter output is disabled. If the enable feature is not used, this input should be permanently connected to -V <sub>I</sub> . The module then produces an output whenever a valid input source is applied.                                                                                                                                                                       |
| V <sub>O</sub> Bus             | 10 | This is the positive power output with respect to $V_0$ COM, and the main output from the converter. It is dc isolated from the input power pins and produces a valid output voltage approximately 20 ms before the voltage at the <i>Track</i> terminal is allowed to rise. This provides the required standby power source to any <i>downstream</i> nonisolated modules in power-up sequencing applications.                                                                                                                                                                                      |
| V <sub>O</sub> Seq             | 11 | This is a sequenced output voltage from the converter that is controlled by the $Track$ terminal during power-up transitions. It is only available to the PTB78560B, and used with the output voltage set to 3.3 V (an I/O supply voltage). During power up, the voltage at $V_O$ Seq rises with the $Track$ terminal, typically 20 ms after the $V_O$ Bus output has reached regulation.                                                                                                                                                                                                           |
| V <sub>O</sub> COM             | 6  | This is the output power return for both the $V_O$ Bus and $V_O$ Seq output voltages. This terminal should be connected to the common of the load circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Track                          | 5  | This terminal is used in power-up sequencing applications to control the output voltage of Auto-Track compatible modules, powered from the converter $V_OBus$ output. This includes the converter $V_OSeq$ output on the PTB78560B. The converter $Track$ control has an internal transistor, which holds the voltage close to $V_OCOM$ potential for approximately 20 ms (40 ms with the PTB78560C) after the $V_OBus$ output is in regulation. Following this delay, the $Track$ voltage and $V_OSeq$ rises simultaneously with the output voltage of all other modules controlled by Auto-Track. |
| -Sense                         | 7  | Provides the converter with a remote sense capability when used with +Sense. For optimum output voltage accuracy, this pin should always be connected to V <sub>O</sub> COM, close to the load circuit. This terminal is also the reference connection for both the output voltage set-point resistor and <i>Track</i> control.                                                                                                                                                                                                                                                                     |
| V <sub>O</sub> Adjust          | 8  | A resistor must be connected between this terminal and <i>-Sense</i> to set the converter output voltage. A 0.05-W rated resistor may be used, with tolerance and temperature stability of 1% and 100 ppm/°C, respectively. If left open circuit, the converter output voltage defaults to its lowest value. The specification table gives the standard resistor values for the most common output voltages.                                                                                                                                                                                        |
| +Sense                         | 9  | The +Sense pin can be connected to $V_OBus$ (or $V_OSeq$ ) output. When connected to $V_OSeq$ , remote sense compensation is delayed until the converter's power-up sequence is complete. The voltage at $V_OBus$ is also raised slightly. The +Sense input may be left open circuit, but connecting it to one of the output terminals improves load regulation of that output.                                                                                                                                                                                                                     |

- $\begin{array}{ll} \hbox{(1)} & \hbox{These functions indicate signals electrically common with the input.} \\ \hbox{(2)} & \hbox{Denotes negative logic: Low $(-V_I)$ = Normal operation, Open = Output off} \end{array}$

## **Terminal Locations**





## **TYPICAL CHARACTERISTICS**

# PTB78560B Characteristic Data (V<sub>O</sub> = 1.8 V) (1)(2)





- (1) All data listed in Figure 1, Figure 3, and have been developed from actual products tested at 25°C. This data is considered typical data for the dc-dc converter.
- (2) All data listed in Figure 1, Figure 3, and have been developed from actual products tested at 25°C. This data is considered typical data for the dc-dc converter.



# **TYPICAL CHARACTERISTICS (continued)**

# PTB78560B Characteristic Data ( $V_0 = 3.3 \text{ V}$ ) (3)(4)





- (3) All data listed in Figure 6, Figure 8, and Figure 7 have been developed from actual products tested at 25°C. This data is considered typical data for the dc-dc converter.
- (4) The temperature derating curves represent operating conditions at which internal components are at or below manufacturer's maximum rated operating temperature. Derating limits apply to modules soldered directly to a 100–mm x 100–mm, double-sided PCB with 2 oz. copper. Applies to Figure 9, and Figure 10.



# TYPICAL CHARACTERISTICS (continued)

# PTB78560A Characteristic Data ( $V_0 = 5 V$ ) (5)(6)





- (5) All data listed in Figure 11, , and Figure 12 have been developed from actual products tested at 25°C. This data is considered typical data for the dc-dc converter.
- (6) The temperature derating curves represent operating conditions at which internal components are at or below manufacturer's maximum rated operating temperature. Derating limits apply to modules soldered directly to a 100–mm x 100–mm, double-sided PCB with 2 oz. copper. Applies to Figure 14, and Figure 15.



# **TYPICAL CHARACTERISTICS (continued)**

# PTB78560C Characteristic Data (V<sub>O</sub> = 12 V) (7)(8)





- (7) All data listed in Figure 16, Figure 18, and Figure 17 have been developed from actual products tested at 25°C. This data is considered typical data for the dc-dc converter.
- (8) The temperature derating curves represent operating conditions at which internal components are at or below manufacturer's maximum rated operating temperature. Derating limits apply to modules soldered directly to a 100–mm × 100–mm, double-sided PCB with 2 oz. copper. Applies to Figure 19.



#### APPLICATION INFORMATION

## Operating Features and System Considerations for the PTB78560x DC/DC Converters

## **Primary-Secondary Isolation**

These converters incorporate electrical isolation between the input terminals (primary) and the output terminals (secondary). All converters are tested to a withstand voltage of 1500 VDC. This complies with UL/cUL 60950 and EN 60950 and the requirements for functional isolation. It allows the converter to be configured for either a positive or negative input voltage source. The data sheet *Terminal Functions* table provides guidance as to the correct reference that must be used for the external control signals.

## **Undervoltage Lockout**

The undervoltage lockout (UVLO) is designed to prevent the operation of the converter until the input voltage is close to the minimum operating voltage. The converter is held off when the input voltage is below the UVLO threshold, and turns on when the input voltage rises above the threshold. This prevents high start-up current during normal power up of the converter, and minimizes the current drain from the input source during low input voltage conditions. The converter meets full specifications when the minimum specified input voltage is reached. The UVLO circuitry also overrides the operation of the *PEN* and *NEN* enable controls. Only when the input voltage is above the UVLO threshold do these inputs become functional.

## **Soft-Start Power Up**

When the converter is first powered, the internal soft-start circuit limits how fast the output voltage can rise. The soft-start circuit functions whenever the converter output is enabled from the PEN and NEN inputs, or when a valid input source is first applied with the output enabled. It also functions on a recovery from a load fault, overtemperature, or input overvoltage condition. The purpose of the soft-start feature is to limit the surge of current drawn from the input source when the converter begins to operate. By limiting the rate at which the output voltage rises, the magnitude of current required to charge up the load circuit capacitance is significantly reduced.

Figure 21 shows the power-up characteristic of a PTB78560C converter. The output voltage is set to 12 V. The soft-start circuit introduces a short time delay (typically 10-15 ms) before allowing the output to rise. The output then progressively rises to the voltage set-point. The waveforms were recorded with a resistive load of 2.5 A.



Figure 21. Soft-Start Waveform

# **Overcurrent Protection**

To protect against load faults, these converters incorporate output overcurrent protection. Applying a load to the



# **APPLICATION INFORMATION (continued)**

output that exceeds the converter overcurrent threshold (see applicable specification) causes the output voltage to momentarily fold back, and then shut down. Following shutdown, the module periodically attempts to automatically recover by initiating a soft-start power up. This is often described as a *hiccup* mode of operation, whereby the module continues in the cycle of successive shutdown and power up until the load fault is removed. Once the fault is removed, the converter automatically recovers and returns to normal operation.

## **Input Overvoltage Protection**

The converter protects itself against input voltage surges and transients of up to 100 V. This is above the maximum continuous operating input voltage of 60 V. In order to protect itself, the converter output is disabled at some voltage above 60 V. This is to ensure that the converter internal components are not exposed to voltages above their stress ratings. The converter output remains off for some of the period that the input voltage is above the maximum continuous rating. Once the overvoltage event has passed, the output from the converter automatically restarts by executing a soft-start power up.

## **Differential Output Voltage Sense**

A differential remote sense allows a converter regulation circuitry to compensate for limited amounts of IR drop, that may be incurred between the converter and load, in either the positive or return PCB traces. Connecting the +Sense and -Sense pins to the respective positive and ground reference of the load terminals improves the load regulation of the converter output voltage at that connection point. The -Sense pin should always be connected to the  $V_O$  COM. The +Sense pin may be connected to either the + $V_O$  Bus or + $V_O$  Seq outputs.

When the +Sense pin is connected to the  $V_O$  Seq output, the voltage at  $V_O$  Bus voltage regulates slightly higher. Depending on the load conditions on the  $V_O$  Seq output, the voltage at  $V_O$  Bus may be up to 100 mV higher than the converter set-point voltage. In addition, the Smart-Sense feature (incorporated into the converter) only engages sense compensation to the  $V_O$  Seq output when that output voltage is close to the set-point. During a power-up sequencing event, the sense circuit automatically defaults to sensing the  $V_O$  Bus voltage, internal to the converter.

Leaving the +Sense and -Sense pins open does not damage the converter or load circuit. The converter includes default circuitry that keeps the output voltage in regulation. However, if the remote sense feature is not used, the -Sense pin should still be connected to  $V_{\Omega}COM$ .

**Note:** The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency-dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the sense pin connections, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the converter.

## **Overtemperature Protection**

Overtemperature protection is provided by an internal temperature sensor, which monitors the temperature of the converter PCB (close to pin 1). If the PCB temperature exceeds a nominal 115°C, the converter shuts down. The converter then automatically restarts when the sensed temperature falls to approximately 105°C. When operated outside its recommended thermal derating envelope (see data sheet derating curves), the converter typically cycles on and off at intervals from a few seconds to one or two minutes. This is to ensure that the internal components are not permanently damaged from excessive thermal stress.

#### **Output Voltage Adjustment**

An external resistor is required to set the nominal output voltage(s) of the converter to a voltage higher than its minimum value. The resistor,  $R_{SET}$ , must be connected directly between the  $V_O$  Adjust (pin 8) and -Sense (pin 7) terminals. A 0.05-W rated resistor can be used. The tolerance should be 1%, with a temperature stability of 100 ppm/°C (or better). Place the resistor close to the converter and connect it using dedicated PCB traces (see Figure 22). Table 1 gives the nearest standard value of external resistor for the common voltages within each model's adjust range. The actual output voltage that the resistor value provides is also provided.



Table 1. Standard Values of R<sub>SET</sub> for Common Output Voltages

|                           | PTB              | 78560A                  | PTB              | 78560B                  | PTB78560C        |                         |  |
|---------------------------|------------------|-------------------------|------------------|-------------------------|------------------|-------------------------|--|
| V <sub>O</sub> (Required) | R <sub>SET</sub> | V <sub>O</sub> (Actual) | R <sub>SET</sub> | V <sub>O</sub> (Actual) | R <sub>SET</sub> | V <sub>O</sub> (Actual) |  |
| 1.8 V                     | _                | _                       | Open             | 1.802 V                 | -                | _                       |  |
| 2 V                       | _                | -                       | 200 kΩ           | 2.004 V                 | -                | -                       |  |
| 2.5 V                     | _                | -                       | 40.2 kΩ          | 2.498 V                 | -                | -                       |  |
| 3.3 V                     | _                | -                       | 5.36 kΩ          | 3.300 V                 | -                | -                       |  |
| 3.6 V                     | Open             | 3.611 V                 | 309 Ω            | 3.600 V                 | -                | -                       |  |
| 5 V                       | 14.3 kΩ          | 5.005 V                 | _                | _                       | -                | -                       |  |
| 9 V                       | _                | _                       | _                | _                       | Open             | 9.015 V                 |  |
| 10 V                      | _                | _                       | _                | _                       | 73.2 kΩ          | 9.993 V                 |  |
| 12 V                      | _                | _                       | _                | _                       | 9.09 kΩ          | 12 V                    |  |
| 13.2 V                    | -                | _                       | -                | _                       | 0 Ω              | 13.23 V                 |  |

For other output voltages, the value of the required adjust resistor may be calculated using Equation 1.

$$R_{SET} = R_O \times \frac{V_R}{V_O - V_{MIN}} - R_P \tag{1}$$

Table 2 gives the output voltage adjust range and the required equation constants for the converter model selected. To calculate the required value of  $R_{\text{SET}}$ , simply locate the applicable constants and substitute these into the formula along with the desired output voltage.

**Table 2. Adjust Ranges and Equation Constants** 

| Model #          | PTB78560A | PTB78560B | PTB78560C |
|------------------|-----------|-----------|-----------|
| V <sub>R</sub>   | 1.24 V    | 1.24 V    | 2.5 V     |
| R <sub>O</sub>   | 49.91 kΩ  | 36.55 kΩ  | 37.27 kΩ  |
| R <sub>P</sub>   | 30.1 kΩ   | 24.9 kΩ   | 22.1 kΩ   |
| V <sub>MIN</sub> | 3.61 V    | 1.8 V     | 9.02 V    |
| V <sub>MAX</sub> | 5.5 V     | 3.6 V     | 13.2 V    |



Figure 22. Output Voltage Adjustment



## **Input Current Limiting**

**The converter is not internally fused.** For safety and overall system protection, the maximum input current to the converter must be limited. Active or passive current limiting can be used. Passive current limiting can be a fast-acting fuse. A 125-V fuse, rated no more than 5 A, is recommended. Active current limiting can be implemented with a current limited *Hot-Swap* controller.

#### **Thermal Considerations**

Airflow may be necessary to ensure that the module can supply the desired load current in environments with elevated ambient temperatures. The required airflow rate is determined from the safe operating area (SOA). The SOA is the area beneath the applicable airflow rate curve on the graph of temperature derating vs output current. (See the Typical Characteristics.) Operating the converter within the SOA limits ensures that all the internal components are at or below their stated maximum operating temperatures.

# Using the On/Off Enable Controls on the PTB78560x Auto-Track Compatible DC/DC Converters

The converter incorporates two output enable controls. PEN (pin 2) is the positive enable input, and NEN (pin 3) is the negative enable input. Both inputs are electrically referenced to  $-V_1$  (pin 4) on the primary or input side of the converter. The enable pins are ideally controlled with an open-collector (or open-drain) discrete transistor. Each input has an internal pullup resistor to a reference. There is no benefit to adding pullup resistors external to the module. If they are added, the maximum input voltage for these inputs must be limited to a maximum of 60 V.

## Automatic (UVLO) Power Up

Connecting NEN (pin 3) to  $-V_1$  (pin 4) and leaving PEN (pin 2) open-circuit, configures the converter for automatic power up. The converter control circuitry incorporates an undervoltage lockout (UVLO) function, which disables the converter until the minimum specified input voltage is present at  $\pm V_1$  (see the Electrical Characteristics table). The UVLO circuitry ensures a clean transition during power up and power down, allowing the converter to tolerate a slow rising input voltage. For most applications, the PEN and NEN enable controls can be configured for automatic power up.

## **Positive Output Enable (Negative Inhibit)**

To configure the converter for a positive enable function, connect NEN (pin 3) to  $-V_1$  (pin 4), and apply the system On/Off control signal to PEN (pin 2). In this configuration, applying less than 0.8 V (with respect to  $-V_1$  potential) to pin 2 disables the converter output. Figure 23 gives an example circuit that uses a MOSFET transistor.



Figure 23. Positive Enable Configuration



## **Negative Output Enable (Positive Inhibit)**

To configure the converter for a negative enable function, PEN (pin 2) is left open circuit, and the system On/Off control signal is applied to NEN (pin 3). A low-level control signal (less than 0.8 V) must then be applied to pin 3 to enable an output from the converter. An example of this configuration is detailed in Figure 24.



Figure 24. Negative Enable Configuration

#### On/Off Enable Turn-On Time

Once enabled, the converter executes a soft-start power up. The converter exibits a short delay of approximately 7 ms, measured from the transition of the enable signal to the instance the  $V_O$  Bus output begins to rise. The output is in regulation within 20 ms.



Figure 25. Output Enable Power-Up Characteristic



# **Sequenced Power Up with POL Modules**

#### Overview

The main output from the PTB78560x converters is  $V_OBus$ . In power sequencing applications,  $V_OBus$  is used as the intermediate supply voltage for powering one or more *downstream* nonisolated power modules that incorporate Auto-Track<sup>TM1</sup>. The output voltage from Auto-Track compliant modules can be sequenced using a control input called Track. The Track input directly controls the output of a module from zero to its set-point voltage. The control is on a *volt-for-volt* basis, and allows multiple modules to follow a common analog signal during power-up events.

The Track signal attempts to start rising when the nonisolated modules are first powered from  $V_OBus$ . However, for proper sequencing, the voltage must be held at ground potential for at least 20 ms (40 ms for 12-V input modules) after  $V_OBus$  is in regulation. This is necessary to allow time for the nonisolated modules to complete their power-up initialization. The Track pin of each PTB78560x converter has an internal open-drain transistor that automatically holds the Track signal at ground potential to comply with this requirement.

The PTB78560B (1.8 V to 3.6 V) has a  $V_OSeq$  output.  $V_OSeq$  is internally derived from  $V_OBus$  and regulated to the same set-point voltage. It has the added feature of being controlled by the Track input. During power up, this output can sequence with the outputs of the nonisolated modules powered from  $V_OBus$ .

## **Auto-Track Features**

Figure 26 shows a block diagram of the converter Auto-Track features. The components shaded are only present in the PTB78560B. During power up,  $V_OBus$  rises promptly, after the converter is connected to a valid input source and its output is enabled.  $V_OSeq$  (PTB78560B) is the Auto-Track compatible output that is controlled by the voltage presented at the Track terminal. The control is active from 0 V up to a voltage just below the  $V_OBus$  output. Between these limits, the voltage at  $V_OSeq$  follows that at the Track terminal. Once the Track voltage is at the  $V_OBus$  voltage, raising it higher has no further effect. The voltage at  $V_OSeq$  cannot go higher than  $V_OBus$ , and if connected to +Sense, it regulates at the set-point voltage.<sup>2</sup>

The Track input to the PTB78560x series of converters include a pullup resistor ( $R_{TRK}$ ) to  $V_OBus$ , and a 1- $\mu$ F capacitor ( $C_{TRK}$ ) to -Sense. These components are standard on all Auto-Track compatible modules. They form an R–C time constant that cause the Track voltage to rise when the internal MOSFET is turned off. The unity-gain relationship between  $V_OSeq$  and the Track input is the same as all other Auto-Track compliant outputs.<sup>3</sup> The  $V_OSeq$  output also follows a compatible external ramp waveform applied to the Track pin.<sup>4, 5</sup> The internal MOSFET is designed to hold the Track voltage at ground potential for the required period after the  $V_OSeq$  output is in regulation.





Note: Shaded functions are available only with the PTB78560B (3.3-V output)

Figure 26. Block Diagram of Auto-Track Features

#### Notes:

- Auto-Track compatible modules incorporate a Track input that can take direct control of the output voltage during power-up transistions. The control relationship is on a volt-for-volt basis and is active between the 0 V and the module set-point voltage. Once the Track input is above the set-point voltage, the module remains at its set-point. Connecting the Track input of a number of such modules together allows their outputs to follow a common control voltage during power up.
- 2. When +Sense is connected to the V<sub>O</sub>Seq output of the PTB78560B, the V<sub>O</sub>Seq output is tightly regulated to the set-point voltage. In this configuration, the voltage at the V<sub>O</sub>Bus output is up to 100 mV higher.
- 3. The  $V_0$ Seq output on the PTB78560B cannot sink load current. This constraint does not allow the module to coordinate a sequenced power down.
- 4. The slew rate for the Track input signal must be between 0.1 V/ms and 1 V/ms. Above this range, the V<sub>O</sub>Seq output may no longer accurately follow the Track input voltage. A slew rate below this range may thermally stress the converter. These slew rate limits are automatically met whenever the Track voltage is controlled by the internal R-C time constant of the modules being sequenced.
- 5. If an external voltage is used to control the Track terminal, the source current **must** be limited. A resistance value of 2.74-k $\Omega$  is recommended for this purpose. This is necessary to protect the internal transistor to the converter. This transistor holds the track control voltage at ground potential for at least 20 ms after the  $V_OBus$  output is in regulation.

## Power-Up Sequencing With A V<sub>O</sub> SEQ Output (PTB78560B)

Figure 28 shows the PTB78560B converter (U1) providing two 3.3-V sources. This allows it to both power and sequence with one or more *downstream* nonisolated modules. The example shows two 3.3-V input PTH04000W modules (U2 and U3), each rated for up to 3 A of output current. The selection and current rating of the nonisolated modules depends on the requirements of a specific application. The number of modules, their respective output voltage, and load current rating combine with the load required at the  $V_O$ Seq output. The total must be supplied by the PTB78560B, and cannot exceed that available at the  $V_O$ Bus output.

The output voltage adjust range of the PTB78560B is 1.8 V to 3.6 V. In these applications, the output voltage



must always be set to 3.3 V (R1 = 5.36 k $\Omega$ ). This sets the output voltage of both the V<sub>O</sub>Bus and V<sub>O</sub>Seq outputs. The output voltage of the 3.3-V input (nonisolated) modules, U2 and U3, can be set to any voltage over the range, 0.8 V to 2.5 V. In this example, they are set to 2.5 V (R2 = 2.32 k $\Omega$ ) and 1.8 V (R3 = 6.65 k $\Omega$ ), respectively. Figure 27 shows the power-up waveforms from Figure 28 when the Track input to all three modules are simply connected together.

The converter provides input power to the downstream nonisolated modules via the  $V_OBus$  output. This output rises first to allow the nonisolated modules to complete their power-up initialization. The  $V_OSeq$  (3.3 V),  $V_{(POL)}1$  (2.5 V) and  $V_{(POL)}2$  (1.8 V), outputs supply the load circuit, and rise simultaneously when the converter removes the internal ground signal to its own Track input. The  $V_OSeq$  output rises with the outputs from the nonisolated modules, until it reaches its set-point voltage.



Figure 27. Power-Up Waveforms with POL Modules





Figure 28. Power-Up Sequencing With Nonisolated POL Modules

## Power-Up Sequencing Without A VoSEQ Output (PTB78560A/C)

Although the PTB78560A or PTB78560C do not have a  $V_OSeq$  output, they can provide the input power and coordinate the power-up sequencing to two or more nonisolated, Auto-Track compliant power modules. Figure 30 shows the PTB78560A (5 V) converter (U1) configured to provide both the input source and the power-up sequence timing to two 5-V input nonisolated modules. The example shows two PTH04000W modules (U2 and U3), each rated for up to 3 A of output current. In this case, the number of downstream modules, and their respective output voltage and load current rating, is only limited by the amount of current available at the  $V_OSegmenter$ Bus output.

The output voltage of the PTB78560 must be set to a valid intermediate supply voltage. This depends on the input voltage requirements of the downstream modules. For 5-V input modules, the PTB78560A is selected and adjusted for an output of 5 V. For 12-V input modules, the PTB78560C is used and adjusted for an output of 12 V. U2 and U3, can be set to any voltage over their applicable adjustment range. In this example, they are again set to 2.5 V (R2 = 2.32 k $\Omega$ ) and 1.8 V (R3 = 6.65 k $\Omega$ ), respectively. Figure 29 shows the power-up waveforms from Figure 30 when the Track control of all three modules are simply connected together.

The PTB78560 converter (U1) provides the required intermediate voltage from the  $V_O$ Bus output to power the downstream modules, while holding the common Track control at ground potential. After allowing times for U2 and U3 to initialize, U1 removes the ground from the Track control, allowing this voltage to rise. The outputs from the two nonisolated modules then rise simultaneously to their respective set-point voltages.





Figure 29. Power-Up Waveform



Figure 30. Power-Up Sequencing With Nonisolated POL Modules



## **Stand-Alone Operation**

The wide output voltage adjust range makes either model of the PTB78560 series of converters an attractive product as a stand-alone dc/dc converter. In these applications, it is not required to power up or sequence with any nonisolated POL modules. The output voltage can be adjusted to any value within the applicable adjust range. The Auto-Track features are simply not used.

Figure 31 shows the recommended configuration when these converters are used as a stand-alone regulator. The main output ( $V_O$  Bus) can be used to supply the load directly. Both the Track pin and the  $V_O$  Seq output (PTB78560B) are simply left open circuit. The +Sense pin should be connected to the  $V_O$  Bus output for improved load regulation.

When the converter is operated in this mode, the output from V<sub>O</sub> Bus rises promptly on power up.



Figure 31. Stand-Alone Configuration





19-Dec-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type            | _       | Pins | _   |                               | Lead/Ball Finish | MSL Peak Temp                              | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------------|---------|------|-----|-------------------------------|------------------|--------------------------------------------|--------------|----------------|---------|
|                  | (1)    |                         | Drawing |      | Qty | (2)                           | (6)              | (3)                                        |              | (4/5)          |         |
| PTB78560AAH      | NRND   | Through-<br>Hole Module | ERW     | 11   | 12  | RoHS (In Work)<br>& non-Green | SN               | N / A for Pkg Type                         | -40 to 85    |                |         |
| PTB78560AAS      | NRND   | Surface<br>Mount Module | ERY     | 11   | 12  | Non-RoHS<br>& non-Green       | SNPB             | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS | -40 to 85    |                |         |
| PTB78560AAZ      | NRND   | Surface<br>Mount Module | ERY     | 11   | 12  | RoHS (In Work)<br>& non-Green | SNAGCU           | Level-3-260C-168 HR                        | -40 to 85    |                |         |
| PTB78560BAH      | NRND   | Through-<br>Hole Module | ERW     | 11   | 12  | RoHS (In Work)<br>& non-Green | SN               | N / A for Pkg Type                         | -40 to 85    |                |         |
| PTB78560BAS      | NRND   | Surface<br>Mount Module | ERY     | 11   | 12  | Non-RoHS<br>& non-Green       | SNPB             | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS | -40 to 85    |                |         |
| PTB78560CAH      | NRND   | Through-<br>Hole Module | ERW     | 11   | 12  | RoHS (In Work)<br>& non-Green | SN               | N / A for Pkg Type                         | -40 to 85    |                |         |
| PTB78560CAS      | NRND   | Surface<br>Mount Module | ERY     | 11   | 12  | Non-RoHS<br>& non-Green       | SNPB             | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS | -40 to 85    |                |         |
| PTB78560CAZ      | NRND   | Surface<br>Mount Module | ERY     | 11   | 12  | RoHS (In Work)<br>& non-Green | SNAGCU           | Level-3-260C-168 HR                        | -40 to 85    |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

19-Dec-2019

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



- NOTES: All linear dimensions are in inches (mm).
  - This drawing is subject to change without notice.
  - 2 place decimals are  $\pm 0.030$  ( $\pm 0.76$ mm). 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).

  - Recommended keep out area for user components.
  - F. Power pin connection should utilize four or more vias to the interior power plane of 0.025 (0,63) I.D. per input, ground and output pin (or the electrical equivalent).
- G. Paste screen opening: 0.080 (2,03) to 0.085 (2,16). Paste screen thickness: 0.006 (0,15).
- H. Pad type: Solder mask defined.
- I. All pins: Material Copper Alloy Finish — Tin (100%) over Nickel plate Solder Ball — See product data sheet.
- J. Dimension prior to reflow solder.





- NOTES:
- All linear dimensions are in inches (mm).
- This drawing is subject to change without notice.
- C. 2 place decimals are  $\pm 0.030$  ( $\pm 0.76$ mm). D. 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
- E. Recommended keep out area for user components.
- Pins are 0.040" (1,02) diameter with 0.070" (1,78) diameter standoff shoulder.
- F. All pins: Material Copper Alloy Finish Tin (100%) over Nickel plate



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated